blob: 646702cd75fbf87397fde23525ffd07cc5b564fa [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2014 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2014 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#ifndef __XGBE_COMMON_H__
118#define __XGBE_COMMON_H__
119
120/* DMA register offsets */
121#define DMA_MR 0x3000
122#define DMA_SBMR 0x3004
123#define DMA_ISR 0x3008
124#define DMA_AXIARCR 0x3010
125#define DMA_AXIAWCR 0x3018
126#define DMA_DSR0 0x3020
127#define DMA_DSR1 0x3024
128#define DMA_DSR2 0x3028
129#define DMA_DSR3 0x302c
130#define DMA_DSR4 0x3030
131
132/* DMA register entry bit positions and sizes */
133#define DMA_AXIARCR_DRC_INDEX 0
134#define DMA_AXIARCR_DRC_WIDTH 4
135#define DMA_AXIARCR_DRD_INDEX 4
136#define DMA_AXIARCR_DRD_WIDTH 2
137#define DMA_AXIARCR_TEC_INDEX 8
138#define DMA_AXIARCR_TEC_WIDTH 4
139#define DMA_AXIARCR_TED_INDEX 12
140#define DMA_AXIARCR_TED_WIDTH 2
141#define DMA_AXIARCR_THC_INDEX 16
142#define DMA_AXIARCR_THC_WIDTH 4
143#define DMA_AXIARCR_THD_INDEX 20
144#define DMA_AXIARCR_THD_WIDTH 2
145#define DMA_AXIAWCR_DWC_INDEX 0
146#define DMA_AXIAWCR_DWC_WIDTH 4
147#define DMA_AXIAWCR_DWD_INDEX 4
148#define DMA_AXIAWCR_DWD_WIDTH 2
149#define DMA_AXIAWCR_RPC_INDEX 8
150#define DMA_AXIAWCR_RPC_WIDTH 4
151#define DMA_AXIAWCR_RPD_INDEX 12
152#define DMA_AXIAWCR_RPD_WIDTH 2
153#define DMA_AXIAWCR_RHC_INDEX 16
154#define DMA_AXIAWCR_RHC_WIDTH 4
155#define DMA_AXIAWCR_RHD_INDEX 20
156#define DMA_AXIAWCR_RHD_WIDTH 2
157#define DMA_AXIAWCR_TDC_INDEX 24
158#define DMA_AXIAWCR_TDC_WIDTH 4
159#define DMA_AXIAWCR_TDD_INDEX 28
160#define DMA_AXIAWCR_TDD_WIDTH 2
161#define DMA_DSR0_RPS_INDEX 8
162#define DMA_DSR0_RPS_WIDTH 4
163#define DMA_DSR0_TPS_INDEX 12
164#define DMA_DSR0_TPS_WIDTH 4
165#define DMA_ISR_MACIS_INDEX 17
166#define DMA_ISR_MACIS_WIDTH 1
167#define DMA_ISR_MTLIS_INDEX 16
168#define DMA_ISR_MTLIS_WIDTH 1
169#define DMA_MR_SWR_INDEX 0
170#define DMA_MR_SWR_WIDTH 1
171#define DMA_SBMR_EAME_INDEX 11
172#define DMA_SBMR_EAME_WIDTH 1
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500173#define DMA_SBMR_BLEN_256_INDEX 7
174#define DMA_SBMR_BLEN_256_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500175#define DMA_SBMR_UNDEF_INDEX 0
176#define DMA_SBMR_UNDEF_WIDTH 1
177
178/* DMA channel register offsets
179 * Multiple channels can be active. The first channel has registers
180 * that begin at 0x3100. Each subsequent channel has registers that
181 * are accessed using an offset of 0x80 from the previous channel.
182 */
183#define DMA_CH_BASE 0x3100
184#define DMA_CH_INC 0x80
185
186#define DMA_CH_CR 0x00
187#define DMA_CH_TCR 0x04
188#define DMA_CH_RCR 0x08
189#define DMA_CH_TDLR_HI 0x10
190#define DMA_CH_TDLR_LO 0x14
191#define DMA_CH_RDLR_HI 0x18
192#define DMA_CH_RDLR_LO 0x1c
193#define DMA_CH_TDTR_LO 0x24
194#define DMA_CH_RDTR_LO 0x2c
195#define DMA_CH_TDRLR 0x30
196#define DMA_CH_RDRLR 0x34
197#define DMA_CH_IER 0x38
198#define DMA_CH_RIWT 0x3c
199#define DMA_CH_CATDR_LO 0x44
200#define DMA_CH_CARDR_LO 0x4c
201#define DMA_CH_CATBR_HI 0x50
202#define DMA_CH_CATBR_LO 0x54
203#define DMA_CH_CARBR_HI 0x58
204#define DMA_CH_CARBR_LO 0x5c
205#define DMA_CH_SR 0x60
206
207/* DMA channel register entry bit positions and sizes */
208#define DMA_CH_CR_PBLX8_INDEX 16
209#define DMA_CH_CR_PBLX8_WIDTH 1
210#define DMA_CH_IER_AIE_INDEX 15
211#define DMA_CH_IER_AIE_WIDTH 1
212#define DMA_CH_IER_FBEE_INDEX 12
213#define DMA_CH_IER_FBEE_WIDTH 1
214#define DMA_CH_IER_NIE_INDEX 16
215#define DMA_CH_IER_NIE_WIDTH 1
216#define DMA_CH_IER_RBUE_INDEX 7
217#define DMA_CH_IER_RBUE_WIDTH 1
218#define DMA_CH_IER_RIE_INDEX 6
219#define DMA_CH_IER_RIE_WIDTH 1
220#define DMA_CH_IER_RSE_INDEX 8
221#define DMA_CH_IER_RSE_WIDTH 1
222#define DMA_CH_IER_TBUE_INDEX 2
223#define DMA_CH_IER_TBUE_WIDTH 1
224#define DMA_CH_IER_TIE_INDEX 0
225#define DMA_CH_IER_TIE_WIDTH 1
226#define DMA_CH_IER_TXSE_INDEX 1
227#define DMA_CH_IER_TXSE_WIDTH 1
228#define DMA_CH_RCR_PBL_INDEX 16
229#define DMA_CH_RCR_PBL_WIDTH 6
230#define DMA_CH_RCR_RBSZ_INDEX 1
231#define DMA_CH_RCR_RBSZ_WIDTH 14
232#define DMA_CH_RCR_SR_INDEX 0
233#define DMA_CH_RCR_SR_WIDTH 1
234#define DMA_CH_RIWT_RWT_INDEX 0
235#define DMA_CH_RIWT_RWT_WIDTH 8
236#define DMA_CH_SR_FBE_INDEX 12
237#define DMA_CH_SR_FBE_WIDTH 1
238#define DMA_CH_SR_RBU_INDEX 7
239#define DMA_CH_SR_RBU_WIDTH 1
240#define DMA_CH_SR_RI_INDEX 6
241#define DMA_CH_SR_RI_WIDTH 1
242#define DMA_CH_SR_RPS_INDEX 8
243#define DMA_CH_SR_RPS_WIDTH 1
244#define DMA_CH_SR_TBU_INDEX 2
245#define DMA_CH_SR_TBU_WIDTH 1
246#define DMA_CH_SR_TI_INDEX 0
247#define DMA_CH_SR_TI_WIDTH 1
248#define DMA_CH_SR_TPS_INDEX 1
249#define DMA_CH_SR_TPS_WIDTH 1
250#define DMA_CH_TCR_OSP_INDEX 4
251#define DMA_CH_TCR_OSP_WIDTH 1
252#define DMA_CH_TCR_PBL_INDEX 16
253#define DMA_CH_TCR_PBL_WIDTH 6
254#define DMA_CH_TCR_ST_INDEX 0
255#define DMA_CH_TCR_ST_WIDTH 1
256#define DMA_CH_TCR_TSE_INDEX 12
257#define DMA_CH_TCR_TSE_WIDTH 1
258
259/* DMA channel register values */
260#define DMA_OSP_DISABLE 0x00
261#define DMA_OSP_ENABLE 0x01
262#define DMA_PBL_1 1
263#define DMA_PBL_2 2
264#define DMA_PBL_4 4
265#define DMA_PBL_8 8
266#define DMA_PBL_16 16
267#define DMA_PBL_32 32
268#define DMA_PBL_64 64 /* 8 x 8 */
269#define DMA_PBL_128 128 /* 8 x 16 */
270#define DMA_PBL_256 256 /* 8 x 32 */
271#define DMA_PBL_X8_DISABLE 0x00
272#define DMA_PBL_X8_ENABLE 0x01
273
274
275/* MAC register offsets */
276#define MAC_TCR 0x0000
277#define MAC_RCR 0x0004
278#define MAC_PFR 0x0008
279#define MAC_WTR 0x000c
280#define MAC_HTR0 0x0010
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500281#define MAC_VLANTR 0x0050
282#define MAC_VLANHTR 0x0058
283#define MAC_VLANIR 0x0060
284#define MAC_IVLANIR 0x0064
285#define MAC_RETMR 0x006c
286#define MAC_Q0TFCR 0x0070
287#define MAC_RFCR 0x0090
288#define MAC_RQC0R 0x00a0
289#define MAC_RQC1R 0x00a4
290#define MAC_RQC2R 0x00a8
291#define MAC_RQC3R 0x00ac
292#define MAC_ISR 0x00b0
293#define MAC_IER 0x00b4
294#define MAC_RTSR 0x00b8
295#define MAC_PMTCSR 0x00c0
296#define MAC_RWKPFR 0x00c4
297#define MAC_LPICSR 0x00d0
298#define MAC_LPITCR 0x00d4
299#define MAC_VR 0x0110
300#define MAC_DR 0x0114
301#define MAC_HWF0R 0x011c
302#define MAC_HWF1R 0x0120
303#define MAC_HWF2R 0x0124
304#define MAC_GPIOCR 0x0278
305#define MAC_GPIOSR 0x027c
306#define MAC_MACA0HR 0x0300
307#define MAC_MACA0LR 0x0304
308#define MAC_MACA1HR 0x0308
309#define MAC_MACA1LR 0x030c
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500310#define MAC_TSCR 0x0d00
311#define MAC_SSIR 0x0d04
312#define MAC_STSR 0x0d08
313#define MAC_STNR 0x0d0c
314#define MAC_STSUR 0x0d10
315#define MAC_STNUR 0x0d14
316#define MAC_TSAR 0x0d18
317#define MAC_TSSR 0x0d20
318#define MAC_TXSNR 0x0d30
319#define MAC_TXSSR 0x0d34
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500320
321#define MAC_QTFCR_INC 4
322#define MAC_MACA_INC 4
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500323#define MAC_HTR_INC 4
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500324
325/* MAC register entry bit positions and sizes */
326#define MAC_HWF0R_ADDMACADRSEL_INDEX 18
327#define MAC_HWF0R_ADDMACADRSEL_WIDTH 5
328#define MAC_HWF0R_ARPOFFSEL_INDEX 9
329#define MAC_HWF0R_ARPOFFSEL_WIDTH 1
330#define MAC_HWF0R_EEESEL_INDEX 13
331#define MAC_HWF0R_EEESEL_WIDTH 1
332#define MAC_HWF0R_GMIISEL_INDEX 1
333#define MAC_HWF0R_GMIISEL_WIDTH 1
334#define MAC_HWF0R_MGKSEL_INDEX 7
335#define MAC_HWF0R_MGKSEL_WIDTH 1
336#define MAC_HWF0R_MMCSEL_INDEX 8
337#define MAC_HWF0R_MMCSEL_WIDTH 1
338#define MAC_HWF0R_RWKSEL_INDEX 6
339#define MAC_HWF0R_RWKSEL_WIDTH 1
340#define MAC_HWF0R_RXCOESEL_INDEX 16
341#define MAC_HWF0R_RXCOESEL_WIDTH 1
342#define MAC_HWF0R_SAVLANINS_INDEX 27
343#define MAC_HWF0R_SAVLANINS_WIDTH 1
344#define MAC_HWF0R_SMASEL_INDEX 5
345#define MAC_HWF0R_SMASEL_WIDTH 1
346#define MAC_HWF0R_TSSEL_INDEX 12
347#define MAC_HWF0R_TSSEL_WIDTH 1
348#define MAC_HWF0R_TSSTSSEL_INDEX 25
349#define MAC_HWF0R_TSSTSSEL_WIDTH 2
350#define MAC_HWF0R_TXCOESEL_INDEX 14
351#define MAC_HWF0R_TXCOESEL_WIDTH 1
352#define MAC_HWF0R_VLHASH_INDEX 4
353#define MAC_HWF0R_VLHASH_WIDTH 1
354#define MAC_HWF1R_ADVTHWORD_INDEX 13
355#define MAC_HWF1R_ADVTHWORD_WIDTH 1
356#define MAC_HWF1R_DBGMEMA_INDEX 19
357#define MAC_HWF1R_DBGMEMA_WIDTH 1
358#define MAC_HWF1R_DCBEN_INDEX 16
359#define MAC_HWF1R_DCBEN_WIDTH 1
360#define MAC_HWF1R_HASHTBLSZ_INDEX 24
361#define MAC_HWF1R_HASHTBLSZ_WIDTH 3
362#define MAC_HWF1R_L3L4FNUM_INDEX 27
363#define MAC_HWF1R_L3L4FNUM_WIDTH 4
364#define MAC_HWF1R_RSSEN_INDEX 20
365#define MAC_HWF1R_RSSEN_WIDTH 1
366#define MAC_HWF1R_RXFIFOSIZE_INDEX 0
367#define MAC_HWF1R_RXFIFOSIZE_WIDTH 5
368#define MAC_HWF1R_SPHEN_INDEX 17
369#define MAC_HWF1R_SPHEN_WIDTH 1
370#define MAC_HWF1R_TSOEN_INDEX 18
371#define MAC_HWF1R_TSOEN_WIDTH 1
372#define MAC_HWF1R_TXFIFOSIZE_INDEX 6
373#define MAC_HWF1R_TXFIFOSIZE_WIDTH 5
374#define MAC_HWF2R_AUXSNAPNUM_INDEX 28
375#define MAC_HWF2R_AUXSNAPNUM_WIDTH 3
376#define MAC_HWF2R_PPSOUTNUM_INDEX 24
377#define MAC_HWF2R_PPSOUTNUM_WIDTH 3
378#define MAC_HWF2R_RXCHCNT_INDEX 12
379#define MAC_HWF2R_RXCHCNT_WIDTH 4
380#define MAC_HWF2R_RXQCNT_INDEX 0
381#define MAC_HWF2R_RXQCNT_WIDTH 4
382#define MAC_HWF2R_TXCHCNT_INDEX 18
383#define MAC_HWF2R_TXCHCNT_WIDTH 4
384#define MAC_HWF2R_TXQCNT_INDEX 6
385#define MAC_HWF2R_TXQCNT_WIDTH 4
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500386#define MAC_IER_TSIE_INDEX 12
387#define MAC_IER_TSIE_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500388#define MAC_ISR_MMCRXIS_INDEX 9
389#define MAC_ISR_MMCRXIS_WIDTH 1
390#define MAC_ISR_MMCTXIS_INDEX 10
391#define MAC_ISR_MMCTXIS_WIDTH 1
392#define MAC_ISR_PMTIS_INDEX 4
393#define MAC_ISR_PMTIS_WIDTH 1
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500394#define MAC_ISR_TSIS_INDEX 12
395#define MAC_ISR_TSIS_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500396#define MAC_MACA1HR_AE_INDEX 31
397#define MAC_MACA1HR_AE_WIDTH 1
398#define MAC_PFR_HMC_INDEX 2
399#define MAC_PFR_HMC_WIDTH 1
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500400#define MAC_PFR_HPF_INDEX 10
401#define MAC_PFR_HPF_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500402#define MAC_PFR_HUC_INDEX 1
403#define MAC_PFR_HUC_WIDTH 1
404#define MAC_PFR_PM_INDEX 4
405#define MAC_PFR_PM_WIDTH 1
406#define MAC_PFR_PR_INDEX 0
407#define MAC_PFR_PR_WIDTH 1
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500408#define MAC_PFR_VTFE_INDEX 16
409#define MAC_PFR_VTFE_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500410#define MAC_PMTCSR_MGKPKTEN_INDEX 1
411#define MAC_PMTCSR_MGKPKTEN_WIDTH 1
412#define MAC_PMTCSR_PWRDWN_INDEX 0
413#define MAC_PMTCSR_PWRDWN_WIDTH 1
414#define MAC_PMTCSR_RWKFILTRST_INDEX 31
415#define MAC_PMTCSR_RWKFILTRST_WIDTH 1
416#define MAC_PMTCSR_RWKPKTEN_INDEX 2
417#define MAC_PMTCSR_RWKPKTEN_WIDTH 1
418#define MAC_Q0TFCR_PT_INDEX 16
419#define MAC_Q0TFCR_PT_WIDTH 16
420#define MAC_Q0TFCR_TFE_INDEX 1
421#define MAC_Q0TFCR_TFE_WIDTH 1
422#define MAC_RCR_ACS_INDEX 1
423#define MAC_RCR_ACS_WIDTH 1
424#define MAC_RCR_CST_INDEX 2
425#define MAC_RCR_CST_WIDTH 1
426#define MAC_RCR_DCRCC_INDEX 3
427#define MAC_RCR_DCRCC_WIDTH 1
428#define MAC_RCR_IPC_INDEX 9
429#define MAC_RCR_IPC_WIDTH 1
430#define MAC_RCR_JE_INDEX 8
431#define MAC_RCR_JE_WIDTH 1
432#define MAC_RCR_LM_INDEX 10
433#define MAC_RCR_LM_WIDTH 1
434#define MAC_RCR_RE_INDEX 0
435#define MAC_RCR_RE_WIDTH 1
436#define MAC_RFCR_RFE_INDEX 0
437#define MAC_RFCR_RFE_WIDTH 1
438#define MAC_RQC0R_RXQ0EN_INDEX 0
439#define MAC_RQC0R_RXQ0EN_WIDTH 2
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500440#define MAC_SSIR_SNSINC_INDEX 8
441#define MAC_SSIR_SNSINC_WIDTH 8
442#define MAC_SSIR_SSINC_INDEX 16
443#define MAC_SSIR_SSINC_WIDTH 8
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500444#define MAC_TCR_SS_INDEX 29
445#define MAC_TCR_SS_WIDTH 2
446#define MAC_TCR_TE_INDEX 0
447#define MAC_TCR_TE_WIDTH 1
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500448#define MAC_TSCR_AV8021ASMEN_INDEX 28
449#define MAC_TSCR_AV8021ASMEN_WIDTH 1
450#define MAC_TSCR_SNAPTYPSEL_INDEX 16
451#define MAC_TSCR_SNAPTYPSEL_WIDTH 2
452#define MAC_TSCR_TSADDREG_INDEX 5
453#define MAC_TSCR_TSADDREG_WIDTH 1
454#define MAC_TSCR_TSCFUPDT_INDEX 1
455#define MAC_TSCR_TSCFUPDT_WIDTH 1
456#define MAC_TSCR_TSCTRLSSR_INDEX 9
457#define MAC_TSCR_TSCTRLSSR_WIDTH 1
458#define MAC_TSCR_TSENA_INDEX 0
459#define MAC_TSCR_TSENA_WIDTH 1
460#define MAC_TSCR_TSENALL_INDEX 8
461#define MAC_TSCR_TSENALL_WIDTH 1
462#define MAC_TSCR_TSEVNTENA_INDEX 14
463#define MAC_TSCR_TSEVNTENA_WIDTH 1
464#define MAC_TSCR_TSINIT_INDEX 2
465#define MAC_TSCR_TSINIT_WIDTH 1
466#define MAC_TSCR_TSIPENA_INDEX 11
467#define MAC_TSCR_TSIPENA_WIDTH 1
468#define MAC_TSCR_TSIPV4ENA_INDEX 13
469#define MAC_TSCR_TSIPV4ENA_WIDTH 1
470#define MAC_TSCR_TSIPV6ENA_INDEX 12
471#define MAC_TSCR_TSIPV6ENA_WIDTH 1
472#define MAC_TSCR_TSMSTRENA_INDEX 15
473#define MAC_TSCR_TSMSTRENA_WIDTH 1
474#define MAC_TSCR_TSVER2ENA_INDEX 10
475#define MAC_TSCR_TSVER2ENA_WIDTH 1
476#define MAC_TSCR_TXTSSTSM_INDEX 24
477#define MAC_TSCR_TXTSSTSM_WIDTH 1
478#define MAC_TSSR_TXTSC_INDEX 15
479#define MAC_TSSR_TXTSC_WIDTH 1
480#define MAC_TXSNR_TXTSSTSMIS_INDEX 31
481#define MAC_TXSNR_TXTSSTSMIS_WIDTH 1
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500482#define MAC_VLANHTR_VLHT_INDEX 0
483#define MAC_VLANHTR_VLHT_WIDTH 16
Lendacky, Thomas6e5eed02014-06-24 16:19:12 -0500484#define MAC_VLANIR_VLTI_INDEX 20
485#define MAC_VLANIR_VLTI_WIDTH 1
486#define MAC_VLANIR_CSVL_INDEX 19
487#define MAC_VLANIR_CSVL_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500488#define MAC_VLANTR_DOVLTC_INDEX 20
489#define MAC_VLANTR_DOVLTC_WIDTH 1
490#define MAC_VLANTR_ERSVLM_INDEX 19
491#define MAC_VLANTR_ERSVLM_WIDTH 1
492#define MAC_VLANTR_ESVL_INDEX 18
493#define MAC_VLANTR_ESVL_WIDTH 1
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500494#define MAC_VLANTR_ETV_INDEX 16
495#define MAC_VLANTR_ETV_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500496#define MAC_VLANTR_EVLS_INDEX 21
497#define MAC_VLANTR_EVLS_WIDTH 2
498#define MAC_VLANTR_EVLRXS_INDEX 24
499#define MAC_VLANTR_EVLRXS_WIDTH 1
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500500#define MAC_VLANTR_VL_INDEX 0
501#define MAC_VLANTR_VL_WIDTH 16
502#define MAC_VLANTR_VTHM_INDEX 25
503#define MAC_VLANTR_VTHM_WIDTH 1
504#define MAC_VLANTR_VTIM_INDEX 17
505#define MAC_VLANTR_VTIM_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500506#define MAC_VR_DEVID_INDEX 8
507#define MAC_VR_DEVID_WIDTH 8
508#define MAC_VR_SNPSVER_INDEX 0
509#define MAC_VR_SNPSVER_WIDTH 8
510#define MAC_VR_USERVER_INDEX 16
511#define MAC_VR_USERVER_WIDTH 8
512
513/* MMC register offsets */
514#define MMC_CR 0x0800
515#define MMC_RISR 0x0804
516#define MMC_TISR 0x0808
517#define MMC_RIER 0x080c
518#define MMC_TIER 0x0810
519#define MMC_TXOCTETCOUNT_GB_LO 0x0814
520#define MMC_TXOCTETCOUNT_GB_HI 0x0818
521#define MMC_TXFRAMECOUNT_GB_LO 0x081c
522#define MMC_TXFRAMECOUNT_GB_HI 0x0820
523#define MMC_TXBROADCASTFRAMES_G_LO 0x0824
524#define MMC_TXBROADCASTFRAMES_G_HI 0x0828
525#define MMC_TXMULTICASTFRAMES_G_LO 0x082c
526#define MMC_TXMULTICASTFRAMES_G_HI 0x0830
527#define MMC_TX64OCTETS_GB_LO 0x0834
528#define MMC_TX64OCTETS_GB_HI 0x0838
529#define MMC_TX65TO127OCTETS_GB_LO 0x083c
530#define MMC_TX65TO127OCTETS_GB_HI 0x0840
531#define MMC_TX128TO255OCTETS_GB_LO 0x0844
532#define MMC_TX128TO255OCTETS_GB_HI 0x0848
533#define MMC_TX256TO511OCTETS_GB_LO 0x084c
534#define MMC_TX256TO511OCTETS_GB_HI 0x0850
535#define MMC_TX512TO1023OCTETS_GB_LO 0x0854
536#define MMC_TX512TO1023OCTETS_GB_HI 0x0858
537#define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c
538#define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860
539#define MMC_TXUNICASTFRAMES_GB_LO 0x0864
540#define MMC_TXUNICASTFRAMES_GB_HI 0x0868
541#define MMC_TXMULTICASTFRAMES_GB_LO 0x086c
542#define MMC_TXMULTICASTFRAMES_GB_HI 0x0870
543#define MMC_TXBROADCASTFRAMES_GB_LO 0x0874
544#define MMC_TXBROADCASTFRAMES_GB_HI 0x0878
545#define MMC_TXUNDERFLOWERROR_LO 0x087c
546#define MMC_TXUNDERFLOWERROR_HI 0x0880
547#define MMC_TXOCTETCOUNT_G_LO 0x0884
548#define MMC_TXOCTETCOUNT_G_HI 0x0888
549#define MMC_TXFRAMECOUNT_G_LO 0x088c
550#define MMC_TXFRAMECOUNT_G_HI 0x0890
551#define MMC_TXPAUSEFRAMES_LO 0x0894
552#define MMC_TXPAUSEFRAMES_HI 0x0898
553#define MMC_TXVLANFRAMES_G_LO 0x089c
554#define MMC_TXVLANFRAMES_G_HI 0x08a0
555#define MMC_RXFRAMECOUNT_GB_LO 0x0900
556#define MMC_RXFRAMECOUNT_GB_HI 0x0904
557#define MMC_RXOCTETCOUNT_GB_LO 0x0908
558#define MMC_RXOCTETCOUNT_GB_HI 0x090c
559#define MMC_RXOCTETCOUNT_G_LO 0x0910
560#define MMC_RXOCTETCOUNT_G_HI 0x0914
561#define MMC_RXBROADCASTFRAMES_G_LO 0x0918
562#define MMC_RXBROADCASTFRAMES_G_HI 0x091c
563#define MMC_RXMULTICASTFRAMES_G_LO 0x0920
564#define MMC_RXMULTICASTFRAMES_G_HI 0x0924
565#define MMC_RXCRCERROR_LO 0x0928
566#define MMC_RXCRCERROR_HI 0x092c
567#define MMC_RXRUNTERROR 0x0930
568#define MMC_RXJABBERERROR 0x0934
569#define MMC_RXUNDERSIZE_G 0x0938
570#define MMC_RXOVERSIZE_G 0x093c
571#define MMC_RX64OCTETS_GB_LO 0x0940
572#define MMC_RX64OCTETS_GB_HI 0x0944
573#define MMC_RX65TO127OCTETS_GB_LO 0x0948
574#define MMC_RX65TO127OCTETS_GB_HI 0x094c
575#define MMC_RX128TO255OCTETS_GB_LO 0x0950
576#define MMC_RX128TO255OCTETS_GB_HI 0x0954
577#define MMC_RX256TO511OCTETS_GB_LO 0x0958
578#define MMC_RX256TO511OCTETS_GB_HI 0x095c
579#define MMC_RX512TO1023OCTETS_GB_LO 0x0960
580#define MMC_RX512TO1023OCTETS_GB_HI 0x0964
581#define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968
582#define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c
583#define MMC_RXUNICASTFRAMES_G_LO 0x0970
584#define MMC_RXUNICASTFRAMES_G_HI 0x0974
585#define MMC_RXLENGTHERROR_LO 0x0978
586#define MMC_RXLENGTHERROR_HI 0x097c
587#define MMC_RXOUTOFRANGETYPE_LO 0x0980
588#define MMC_RXOUTOFRANGETYPE_HI 0x0984
589#define MMC_RXPAUSEFRAMES_LO 0x0988
590#define MMC_RXPAUSEFRAMES_HI 0x098c
591#define MMC_RXFIFOOVERFLOW_LO 0x0990
592#define MMC_RXFIFOOVERFLOW_HI 0x0994
593#define MMC_RXVLANFRAMES_GB_LO 0x0998
594#define MMC_RXVLANFRAMES_GB_HI 0x099c
595#define MMC_RXWATCHDOGERROR 0x09a0
596
597/* MMC register entry bit positions and sizes */
598#define MMC_CR_CR_INDEX 0
599#define MMC_CR_CR_WIDTH 1
600#define MMC_CR_CSR_INDEX 1
601#define MMC_CR_CSR_WIDTH 1
602#define MMC_CR_ROR_INDEX 2
603#define MMC_CR_ROR_WIDTH 1
604#define MMC_CR_MCF_INDEX 3
605#define MMC_CR_MCF_WIDTH 1
606#define MMC_CR_MCT_INDEX 4
607#define MMC_CR_MCT_WIDTH 2
608#define MMC_RIER_ALL_INTERRUPTS_INDEX 0
609#define MMC_RIER_ALL_INTERRUPTS_WIDTH 23
610#define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0
611#define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1
612#define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1
613#define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1
614#define MMC_RISR_RXOCTETCOUNT_G_INDEX 2
615#define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1
616#define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3
617#define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1
618#define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4
619#define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1
620#define MMC_RISR_RXCRCERROR_INDEX 5
621#define MMC_RISR_RXCRCERROR_WIDTH 1
622#define MMC_RISR_RXRUNTERROR_INDEX 6
623#define MMC_RISR_RXRUNTERROR_WIDTH 1
624#define MMC_RISR_RXJABBERERROR_INDEX 7
625#define MMC_RISR_RXJABBERERROR_WIDTH 1
626#define MMC_RISR_RXUNDERSIZE_G_INDEX 8
627#define MMC_RISR_RXUNDERSIZE_G_WIDTH 1
628#define MMC_RISR_RXOVERSIZE_G_INDEX 9
629#define MMC_RISR_RXOVERSIZE_G_WIDTH 1
630#define MMC_RISR_RX64OCTETS_GB_INDEX 10
631#define MMC_RISR_RX64OCTETS_GB_WIDTH 1
632#define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11
633#define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1
634#define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12
635#define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1
636#define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13
637#define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1
638#define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14
639#define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1
640#define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15
641#define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1
642#define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16
643#define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1
644#define MMC_RISR_RXLENGTHERROR_INDEX 17
645#define MMC_RISR_RXLENGTHERROR_WIDTH 1
646#define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18
647#define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1
648#define MMC_RISR_RXPAUSEFRAMES_INDEX 19
649#define MMC_RISR_RXPAUSEFRAMES_WIDTH 1
650#define MMC_RISR_RXFIFOOVERFLOW_INDEX 20
651#define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1
652#define MMC_RISR_RXVLANFRAMES_GB_INDEX 21
653#define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1
654#define MMC_RISR_RXWATCHDOGERROR_INDEX 22
655#define MMC_RISR_RXWATCHDOGERROR_WIDTH 1
656#define MMC_TIER_ALL_INTERRUPTS_INDEX 0
657#define MMC_TIER_ALL_INTERRUPTS_WIDTH 18
658#define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0
659#define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1
660#define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1
661#define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1
662#define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2
663#define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1
664#define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3
665#define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1
666#define MMC_TISR_TX64OCTETS_GB_INDEX 4
667#define MMC_TISR_TX64OCTETS_GB_WIDTH 1
668#define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5
669#define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1
670#define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6
671#define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1
672#define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7
673#define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1
674#define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8
675#define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1
676#define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9
677#define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1
678#define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10
679#define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1
680#define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11
681#define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1
682#define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12
683#define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1
684#define MMC_TISR_TXUNDERFLOWERROR_INDEX 13
685#define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1
686#define MMC_TISR_TXOCTETCOUNT_G_INDEX 14
687#define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1
688#define MMC_TISR_TXFRAMECOUNT_G_INDEX 15
689#define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1
690#define MMC_TISR_TXPAUSEFRAMES_INDEX 16
691#define MMC_TISR_TXPAUSEFRAMES_WIDTH 1
692#define MMC_TISR_TXVLANFRAMES_G_INDEX 17
693#define MMC_TISR_TXVLANFRAMES_G_WIDTH 1
694
695/* MTL register offsets */
696#define MTL_OMR 0x1000
697#define MTL_FDCR 0x1008
698#define MTL_FDSR 0x100c
699#define MTL_FDDR 0x1010
700#define MTL_ISR 0x1020
701#define MTL_RQDCM0R 0x1030
702#define MTL_TCPM0R 0x1040
703#define MTL_TCPM1R 0x1044
704
705#define MTL_RQDCM_INC 4
706#define MTL_RQDCM_Q_PER_REG 4
707
708/* MTL register entry bit positions and sizes */
709#define MTL_OMR_ETSALG_INDEX 5
710#define MTL_OMR_ETSALG_WIDTH 2
711#define MTL_OMR_RAA_INDEX 2
712#define MTL_OMR_RAA_WIDTH 1
713
714/* MTL queue register offsets
715 * Multiple queues can be active. The first queue has registers
716 * that begin at 0x1100. Each subsequent queue has registers that
717 * are accessed using an offset of 0x80 from the previous queue.
718 */
719#define MTL_Q_BASE 0x1100
720#define MTL_Q_INC 0x80
721
722#define MTL_Q_TQOMR 0x00
723#define MTL_Q_TQUR 0x04
724#define MTL_Q_TQDR 0x08
725#define MTL_Q_TCECR 0x10
726#define MTL_Q_TCESR 0x14
727#define MTL_Q_TCQWR 0x18
728#define MTL_Q_RQOMR 0x40
729#define MTL_Q_RQMPOCR 0x44
730#define MTL_Q_RQDR 0x4c
731#define MTL_Q_IER 0x70
732#define MTL_Q_ISR 0x74
733
734/* MTL queue register entry bit positions and sizes */
735#define MTL_Q_TCQWR_QW_INDEX 0
736#define MTL_Q_TCQWR_QW_WIDTH 21
737#define MTL_Q_RQOMR_EHFC_INDEX 7
738#define MTL_Q_RQOMR_EHFC_WIDTH 1
739#define MTL_Q_RQOMR_RFA_INDEX 8
740#define MTL_Q_RQOMR_RFA_WIDTH 3
741#define MTL_Q_RQOMR_RFD_INDEX 13
742#define MTL_Q_RQOMR_RFD_WIDTH 3
743#define MTL_Q_RQOMR_RQS_INDEX 16
744#define MTL_Q_RQOMR_RQS_WIDTH 9
745#define MTL_Q_RQOMR_RSF_INDEX 5
746#define MTL_Q_RQOMR_RSF_WIDTH 1
747#define MTL_Q_RQOMR_RTC_INDEX 0
748#define MTL_Q_RQOMR_RTC_WIDTH 2
749#define MTL_Q_TQOMR_FTQ_INDEX 0
750#define MTL_Q_TQOMR_FTQ_WIDTH 1
751#define MTL_Q_TQOMR_TQS_INDEX 16
752#define MTL_Q_TQOMR_TQS_WIDTH 10
753#define MTL_Q_TQOMR_TSF_INDEX 1
754#define MTL_Q_TQOMR_TSF_WIDTH 1
755#define MTL_Q_TQOMR_TTC_INDEX 4
756#define MTL_Q_TQOMR_TTC_WIDTH 3
757#define MTL_Q_TQOMR_TXQEN_INDEX 2
758#define MTL_Q_TQOMR_TXQEN_WIDTH 2
759
760/* MTL queue register value */
761#define MTL_RSF_DISABLE 0x00
762#define MTL_RSF_ENABLE 0x01
763#define MTL_TSF_DISABLE 0x00
764#define MTL_TSF_ENABLE 0x01
765
766#define MTL_RX_THRESHOLD_64 0x00
767#define MTL_RX_THRESHOLD_96 0x02
768#define MTL_RX_THRESHOLD_128 0x03
769#define MTL_TX_THRESHOLD_32 0x01
770#define MTL_TX_THRESHOLD_64 0x00
771#define MTL_TX_THRESHOLD_96 0x02
772#define MTL_TX_THRESHOLD_128 0x03
773#define MTL_TX_THRESHOLD_192 0x04
774#define MTL_TX_THRESHOLD_256 0x05
775#define MTL_TX_THRESHOLD_384 0x06
776#define MTL_TX_THRESHOLD_512 0x07
777
778#define MTL_ETSALG_WRR 0x00
779#define MTL_ETSALG_WFQ 0x01
780#define MTL_ETSALG_DWRR 0x02
781#define MTL_RAA_SP 0x00
782#define MTL_RAA_WSP 0x01
783
784#define MTL_Q_DISABLED 0x00
785#define MTL_Q_ENABLED 0x02
786
787
788/* MTL traffic class register offsets
789 * Multiple traffic classes can be active. The first class has registers
790 * that begin at 0x1100. Each subsequent queue has registers that
791 * are accessed using an offset of 0x80 from the previous queue.
792 */
793#define MTL_TC_BASE MTL_Q_BASE
794#define MTL_TC_INC MTL_Q_INC
795
796#define MTL_TC_ETSCR 0x10
797
798/* MTL traffic class register entry bit positions and sizes */
799#define MTL_TC_ETSCR_TSA_INDEX 0
800#define MTL_TC_ETSCR_TSA_WIDTH 2
801
802/* MTL traffic class register value */
803#define MTL_TSA_SP 0x00
804#define MTL_TSA_ETS 0x02
805
806
807/* PCS MMD select register offset
808 * The MMD select register is used for accessing PCS registers
809 * when the underlying APB3 interface is using indirect addressing.
810 * Indirect addressing requires accessing registers in two phases,
811 * an address phase and a data phase. The address phases requires
812 * writing an address selection value to the MMD select regiesters.
813 */
814#define PCS_MMD_SELECT 0xff
815
816
817/* Descriptor/Packet entry bit positions and sizes */
818#define RX_PACKET_ERRORS_CRC_INDEX 2
819#define RX_PACKET_ERRORS_CRC_WIDTH 1
820#define RX_PACKET_ERRORS_FRAME_INDEX 3
821#define RX_PACKET_ERRORS_FRAME_WIDTH 1
822#define RX_PACKET_ERRORS_LENGTH_INDEX 0
823#define RX_PACKET_ERRORS_LENGTH_WIDTH 1
824#define RX_PACKET_ERRORS_OVERRUN_INDEX 1
825#define RX_PACKET_ERRORS_OVERRUN_WIDTH 1
826
827#define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0
828#define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1
829#define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1
830#define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
831#define RX_PACKET_ATTRIBUTES_INCOMPLETE_INDEX 2
832#define RX_PACKET_ATTRIBUTES_INCOMPLETE_WIDTH 1
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500833#define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX 3
834#define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH 1
835#define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX 4
836#define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH 1
837#define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX 5
838#define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500839
840#define RX_NORMAL_DESC0_OVT_INDEX 0
841#define RX_NORMAL_DESC0_OVT_WIDTH 16
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500842#define RX_NORMAL_DESC3_CDA_INDEX 27
843#define RX_NORMAL_DESC3_CDA_WIDTH 1
844#define RX_NORMAL_DESC3_CTXT_INDEX 30
845#define RX_NORMAL_DESC3_CTXT_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500846#define RX_NORMAL_DESC3_ES_INDEX 15
847#define RX_NORMAL_DESC3_ES_WIDTH 1
848#define RX_NORMAL_DESC3_ETLT_INDEX 16
849#define RX_NORMAL_DESC3_ETLT_WIDTH 4
850#define RX_NORMAL_DESC3_INTE_INDEX 30
851#define RX_NORMAL_DESC3_INTE_WIDTH 1
852#define RX_NORMAL_DESC3_LD_INDEX 28
853#define RX_NORMAL_DESC3_LD_WIDTH 1
854#define RX_NORMAL_DESC3_OWN_INDEX 31
855#define RX_NORMAL_DESC3_OWN_WIDTH 1
856#define RX_NORMAL_DESC3_PL_INDEX 0
857#define RX_NORMAL_DESC3_PL_WIDTH 14
858
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500859#define RX_CONTEXT_DESC3_TSA_INDEX 4
860#define RX_CONTEXT_DESC3_TSA_WIDTH 1
861#define RX_CONTEXT_DESC3_TSD_INDEX 6
862#define RX_CONTEXT_DESC3_TSD_WIDTH 1
863
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500864#define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0
865#define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1
866#define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1
867#define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1
868#define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2
869#define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500870#define TX_PACKET_ATTRIBUTES_PTP_INDEX 3
871#define TX_PACKET_ATTRIBUTES_PTP_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500872
873#define TX_CONTEXT_DESC2_MSS_INDEX 0
874#define TX_CONTEXT_DESC2_MSS_WIDTH 15
875#define TX_CONTEXT_DESC3_CTXT_INDEX 30
876#define TX_CONTEXT_DESC3_CTXT_WIDTH 1
877#define TX_CONTEXT_DESC3_TCMSSV_INDEX 26
878#define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1
879#define TX_CONTEXT_DESC3_VLTV_INDEX 16
880#define TX_CONTEXT_DESC3_VLTV_WIDTH 1
881#define TX_CONTEXT_DESC3_VT_INDEX 0
882#define TX_CONTEXT_DESC3_VT_WIDTH 16
883
884#define TX_NORMAL_DESC2_HL_B1L_INDEX 0
885#define TX_NORMAL_DESC2_HL_B1L_WIDTH 14
886#define TX_NORMAL_DESC2_IC_INDEX 31
887#define TX_NORMAL_DESC2_IC_WIDTH 1
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500888#define TX_NORMAL_DESC2_TTSE_INDEX 30
889#define TX_NORMAL_DESC2_TTSE_WIDTH 1
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500890#define TX_NORMAL_DESC2_VTIR_INDEX 14
891#define TX_NORMAL_DESC2_VTIR_WIDTH 2
892#define TX_NORMAL_DESC3_CIC_INDEX 16
893#define TX_NORMAL_DESC3_CIC_WIDTH 2
894#define TX_NORMAL_DESC3_CPC_INDEX 26
895#define TX_NORMAL_DESC3_CPC_WIDTH 2
896#define TX_NORMAL_DESC3_CTXT_INDEX 30
897#define TX_NORMAL_DESC3_CTXT_WIDTH 1
898#define TX_NORMAL_DESC3_FD_INDEX 29
899#define TX_NORMAL_DESC3_FD_WIDTH 1
900#define TX_NORMAL_DESC3_FL_INDEX 0
901#define TX_NORMAL_DESC3_FL_WIDTH 15
902#define TX_NORMAL_DESC3_LD_INDEX 28
903#define TX_NORMAL_DESC3_LD_WIDTH 1
904#define TX_NORMAL_DESC3_OWN_INDEX 31
905#define TX_NORMAL_DESC3_OWN_WIDTH 1
906#define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19
907#define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4
908#define TX_NORMAL_DESC3_TCPPL_INDEX 0
909#define TX_NORMAL_DESC3_TCPPL_WIDTH 18
910#define TX_NORMAL_DESC3_TSE_INDEX 18
911#define TX_NORMAL_DESC3_TSE_WIDTH 1
912
913#define TX_NORMAL_DESC2_VLAN_INSERT 0x2
914
915/* MDIO undefined or vendor specific registers */
916#ifndef MDIO_AN_COMP_STAT
917#define MDIO_AN_COMP_STAT 0x0030
918#endif
919
920
921/* Bit setting and getting macros
922 * The get macro will extract the current bit field value from within
923 * the variable
924 *
925 * The set macro will clear the current bit field value within the
926 * variable and then set the bit field of the variable to the
927 * specified value
928 */
929#define GET_BITS(_var, _index, _width) \
930 (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
931
932#define SET_BITS(_var, _index, _width, _val) \
933do { \
934 (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
935 (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
936} while (0)
937
938#define GET_BITS_LE(_var, _index, _width) \
939 ((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
940
941#define SET_BITS_LE(_var, _index, _width, _val) \
942do { \
943 (_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index))); \
944 (_var) |= cpu_to_le32((((_val) & \
945 ((0x1 << (_width)) - 1)) << (_index))); \
946} while (0)
947
948
949/* Bit setting and getting macros based on register fields
950 * The get macro uses the bit field definitions formed using the input
951 * names to extract the current bit field value from within the
952 * variable
953 *
954 * The set macro uses the bit field definitions formed using the input
955 * names to set the bit field of the variable to the specified value
956 */
957#define XGMAC_GET_BITS(_var, _prefix, _field) \
958 GET_BITS((_var), \
959 _prefix##_##_field##_INDEX, \
960 _prefix##_##_field##_WIDTH)
961
962#define XGMAC_SET_BITS(_var, _prefix, _field, _val) \
963 SET_BITS((_var), \
964 _prefix##_##_field##_INDEX, \
965 _prefix##_##_field##_WIDTH, (_val))
966
967#define XGMAC_GET_BITS_LE(_var, _prefix, _field) \
968 GET_BITS_LE((_var), \
969 _prefix##_##_field##_INDEX, \
970 _prefix##_##_field##_WIDTH)
971
972#define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \
973 SET_BITS_LE((_var), \
974 _prefix##_##_field##_INDEX, \
975 _prefix##_##_field##_WIDTH, (_val))
976
977
978/* Macros for reading or writing registers
979 * The ioread macros will get bit fields or full values using the
980 * register definitions formed using the input names
981 *
982 * The iowrite macros will set bit fields or full values using the
983 * register definitions formed using the input names
984 */
985#define XGMAC_IOREAD(_pdata, _reg) \
986 ioread32((_pdata)->xgmac_regs + _reg)
987
988#define XGMAC_IOREAD_BITS(_pdata, _reg, _field) \
989 GET_BITS(XGMAC_IOREAD((_pdata), _reg), \
990 _reg##_##_field##_INDEX, \
991 _reg##_##_field##_WIDTH)
992
993#define XGMAC_IOWRITE(_pdata, _reg, _val) \
994 iowrite32((_val), (_pdata)->xgmac_regs + _reg)
995
996#define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \
997do { \
998 u32 reg_val = XGMAC_IOREAD((_pdata), _reg); \
999 SET_BITS(reg_val, \
1000 _reg##_##_field##_INDEX, \
1001 _reg##_##_field##_WIDTH, (_val)); \
1002 XGMAC_IOWRITE((_pdata), _reg, reg_val); \
1003} while (0)
1004
1005
1006/* Macros for reading or writing MTL queue or traffic class registers
1007 * Similar to the standard read and write macros except that the
1008 * base register value is calculated by the queue or traffic class number
1009 */
1010#define XGMAC_MTL_IOREAD(_pdata, _n, _reg) \
1011 ioread32((_pdata)->xgmac_regs + \
1012 MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
1013
1014#define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \
1015 GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg), \
1016 _reg##_##_field##_INDEX, \
1017 _reg##_##_field##_WIDTH)
1018
1019#define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \
1020 iowrite32((_val), (_pdata)->xgmac_regs + \
1021 MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
1022
1023#define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \
1024do { \
1025 u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg); \
1026 SET_BITS(reg_val, \
1027 _reg##_##_field##_INDEX, \
1028 _reg##_##_field##_WIDTH, (_val)); \
1029 XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \
1030} while (0)
1031
1032
1033/* Macros for reading or writing DMA channel registers
1034 * Similar to the standard read and write macros except that the
1035 * base register value is obtained from the ring
1036 */
1037#define XGMAC_DMA_IOREAD(_channel, _reg) \
1038 ioread32((_channel)->dma_regs + _reg)
1039
1040#define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \
1041 GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg), \
1042 _reg##_##_field##_INDEX, \
1043 _reg##_##_field##_WIDTH)
1044
1045#define XGMAC_DMA_IOWRITE(_channel, _reg, _val) \
1046 iowrite32((_val), (_channel)->dma_regs + _reg)
1047
1048#define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \
1049do { \
1050 u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg); \
1051 SET_BITS(reg_val, \
1052 _reg##_##_field##_INDEX, \
1053 _reg##_##_field##_WIDTH, (_val)); \
1054 XGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \
1055} while (0)
1056
1057
1058/* Macros for building, reading or writing register values or bits
1059 * within the register values of XPCS registers.
1060 */
1061#define XPCS_IOWRITE(_pdata, _off, _val) \
1062 iowrite32(_val, (_pdata)->xpcs_regs + (_off))
1063
1064#define XPCS_IOREAD(_pdata, _off) \
1065 ioread32((_pdata)->xpcs_regs + (_off))
1066
1067
1068/* Macros for building, reading or writing register values or bits
1069 * using MDIO. Different from above because of the use of standardized
1070 * Linux include values. No shifting is performed with the bit
1071 * operations, everything works on mask values.
1072 */
1073#define XMDIO_READ(_pdata, _mmd, _reg) \
1074 ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \
1075 MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
1076
1077#define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \
1078 (XMDIO_READ((_pdata), _mmd, _reg) & _mask)
1079
1080#define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \
1081 ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \
1082 MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
1083
1084#define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \
1085do { \
1086 u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg); \
1087 mmd_val &= ~_mask; \
1088 mmd_val |= (_val); \
1089 XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val); \
1090} while (0)
1091
1092#endif