blob: badfe398038e3172ad1ce5e398057b39b9b98034 [file] [log] [blame]
Santosh Shilimkar367cd312009-04-28 20:51:52 +05301/*
2 * OMAP4 SMP source file. It contains platform specific fucntions
3 * needed for the linux smp kernel.
4 *
5 * Copyright (C) 2009 Texas Instruments, Inc.
6 *
7 * Author:
8 * Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
10 * Platform file needed for the OMAP4 SMP. This file is based on arm
11 * realview smp platform.
12 * * Copyright (c) 2002 ARM Limited.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18#include <linux/init.h>
19#include <linux/device.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053020#include <linux/smp.h>
21#include <linux/io.h>
22
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080023#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010024#include <asm/hardware/gic.h>
Santosh Shilimkar367cd312009-04-28 20:51:52 +053025#include <asm/smp_scu.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080026
Santosh Shilimkar367cd312009-04-28 20:51:52 +053027#include <mach/hardware.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053028#include <mach/omap-secure.h>
Santosh Shilimkar247c4452012-05-09 20:38:35 +053029#include <mach/omap-wakeupgen.h>
30#include <asm/cputype.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010031
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010033#include "common.h"
Santosh Shilimkare97ca472010-06-16 22:19:49 +053034#include "clockdomain.h"
35
Santosh Shilimkar367cd312009-04-28 20:51:52 +053036/* SCU base address */
Tony Lindgrene4e7a132009-10-19 15:25:26 -070037static void __iomem *scu_base;
Santosh Shilimkar367cd312009-04-28 20:51:52 +053038
Santosh Shilimkar367cd312009-04-28 20:51:52 +053039static DEFINE_SPINLOCK(boot_lock);
40
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053041void __iomem *omap4_get_scu_base(void)
42{
43 return scu_base;
44}
45
Santosh Shilimkar367cd312009-04-28 20:51:52 +053046void __cpuinit platform_secondary_init(unsigned int cpu)
47{
Santosh Shilimkar367cd312009-04-28 20:51:52 +053048 /*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053049 * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
50 * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
51 * init and for CPU1, a secure PPA API provided. CPU0 must be ON
52 * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
53 * OMAP443X GP devices- SMP bit isn't accessible.
54 * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
55 */
56 if (cpu_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
57 omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
58 4, 0, 0, 0, 0, 0);
59
60 /*
Santosh Shilimkar367cd312009-04-28 20:51:52 +053061 * If any interrupts are already enabled for the primary
62 * core (e.g. timer irq), then they will not have been enabled
63 * for us: do so
64 */
Russell King38489532010-12-04 16:01:03 +000065 gic_secondary_init(0);
Santosh Shilimkar367cd312009-04-28 20:51:52 +053066
67 /*
68 * Synchronise with the boot thread.
69 */
70 spin_lock(&boot_lock);
71 spin_unlock(&boot_lock);
72}
73
74int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
75{
Santosh Shilimkare97ca472010-06-16 22:19:49 +053076 static struct clockdomain *cpu1_clkdm;
77 static bool booted;
Santosh Shilimkar247c4452012-05-09 20:38:35 +053078 void __iomem *base = omap_get_wakeupgen_base();
79
Santosh Shilimkar367cd312009-04-28 20:51:52 +053080 /*
81 * Set synchronisation state between this boot processor
82 * and the secondary one
83 */
84 spin_lock(&boot_lock);
85
86 /*
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080087 * Update the AuxCoreBoot0 with boot state for secondary core.
Santosh Shilimkar367cd312009-04-28 20:51:52 +053088 * omap_secondary_startup() routine will hold the secondary core till
89 * the AuxCoreBoot1 register is updated with cpu state
90 * A barrier is added to ensure that write buffer is drained
91 */
Santosh Shilimkar247c4452012-05-09 20:38:35 +053092 if (omap_secure_apis_support())
93 omap_modify_auxcoreboot0(0x200, 0xfffffdff);
94 else
95 __raw_writel(0x20, base + OMAP_AUX_CORE_BOOT_0);
96
Santosh Shilimkar942e2c92009-12-11 16:16:35 -080097 flush_cache_all();
Santosh Shilimkar367cd312009-04-28 20:51:52 +053098 smp_wmb();
Santosh Shilimkare97ca472010-06-16 22:19:49 +053099
100 if (!cpu1_clkdm)
101 cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
102
103 /*
104 * The SGI(Software Generated Interrupts) are not wakeup capable
105 * from low power states. This is known limitation on OMAP4 and
106 * needs to be worked around by using software forced clockdomain
107 * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
108 * software force wakeup. The clockdomain is then put back to
109 * hardware supervised mode.
110 * More details can be found in OMAP4430 TRM - Version J
111 * Section :
112 * 4.3.4.2 Power States of CPU0 and CPU1
113 */
114 if (booted) {
115 clkdm_wakeup(cpu1_clkdm);
116 clkdm_allow_idle(cpu1_clkdm);
117 } else {
118 dsb_sev();
119 booted = true;
120 }
121
Russell King0f7b3322011-04-03 13:01:30 +0100122 gic_raise_softirq(cpumask_of(cpu), 1);
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530123
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530124 /*
125 * Now the secondary core is starting up let it run its
126 * calibrations, then wait for it to finish
127 */
128 spin_unlock(&boot_lock);
129
130 return 0;
131}
132
133static void __init wakeup_secondary(void)
134{
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530135 void __iomem *base = omap_get_wakeupgen_base();
136
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530137 /*
138 * Write the address of secondary startup routine into the
Santosh Shilimkar942e2c92009-12-11 16:16:35 -0800139 * AuxCoreBoot1 where ROM code will jump and start executing
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530140 * on secondary core once out of WFE
141 * A barrier is added to ensure that write buffer is drained
142 */
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530143 if (omap_secure_apis_support())
144 omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
145 else
146 __raw_writel(virt_to_phys(omap5_secondary_startup),
147 base + OMAP_AUX_CORE_BOOT_1);
148
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530149 smp_wmb();
150
151 /*
152 * Send a 'sev' to wake the secondary core from WFE.
Santosh Shilimkar942e2c92009-12-11 16:16:35 -0800153 * Drain the outstanding writes to memory
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530154 */
Tony Lindgrena4192d32010-08-16 09:21:20 +0300155 dsb_sev();
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530156 mb();
157}
158
159/*
160 * Initialise the CPU possible map early - this describes the CPUs
161 * which may be present or become present in the system.
162 */
163void __init smp_init_cpus(void)
164{
Tony Lindgrene4e7a132009-10-19 15:25:26 -0700165 unsigned int i, ncores;
166
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700167 /*
168 * Currently we can't call ioremap here because
169 * SoC detection won't work until after init_early.
170 */
171 scu_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_SCU_BASE);
Tony Lindgrene4e7a132009-10-19 15:25:26 -0700172 BUG_ON(!scu_base);
173
Russell Kingfd778f02010-12-02 18:09:37 +0000174 ncores = scu_get_core_count(scu_base);
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530175
176 /* sanity check */
Russell Kinga06f9162011-10-20 22:04:18 +0100177 if (ncores > nr_cpu_ids) {
178 pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
179 ncores, nr_cpu_ids);
180 ncores = nr_cpu_ids;
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530181 }
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530182
Russell Kingbbc3d142010-12-03 10:42:58 +0000183 for (i = 0; i < ncores; i++)
184 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100185
186 set_smp_cross_call(gic_raise_softirq);
Russell Kingbbc3d142010-12-03 10:42:58 +0000187}
188
Russell King05c74a62010-12-03 11:09:48 +0000189void __init platform_smp_prepare_cpus(unsigned int max_cpus)
Russell Kingbbc3d142010-12-03 10:42:58 +0000190{
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530191
Russell King05c74a62010-12-03 11:09:48 +0000192 /*
193 * Initialise the SCU and wake up the secondary core using
194 * wakeup_secondary().
195 */
196 scu_enable(scu_base);
197 wakeup_secondary();
Santosh Shilimkar367cd312009-04-28 20:51:52 +0530198}