blob: 007e855f4ba99f9067725a11b85fdeadb3412483 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoe01ae682013-09-01 11:22:14 +030023/* QCA988X 1.0 definitions (unsupported) */
24#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
25
Kalle Valo5e3dd152013-06-12 20:52:10 +030026/* QCA988X 2.0 definitions */
27#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030028#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valo5e3dd152013-06-12 20:52:10 +030029#define QCA988X_HW_2_0_FW_DIR "ath10k/QCA988X/hw2.0"
30#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
Kalle Valo929417c2014-03-28 09:32:39 +020031#define QCA988X_HW_2_0_FW_2_FILE "firmware-2.bin"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
33#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
34#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
35
Kalle Valo1a222432013-09-27 19:55:07 +030036#define ATH10K_FW_API2_FILE "firmware-2.bin"
37
38/* includes also the null byte */
39#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
40
41struct ath10k_fw_ie {
42 __le32 id;
43 __le32 len;
44 u8 data[0];
45};
46
47enum ath10k_fw_ie_type {
48 ATH10K_FW_IE_FW_VERSION = 0,
49 ATH10K_FW_IE_TIMESTAMP = 1,
50 ATH10K_FW_IE_FEATURES = 2,
51 ATH10K_FW_IE_FW_IMAGE = 3,
52 ATH10K_FW_IE_OTP_IMAGE = 4,
53};
54
Kalle Valo5e3dd152013-06-12 20:52:10 +030055/* Known pecularities:
56 * - current FW doesn't support raw rx mode (last tested v599)
57 * - current FW dumps upon raw tx mode (last tested v599)
58 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
59 * - raw have FCS, nwifi doesn't
60 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
61 * param, llc/snap) are aligned to 4byte boundaries each */
62enum ath10k_hw_txrx_mode {
63 ATH10K_HW_TXRX_RAW = 0,
64 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
65 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +020066
67 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
68 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +030069};
70
71enum ath10k_mcast2ucast_mode {
72 ATH10K_MCAST2UCAST_DISABLED = 0,
73 ATH10K_MCAST2UCAST_ENABLED = 1,
74};
75
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +020076/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +030077#define TARGET_NUM_VDEVS 8
78#define TARGET_NUM_PEER_AST 2
79#define TARGET_NUM_WDS_ENTRIES 32
80#define TARGET_DMA_BURST_SIZE 0
81#define TARGET_MAC_AGGR_DELIM 0
82#define TARGET_AST_SKID_LIMIT 16
83#define TARGET_NUM_PEERS 16
84#define TARGET_NUM_OFFLOAD_PEERS 0
85#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
86#define TARGET_NUM_PEER_KEYS 2
87#define TARGET_NUM_TIDS (2 * ((TARGET_NUM_PEERS) + (TARGET_NUM_VDEVS)))
88#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
89#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
90#define TARGET_RX_TIMEOUT_LO_PRI 100
91#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +030092
93/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
94 * avoid a very expensive re-alignment in mac80211. */
95#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
96
Kalle Valo5e3dd152013-06-12 20:52:10 +030097#define TARGET_SCAN_MAX_PENDING_REQS 4
98#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
99#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
100#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
101#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
102#define TARGET_NUM_MCAST_GROUPS 0
103#define TARGET_NUM_MCAST_TABLE_ELEMS 0
104#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
105#define TARGET_TX_DBG_LOG_SIZE 1024
106#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
107#define TARGET_VOW_CONFIG 0
108#define TARGET_NUM_MSDU_DESC (1024 + 400)
109#define TARGET_MAX_FRAG_ENTRIES 0
110
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200111/* Target specific defines for 10.X firmware */
112#define TARGET_10X_NUM_VDEVS 16
113#define TARGET_10X_NUM_PEER_AST 2
114#define TARGET_10X_NUM_WDS_ENTRIES 32
115#define TARGET_10X_DMA_BURST_SIZE 0
116#define TARGET_10X_MAC_AGGR_DELIM 0
117#define TARGET_10X_AST_SKID_LIMIT 16
118#define TARGET_10X_NUM_PEERS (128 + (TARGET_10X_NUM_VDEVS))
Bartosz Markowski0e759f32014-01-02 14:38:33 +0100119#define TARGET_10X_NUM_PEERS_MAX 128
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200120#define TARGET_10X_NUM_OFFLOAD_PEERS 0
121#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
122#define TARGET_10X_NUM_PEER_KEYS 2
123#define TARGET_10X_NUM_TIDS 256
124#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
125#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
126#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
127#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700128#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200129#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
130#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
131#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
132#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
133#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
134#define TARGET_10X_NUM_MCAST_GROUPS 0
135#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
136#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
137#define TARGET_10X_TX_DBG_LOG_SIZE 1024
138#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
139#define TARGET_10X_VOW_CONFIG 0
140#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
141#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300142
143/* Number of Copy Engines supported */
144#define CE_COUNT 8
145
146/*
147 * Total number of PCIe MSI interrupts requested for all interrupt sources.
148 * PCIe standard forces this to be a power of 2.
149 * Some Host OS's limit MSI requests that can be granted to 8
150 * so for now we abide by this limit and avoid requesting more
151 * than that.
152 */
153#define MSI_NUM_REQUEST_LOG2 3
154#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
155
156/*
157 * Granted MSIs are assigned as follows:
158 * Firmware uses the first
159 * Remaining MSIs, if any, are used by Copy Engines
160 * This mapping is known to both Target firmware and Host software.
161 * It may be changed as long as Host and Target are kept in sync.
162 */
163/* MSI for firmware (errors, etc.) */
164#define MSI_ASSIGN_FW 0
165
166/* MSIs for Copy Engines */
167#define MSI_ASSIGN_CE_INITIAL 1
168#define MSI_ASSIGN_CE_MAX 7
169
170/* as of IP3.7.1 */
171#define RTC_STATE_V_ON 3
172
173#define RTC_STATE_COLD_RESET_MASK 0x00000400
174#define RTC_STATE_V_LSB 0
175#define RTC_STATE_V_MASK 0x00000007
176#define RTC_STATE_ADDRESS 0x0000
177#define PCIE_SOC_WAKE_V_MASK 0x00000001
178#define PCIE_SOC_WAKE_ADDRESS 0x0004
179#define PCIE_SOC_WAKE_RESET 0x00000000
180#define SOC_GLOBAL_RESET_ADDRESS 0x0008
181
182#define RTC_SOC_BASE_ADDRESS 0x00004000
183#define RTC_WMAC_BASE_ADDRESS 0x00005000
184#define MAC_COEX_BASE_ADDRESS 0x00006000
185#define BT_COEX_BASE_ADDRESS 0x00007000
186#define SOC_PCIE_BASE_ADDRESS 0x00008000
187#define SOC_CORE_BASE_ADDRESS 0x00009000
188#define WLAN_UART_BASE_ADDRESS 0x0000c000
189#define WLAN_SI_BASE_ADDRESS 0x00010000
190#define WLAN_GPIO_BASE_ADDRESS 0x00014000
191#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
192#define WLAN_MAC_BASE_ADDRESS 0x00020000
193#define EFUSE_BASE_ADDRESS 0x00030000
194#define FPGA_REG_BASE_ADDRESS 0x00039000
195#define WLAN_UART2_BASE_ADDRESS 0x00054c00
196#define CE_WRAPPER_BASE_ADDRESS 0x00057000
197#define CE0_BASE_ADDRESS 0x00057400
198#define CE1_BASE_ADDRESS 0x00057800
199#define CE2_BASE_ADDRESS 0x00057c00
200#define CE3_BASE_ADDRESS 0x00058000
201#define CE4_BASE_ADDRESS 0x00058400
202#define CE5_BASE_ADDRESS 0x00058800
203#define CE6_BASE_ADDRESS 0x00058c00
204#define CE7_BASE_ADDRESS 0x00059000
205#define DBI_BASE_ADDRESS 0x00060000
206#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
207#define PCIE_LOCAL_BASE_ADDRESS 0x00080000
208
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100209#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300210#define SOC_RESET_CONTROL_OFFSET 0x00000000
211#define SOC_RESET_CONTROL_SI0_RST_MASK 0x00000001
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100212#define SOC_RESET_CONTROL_CE_RST_MASK 0x00040000
213#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300214#define SOC_CPU_CLOCK_OFFSET 0x00000020
215#define SOC_CPU_CLOCK_STANDARD_LSB 0
216#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
217#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
218#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
219#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
220#define SOC_LPO_CAL_OFFSET 0x000000e0
221#define SOC_LPO_CAL_ENABLE_LSB 20
222#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100223#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
224#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300225
Kalle Valoe01ae682013-09-01 11:22:14 +0300226#define SOC_CHIP_ID_ADDRESS 0x000000ec
227#define SOC_CHIP_ID_REV_LSB 8
228#define SOC_CHIP_ID_REV_MASK 0x00000f00
229
Kalle Valo5e3dd152013-06-12 20:52:10 +0300230#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
231#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
232#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
233#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
234
235#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
236#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
237#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
238#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
239#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
240#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
241#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
242#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
243
244#define CLOCK_GPIO_OFFSET 0xffffffff
245#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
246#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
247
248#define SI_CONFIG_OFFSET 0x00000000
249#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
250#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
251#define SI_CONFIG_I2C_LSB 16
252#define SI_CONFIG_I2C_MASK 0x00010000
253#define SI_CONFIG_POS_SAMPLE_LSB 7
254#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
255#define SI_CONFIG_INACTIVE_DATA_LSB 5
256#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
257#define SI_CONFIG_INACTIVE_CLK_LSB 4
258#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
259#define SI_CONFIG_DIVIDER_LSB 0
260#define SI_CONFIG_DIVIDER_MASK 0x0000000f
261#define SI_CS_OFFSET 0x00000004
262#define SI_CS_DONE_ERR_MASK 0x00000400
263#define SI_CS_DONE_INT_MASK 0x00000200
264#define SI_CS_START_LSB 8
265#define SI_CS_START_MASK 0x00000100
266#define SI_CS_RX_CNT_LSB 4
267#define SI_CS_RX_CNT_MASK 0x000000f0
268#define SI_CS_TX_CNT_LSB 0
269#define SI_CS_TX_CNT_MASK 0x0000000f
270
271#define SI_TX_DATA0_OFFSET 0x00000008
272#define SI_TX_DATA1_OFFSET 0x0000000c
273#define SI_RX_DATA0_OFFSET 0x00000010
274#define SI_RX_DATA1_OFFSET 0x00000014
275
276#define CORE_CTRL_CPU_INTR_MASK 0x00002000
277#define CORE_CTRL_ADDRESS 0x0000
278#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100279#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Kalle Valo5e3dd152013-06-12 20:52:10 +0300280#define PCIE_INTR_CLR_ADDRESS 0x0014
281#define SCRATCH_3_ADDRESS 0x0030
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100282#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300283
284/* Firmware indications to the Host via SCRATCH_3 register. */
285#define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
286#define FW_IND_EVENT_PENDING 1
287#define FW_IND_INITIALIZED 2
288
289/* HOST_REG interrupt from firmware */
290#define PCIE_INTR_FIRMWARE_MASK 0x00000400
291#define PCIE_INTR_CE_MASK_ALL 0x0007f800
292
293#define DRAM_BASE_ADDRESS 0x00400000
294
295#define MISSING 0
296
297#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
298#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
299#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
300#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
301#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
302#define RESET_CONTROL_MBOX_RST_MASK MISSING
303#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
304#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
305#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
306#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
307#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
308#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
309#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
310#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
311#define LOCAL_SCRATCH_OFFSET 0x18
312#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
313#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
314#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
315#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
316#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
317#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
318#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
319#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
320#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
321#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
322#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
323#define MBOX_BASE_ADDRESS MISSING
324#define INT_STATUS_ENABLE_ERROR_LSB MISSING
325#define INT_STATUS_ENABLE_ERROR_MASK MISSING
326#define INT_STATUS_ENABLE_CPU_LSB MISSING
327#define INT_STATUS_ENABLE_CPU_MASK MISSING
328#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
329#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
330#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
331#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
332#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
333#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
334#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
335#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
336#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
337#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
338#define INT_STATUS_ENABLE_ADDRESS MISSING
339#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
340#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
341#define HOST_INT_STATUS_ADDRESS MISSING
342#define CPU_INT_STATUS_ADDRESS MISSING
343#define ERROR_INT_STATUS_ADDRESS MISSING
344#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
345#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
346#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
347#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
348#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
349#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
350#define COUNT_DEC_ADDRESS MISSING
351#define HOST_INT_STATUS_CPU_MASK MISSING
352#define HOST_INT_STATUS_CPU_LSB MISSING
353#define HOST_INT_STATUS_ERROR_MASK MISSING
354#define HOST_INT_STATUS_ERROR_LSB MISSING
355#define HOST_INT_STATUS_COUNTER_MASK MISSING
356#define HOST_INT_STATUS_COUNTER_LSB MISSING
357#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
358#define WINDOW_DATA_ADDRESS MISSING
359#define WINDOW_READ_ADDR_ADDRESS MISSING
360#define WINDOW_WRITE_ADDR_ADDRESS MISSING
361
362#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
363
364#endif /* _HW_H_ */