blob: 8c1be76859220fa1b57d2c9965bbdbb2fc749222 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
23/* Supported FW version */
24#define SUPPORTED_FW_MAJOR 1
25#define SUPPORTED_FW_MINOR 0
26#define SUPPORTED_FW_RELEASE 0
Bartosz Markowski4e72b232013-08-07 15:17:46 +020027#define SUPPORTED_FW_BUILD 636
Kalle Valo5e3dd152013-06-12 20:52:10 +030028
Kalle Valoe01ae682013-09-01 11:22:14 +030029/* QCA988X 1.0 definitions (unsupported) */
30#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
31
Kalle Valo5e3dd152013-06-12 20:52:10 +030032/* QCA988X 2.0 definitions */
33#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030034#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valo5e3dd152013-06-12 20:52:10 +030035#define QCA988X_HW_2_0_FW_DIR "ath10k/QCA988X/hw2.0"
36#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
37#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
38#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
39#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
40
41/* Known pecularities:
42 * - current FW doesn't support raw rx mode (last tested v599)
43 * - current FW dumps upon raw tx mode (last tested v599)
44 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
45 * - raw have FCS, nwifi doesn't
46 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
47 * param, llc/snap) are aligned to 4byte boundaries each */
48enum ath10k_hw_txrx_mode {
49 ATH10K_HW_TXRX_RAW = 0,
50 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
51 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +020052
53 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
54 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +030055};
56
57enum ath10k_mcast2ucast_mode {
58 ATH10K_MCAST2UCAST_DISABLED = 0,
59 ATH10K_MCAST2UCAST_ENABLED = 1,
60};
61
62#define TARGET_NUM_VDEVS 8
63#define TARGET_NUM_PEER_AST 2
64#define TARGET_NUM_WDS_ENTRIES 32
65#define TARGET_DMA_BURST_SIZE 0
66#define TARGET_MAC_AGGR_DELIM 0
67#define TARGET_AST_SKID_LIMIT 16
68#define TARGET_NUM_PEERS 16
69#define TARGET_NUM_OFFLOAD_PEERS 0
70#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
71#define TARGET_NUM_PEER_KEYS 2
72#define TARGET_NUM_TIDS (2 * ((TARGET_NUM_PEERS) + (TARGET_NUM_VDEVS)))
73#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
74#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
75#define TARGET_RX_TIMEOUT_LO_PRI 100
76#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +030077
78/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
79 * avoid a very expensive re-alignment in mac80211. */
80#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
81
Kalle Valo5e3dd152013-06-12 20:52:10 +030082#define TARGET_SCAN_MAX_PENDING_REQS 4
83#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
84#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
85#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
86#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
87#define TARGET_NUM_MCAST_GROUPS 0
88#define TARGET_NUM_MCAST_TABLE_ELEMS 0
89#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
90#define TARGET_TX_DBG_LOG_SIZE 1024
91#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
92#define TARGET_VOW_CONFIG 0
93#define TARGET_NUM_MSDU_DESC (1024 + 400)
94#define TARGET_MAX_FRAG_ENTRIES 0
95
96
97/* Number of Copy Engines supported */
98#define CE_COUNT 8
99
100/*
101 * Total number of PCIe MSI interrupts requested for all interrupt sources.
102 * PCIe standard forces this to be a power of 2.
103 * Some Host OS's limit MSI requests that can be granted to 8
104 * so for now we abide by this limit and avoid requesting more
105 * than that.
106 */
107#define MSI_NUM_REQUEST_LOG2 3
108#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
109
110/*
111 * Granted MSIs are assigned as follows:
112 * Firmware uses the first
113 * Remaining MSIs, if any, are used by Copy Engines
114 * This mapping is known to both Target firmware and Host software.
115 * It may be changed as long as Host and Target are kept in sync.
116 */
117/* MSI for firmware (errors, etc.) */
118#define MSI_ASSIGN_FW 0
119
120/* MSIs for Copy Engines */
121#define MSI_ASSIGN_CE_INITIAL 1
122#define MSI_ASSIGN_CE_MAX 7
123
124/* as of IP3.7.1 */
125#define RTC_STATE_V_ON 3
126
127#define RTC_STATE_COLD_RESET_MASK 0x00000400
128#define RTC_STATE_V_LSB 0
129#define RTC_STATE_V_MASK 0x00000007
130#define RTC_STATE_ADDRESS 0x0000
131#define PCIE_SOC_WAKE_V_MASK 0x00000001
132#define PCIE_SOC_WAKE_ADDRESS 0x0004
133#define PCIE_SOC_WAKE_RESET 0x00000000
134#define SOC_GLOBAL_RESET_ADDRESS 0x0008
135
136#define RTC_SOC_BASE_ADDRESS 0x00004000
137#define RTC_WMAC_BASE_ADDRESS 0x00005000
138#define MAC_COEX_BASE_ADDRESS 0x00006000
139#define BT_COEX_BASE_ADDRESS 0x00007000
140#define SOC_PCIE_BASE_ADDRESS 0x00008000
141#define SOC_CORE_BASE_ADDRESS 0x00009000
142#define WLAN_UART_BASE_ADDRESS 0x0000c000
143#define WLAN_SI_BASE_ADDRESS 0x00010000
144#define WLAN_GPIO_BASE_ADDRESS 0x00014000
145#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
146#define WLAN_MAC_BASE_ADDRESS 0x00020000
147#define EFUSE_BASE_ADDRESS 0x00030000
148#define FPGA_REG_BASE_ADDRESS 0x00039000
149#define WLAN_UART2_BASE_ADDRESS 0x00054c00
150#define CE_WRAPPER_BASE_ADDRESS 0x00057000
151#define CE0_BASE_ADDRESS 0x00057400
152#define CE1_BASE_ADDRESS 0x00057800
153#define CE2_BASE_ADDRESS 0x00057c00
154#define CE3_BASE_ADDRESS 0x00058000
155#define CE4_BASE_ADDRESS 0x00058400
156#define CE5_BASE_ADDRESS 0x00058800
157#define CE6_BASE_ADDRESS 0x00058c00
158#define CE7_BASE_ADDRESS 0x00059000
159#define DBI_BASE_ADDRESS 0x00060000
160#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
161#define PCIE_LOCAL_BASE_ADDRESS 0x00080000
162
163#define SOC_RESET_CONTROL_OFFSET 0x00000000
164#define SOC_RESET_CONTROL_SI0_RST_MASK 0x00000001
165#define SOC_CPU_CLOCK_OFFSET 0x00000020
166#define SOC_CPU_CLOCK_STANDARD_LSB 0
167#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
168#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
169#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
170#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
171#define SOC_LPO_CAL_OFFSET 0x000000e0
172#define SOC_LPO_CAL_ENABLE_LSB 20
173#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
174
Kalle Valoe01ae682013-09-01 11:22:14 +0300175#define SOC_CHIP_ID_ADDRESS 0x000000ec
176#define SOC_CHIP_ID_REV_LSB 8
177#define SOC_CHIP_ID_REV_MASK 0x00000f00
178
Kalle Valo5e3dd152013-06-12 20:52:10 +0300179#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
180#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
181#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
182#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
183
184#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
185#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
186#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
187#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
188#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
189#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
190#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
191#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
192
193#define CLOCK_GPIO_OFFSET 0xffffffff
194#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
195#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
196
197#define SI_CONFIG_OFFSET 0x00000000
198#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
199#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
200#define SI_CONFIG_I2C_LSB 16
201#define SI_CONFIG_I2C_MASK 0x00010000
202#define SI_CONFIG_POS_SAMPLE_LSB 7
203#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
204#define SI_CONFIG_INACTIVE_DATA_LSB 5
205#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
206#define SI_CONFIG_INACTIVE_CLK_LSB 4
207#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
208#define SI_CONFIG_DIVIDER_LSB 0
209#define SI_CONFIG_DIVIDER_MASK 0x0000000f
210#define SI_CS_OFFSET 0x00000004
211#define SI_CS_DONE_ERR_MASK 0x00000400
212#define SI_CS_DONE_INT_MASK 0x00000200
213#define SI_CS_START_LSB 8
214#define SI_CS_START_MASK 0x00000100
215#define SI_CS_RX_CNT_LSB 4
216#define SI_CS_RX_CNT_MASK 0x000000f0
217#define SI_CS_TX_CNT_LSB 0
218#define SI_CS_TX_CNT_MASK 0x0000000f
219
220#define SI_TX_DATA0_OFFSET 0x00000008
221#define SI_TX_DATA1_OFFSET 0x0000000c
222#define SI_RX_DATA0_OFFSET 0x00000010
223#define SI_RX_DATA1_OFFSET 0x00000014
224
225#define CORE_CTRL_CPU_INTR_MASK 0x00002000
226#define CORE_CTRL_ADDRESS 0x0000
227#define PCIE_INTR_ENABLE_ADDRESS 0x0008
228#define PCIE_INTR_CLR_ADDRESS 0x0014
229#define SCRATCH_3_ADDRESS 0x0030
230
231/* Firmware indications to the Host via SCRATCH_3 register. */
232#define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
233#define FW_IND_EVENT_PENDING 1
234#define FW_IND_INITIALIZED 2
235
236/* HOST_REG interrupt from firmware */
237#define PCIE_INTR_FIRMWARE_MASK 0x00000400
238#define PCIE_INTR_CE_MASK_ALL 0x0007f800
239
240#define DRAM_BASE_ADDRESS 0x00400000
241
242#define MISSING 0
243
244#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
245#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
246#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
247#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
248#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
249#define RESET_CONTROL_MBOX_RST_MASK MISSING
250#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
251#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
252#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
253#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
254#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
255#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
256#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
257#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
258#define LOCAL_SCRATCH_OFFSET 0x18
259#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
260#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
261#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
262#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
263#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
264#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
265#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
266#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
267#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
268#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
269#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
270#define MBOX_BASE_ADDRESS MISSING
271#define INT_STATUS_ENABLE_ERROR_LSB MISSING
272#define INT_STATUS_ENABLE_ERROR_MASK MISSING
273#define INT_STATUS_ENABLE_CPU_LSB MISSING
274#define INT_STATUS_ENABLE_CPU_MASK MISSING
275#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
276#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
277#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
278#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
279#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
280#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
281#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
282#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
283#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
284#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
285#define INT_STATUS_ENABLE_ADDRESS MISSING
286#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
287#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
288#define HOST_INT_STATUS_ADDRESS MISSING
289#define CPU_INT_STATUS_ADDRESS MISSING
290#define ERROR_INT_STATUS_ADDRESS MISSING
291#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
292#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
293#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
294#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
295#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
296#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
297#define COUNT_DEC_ADDRESS MISSING
298#define HOST_INT_STATUS_CPU_MASK MISSING
299#define HOST_INT_STATUS_CPU_LSB MISSING
300#define HOST_INT_STATUS_ERROR_MASK MISSING
301#define HOST_INT_STATUS_ERROR_LSB MISSING
302#define HOST_INT_STATUS_COUNTER_MASK MISSING
303#define HOST_INT_STATUS_COUNTER_LSB MISSING
304#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
305#define WINDOW_DATA_ADDRESS MISSING
306#define WINDOW_READ_ADDR_ADDRESS MISSING
307#define WINDOW_WRITE_ADDR_ADDRESS MISSING
308
309#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
310
311#endif /* _HW_H_ */