Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include <drm/drmP.h> |
| 29 | #include "amdgpu.h" |
| 30 | #include <drm/amdgpu_drm.h> |
| 31 | #include "amdgpu_uvd.h" |
| 32 | #include "amdgpu_vce.h" |
| 33 | |
| 34 | #include <linux/vga_switcheroo.h> |
| 35 | #include <linux/slab.h> |
| 36 | #include <linux/pm_runtime.h> |
Oded Gabbay | 130e037 | 2015-06-12 21:35:14 +0300 | [diff] [blame] | 37 | #include "amdgpu_amdkfd.h" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 38 | |
| 39 | #if defined(CONFIG_VGA_SWITCHEROO) |
| 40 | bool amdgpu_has_atpx(void); |
| 41 | #else |
| 42 | static inline bool amdgpu_has_atpx(void) { return false; } |
| 43 | #endif |
| 44 | |
| 45 | /** |
| 46 | * amdgpu_driver_unload_kms - Main unload function for KMS. |
| 47 | * |
| 48 | * @dev: drm dev pointer |
| 49 | * |
| 50 | * This is the main unload function for KMS (all asics). |
| 51 | * Returns 0 on success. |
| 52 | */ |
Gabriel Krisman Bertazi | 11b3c20 | 2017-01-06 15:57:31 -0200 | [diff] [blame] | 53 | void amdgpu_driver_unload_kms(struct drm_device *dev) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 54 | { |
| 55 | struct amdgpu_device *adev = dev->dev_private; |
| 56 | |
| 57 | if (adev == NULL) |
Gabriel Krisman Bertazi | 11b3c20 | 2017-01-06 15:57:31 -0200 | [diff] [blame] | 58 | return; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 59 | |
| 60 | if (adev->rmmio == NULL) |
| 61 | goto done_free; |
| 62 | |
Xiangliang Yu | 3149d9d | 2017-01-12 15:14:36 +0800 | [diff] [blame] | 63 | if (amdgpu_sriov_vf(adev)) |
| 64 | amdgpu_virt_request_full_gpu(adev, false); |
| 65 | |
Lukas Wunner | 4a78854 | 2016-06-08 18:47:27 +0200 | [diff] [blame] | 66 | if (amdgpu_device_is_px(dev)) { |
| 67 | pm_runtime_get_sync(dev->dev); |
Lukas Wunner | 6ce62d8 | 2016-06-08 18:47:27 +0200 | [diff] [blame] | 68 | pm_runtime_forbid(dev->dev); |
Lukas Wunner | 4a78854 | 2016-06-08 18:47:27 +0200 | [diff] [blame] | 69 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 70 | |
Oded Gabbay | 130e037 | 2015-06-12 21:35:14 +0300 | [diff] [blame] | 71 | amdgpu_amdkfd_device_fini(adev); |
| 72 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 73 | amdgpu_acpi_fini(adev); |
| 74 | |
| 75 | amdgpu_device_fini(adev); |
| 76 | |
| 77 | done_free: |
| 78 | kfree(adev); |
| 79 | dev->dev_private = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | /** |
| 83 | * amdgpu_driver_load_kms - Main load function for KMS. |
| 84 | * |
| 85 | * @dev: drm dev pointer |
| 86 | * @flags: device flags |
| 87 | * |
| 88 | * This is the main load function for KMS (all asics). |
| 89 | * Returns 0 on success, error on failure. |
| 90 | */ |
| 91 | int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags) |
| 92 | { |
| 93 | struct amdgpu_device *adev; |
| 94 | int r, acpi_status; |
| 95 | |
| 96 | adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL); |
| 97 | if (adev == NULL) { |
| 98 | return -ENOMEM; |
| 99 | } |
| 100 | dev->dev_private = (void *)adev; |
| 101 | |
| 102 | if ((amdgpu_runtime_pm != 0) && |
| 103 | amdgpu_has_atpx() && |
Alex Deucher | 84b1528 | 2016-10-31 11:02:31 -0400 | [diff] [blame] | 104 | (amdgpu_is_atpx_hybrid() || |
| 105 | amdgpu_has_atpx_dgpu_power_cntl()) && |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 106 | ((flags & AMD_IS_APU) == 0)) |
| 107 | flags |= AMD_IS_PX; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 108 | |
| 109 | /* amdgpu_device_init should report only fatal error |
| 110 | * like memory allocation failure or iomapping failure, |
| 111 | * or memory manager initialization failure, it must |
| 112 | * properly initialize the GPU MC controller and permit |
| 113 | * VRAM allocation |
| 114 | */ |
| 115 | r = amdgpu_device_init(adev, dev, dev->pdev, flags); |
| 116 | if (r) { |
| 117 | dev_err(&dev->pdev->dev, "Fatal error during GPU init\n"); |
| 118 | goto out; |
| 119 | } |
| 120 | |
| 121 | /* Call ACPI methods: require modeset init |
| 122 | * but failure is not fatal |
| 123 | */ |
| 124 | if (!r) { |
| 125 | acpi_status = amdgpu_acpi_init(adev); |
| 126 | if (acpi_status) |
| 127 | dev_dbg(&dev->pdev->dev, |
| 128 | "Error during ACPI methods call\n"); |
| 129 | } |
| 130 | |
Oded Gabbay | 130e037 | 2015-06-12 21:35:14 +0300 | [diff] [blame] | 131 | amdgpu_amdkfd_load_interface(adev); |
| 132 | amdgpu_amdkfd_device_probe(adev); |
| 133 | amdgpu_amdkfd_device_init(adev); |
| 134 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 135 | if (amdgpu_device_is_px(dev)) { |
| 136 | pm_runtime_use_autosuspend(dev->dev); |
| 137 | pm_runtime_set_autosuspend_delay(dev->dev, 5000); |
| 138 | pm_runtime_set_active(dev->dev); |
| 139 | pm_runtime_allow(dev->dev); |
| 140 | pm_runtime_mark_last_busy(dev->dev); |
| 141 | pm_runtime_put_autosuspend(dev->dev); |
| 142 | } |
| 143 | |
Xiangliang Yu | 3149d9d | 2017-01-12 15:14:36 +0800 | [diff] [blame] | 144 | if (amdgpu_sriov_vf(adev)) |
| 145 | amdgpu_virt_release_full_gpu(adev, true); |
| 146 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 147 | out: |
Lukas Wunner | c9c9bbd | 2016-06-08 18:47:27 +0200 | [diff] [blame] | 148 | if (r) { |
| 149 | /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */ |
| 150 | if (adev->rmmio && amdgpu_device_is_px(dev)) |
| 151 | pm_runtime_put_noidle(dev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 152 | amdgpu_driver_unload_kms(dev); |
Lukas Wunner | c9c9bbd | 2016-06-08 18:47:27 +0200 | [diff] [blame] | 153 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 154 | |
| 155 | return r; |
| 156 | } |
| 157 | |
Huang Rui | 000cab9 | 2016-06-12 15:44:44 +0800 | [diff] [blame] | 158 | static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info, |
| 159 | struct drm_amdgpu_query_fw *query_fw, |
| 160 | struct amdgpu_device *adev) |
| 161 | { |
| 162 | switch (query_fw->fw_type) { |
| 163 | case AMDGPU_INFO_FW_VCE: |
| 164 | fw_info->ver = adev->vce.fw_version; |
| 165 | fw_info->feature = adev->vce.fb_version; |
| 166 | break; |
| 167 | case AMDGPU_INFO_FW_UVD: |
| 168 | fw_info->ver = adev->uvd.fw_version; |
| 169 | fw_info->feature = 0; |
| 170 | break; |
| 171 | case AMDGPU_INFO_FW_GMC: |
| 172 | fw_info->ver = adev->mc.fw_version; |
| 173 | fw_info->feature = 0; |
| 174 | break; |
| 175 | case AMDGPU_INFO_FW_GFX_ME: |
| 176 | fw_info->ver = adev->gfx.me_fw_version; |
| 177 | fw_info->feature = adev->gfx.me_feature_version; |
| 178 | break; |
| 179 | case AMDGPU_INFO_FW_GFX_PFP: |
| 180 | fw_info->ver = adev->gfx.pfp_fw_version; |
| 181 | fw_info->feature = adev->gfx.pfp_feature_version; |
| 182 | break; |
| 183 | case AMDGPU_INFO_FW_GFX_CE: |
| 184 | fw_info->ver = adev->gfx.ce_fw_version; |
| 185 | fw_info->feature = adev->gfx.ce_feature_version; |
| 186 | break; |
| 187 | case AMDGPU_INFO_FW_GFX_RLC: |
| 188 | fw_info->ver = adev->gfx.rlc_fw_version; |
| 189 | fw_info->feature = adev->gfx.rlc_feature_version; |
| 190 | break; |
| 191 | case AMDGPU_INFO_FW_GFX_MEC: |
| 192 | if (query_fw->index == 0) { |
| 193 | fw_info->ver = adev->gfx.mec_fw_version; |
| 194 | fw_info->feature = adev->gfx.mec_feature_version; |
| 195 | } else if (query_fw->index == 1) { |
| 196 | fw_info->ver = adev->gfx.mec2_fw_version; |
| 197 | fw_info->feature = adev->gfx.mec2_feature_version; |
| 198 | } else |
| 199 | return -EINVAL; |
| 200 | break; |
| 201 | case AMDGPU_INFO_FW_SMC: |
| 202 | fw_info->ver = adev->pm.fw_version; |
| 203 | fw_info->feature = 0; |
| 204 | break; |
| 205 | case AMDGPU_INFO_FW_SDMA: |
| 206 | if (query_fw->index >= adev->sdma.num_instances) |
| 207 | return -EINVAL; |
| 208 | fw_info->ver = adev->sdma.instance[query_fw->index].fw_version; |
| 209 | fw_info->feature = adev->sdma.instance[query_fw->index].feature_version; |
| 210 | break; |
| 211 | default: |
| 212 | return -EINVAL; |
| 213 | } |
| 214 | return 0; |
| 215 | } |
| 216 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 217 | /* |
| 218 | * Userspace get information ioctl |
| 219 | */ |
| 220 | /** |
| 221 | * amdgpu_info_ioctl - answer a device specific request. |
| 222 | * |
| 223 | * @adev: amdgpu device pointer |
| 224 | * @data: request object |
| 225 | * @filp: drm filp |
| 226 | * |
| 227 | * This function is used to pass device specific parameters to the userspace |
| 228 | * drivers. Examples include: pci device id, pipeline parms, tiling params, |
| 229 | * etc. (all asics). |
| 230 | * Returns 0 on success, -EINVAL on failure. |
| 231 | */ |
| 232 | static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) |
| 233 | { |
| 234 | struct amdgpu_device *adev = dev->dev_private; |
| 235 | struct drm_amdgpu_info *info = data; |
| 236 | struct amdgpu_mode_info *minfo = &adev->mode_info; |
| 237 | void __user *out = (void __user *)(long)info->return_pointer; |
| 238 | uint32_t size = info->return_size; |
| 239 | struct drm_crtc *crtc; |
| 240 | uint32_t ui32 = 0; |
| 241 | uint64_t ui64 = 0; |
| 242 | int i, found; |
Alex Deucher | 5ebbac4 | 2017-03-08 18:25:15 -0500 | [diff] [blame] | 243 | int ui32_size = sizeof(ui32); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 244 | |
| 245 | if (!info->return_size || !info->return_pointer) |
| 246 | return -EINVAL; |
| 247 | |
| 248 | switch (info->query) { |
| 249 | case AMDGPU_INFO_ACCEL_WORKING: |
| 250 | ui32 = adev->accel_working; |
| 251 | return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; |
| 252 | case AMDGPU_INFO_CRTC_FROM_ID: |
| 253 | for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) { |
| 254 | crtc = (struct drm_crtc *)minfo->crtcs[i]; |
| 255 | if (crtc && crtc->base.id == info->mode_crtc.id) { |
| 256 | struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); |
| 257 | ui32 = amdgpu_crtc->crtc_id; |
| 258 | found = 1; |
| 259 | break; |
| 260 | } |
| 261 | } |
| 262 | if (!found) { |
| 263 | DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id); |
| 264 | return -EINVAL; |
| 265 | } |
| 266 | return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; |
| 267 | case AMDGPU_INFO_HW_IP_INFO: { |
| 268 | struct drm_amdgpu_info_hw_ip ip = {}; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 269 | enum amd_ip_block_type type; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 270 | uint32_t ring_mask = 0; |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 271 | uint32_t ib_start_alignment = 0; |
| 272 | uint32_t ib_size_alignment = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 273 | |
| 274 | if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT) |
| 275 | return -EINVAL; |
| 276 | |
| 277 | switch (info->query_hw_ip.type) { |
| 278 | case AMDGPU_HW_IP_GFX: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 279 | type = AMD_IP_BLOCK_TYPE_GFX; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 280 | for (i = 0; i < adev->gfx.num_gfx_rings; i++) |
| 281 | ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i); |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 282 | ib_start_alignment = AMDGPU_GPU_PAGE_SIZE; |
| 283 | ib_size_alignment = 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 284 | break; |
| 285 | case AMDGPU_HW_IP_COMPUTE: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 286 | type = AMD_IP_BLOCK_TYPE_GFX; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 287 | for (i = 0; i < adev->gfx.num_compute_rings; i++) |
| 288 | ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i); |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 289 | ib_start_alignment = AMDGPU_GPU_PAGE_SIZE; |
| 290 | ib_size_alignment = 8; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 291 | break; |
| 292 | case AMDGPU_HW_IP_DMA: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 293 | type = AMD_IP_BLOCK_TYPE_SDMA; |
Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 294 | for (i = 0; i < adev->sdma.num_instances; i++) |
| 295 | ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i); |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 296 | ib_start_alignment = AMDGPU_GPU_PAGE_SIZE; |
| 297 | ib_size_alignment = 1; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 298 | break; |
| 299 | case AMDGPU_HW_IP_UVD: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 300 | type = AMD_IP_BLOCK_TYPE_UVD; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 301 | ring_mask = adev->uvd.ring.ready ? 1 : 0; |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 302 | ib_start_alignment = AMDGPU_GPU_PAGE_SIZE; |
Alex Deucher | c4795ca | 2016-08-22 16:31:36 -0400 | [diff] [blame] | 303 | ib_size_alignment = 16; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 304 | break; |
| 305 | case AMDGPU_HW_IP_VCE: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 306 | type = AMD_IP_BLOCK_TYPE_VCE; |
Alex Deucher | 75c6548 | 2016-08-24 16:56:21 -0400 | [diff] [blame] | 307 | for (i = 0; i < adev->vce.num_rings; i++) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 308 | ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i); |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 309 | ib_start_alignment = AMDGPU_GPU_PAGE_SIZE; |
Alex Deucher | a22f803 | 2016-08-23 10:44:16 -0400 | [diff] [blame] | 310 | ib_size_alignment = 1; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 311 | break; |
| 312 | default: |
| 313 | return -EINVAL; |
| 314 | } |
| 315 | |
| 316 | for (i = 0; i < adev->num_ip_blocks; i++) { |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 317 | if (adev->ip_blocks[i].version->type == type && |
| 318 | adev->ip_blocks[i].status.valid) { |
| 319 | ip.hw_ip_version_major = adev->ip_blocks[i].version->major; |
| 320 | ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 321 | ip.capabilities_flags = 0; |
| 322 | ip.available_rings = ring_mask; |
Ken Wang | 71062f4 | 2015-06-04 21:26:57 +0800 | [diff] [blame] | 323 | ip.ib_start_alignment = ib_start_alignment; |
| 324 | ip.ib_size_alignment = ib_size_alignment; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 325 | break; |
| 326 | } |
| 327 | } |
| 328 | return copy_to_user(out, &ip, |
| 329 | min((size_t)size, sizeof(ip))) ? -EFAULT : 0; |
| 330 | } |
| 331 | case AMDGPU_INFO_HW_IP_COUNT: { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 332 | enum amd_ip_block_type type; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 333 | uint32_t count = 0; |
| 334 | |
| 335 | switch (info->query_hw_ip.type) { |
| 336 | case AMDGPU_HW_IP_GFX: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 337 | type = AMD_IP_BLOCK_TYPE_GFX; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 338 | break; |
| 339 | case AMDGPU_HW_IP_COMPUTE: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 340 | type = AMD_IP_BLOCK_TYPE_GFX; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 341 | break; |
| 342 | case AMDGPU_HW_IP_DMA: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 343 | type = AMD_IP_BLOCK_TYPE_SDMA; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 344 | break; |
| 345 | case AMDGPU_HW_IP_UVD: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 346 | type = AMD_IP_BLOCK_TYPE_UVD; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 347 | break; |
| 348 | case AMDGPU_HW_IP_VCE: |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 349 | type = AMD_IP_BLOCK_TYPE_VCE; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 350 | break; |
| 351 | default: |
| 352 | return -EINVAL; |
| 353 | } |
| 354 | |
| 355 | for (i = 0; i < adev->num_ip_blocks; i++) |
Alex Deucher | a125510 | 2016-10-13 17:41:13 -0400 | [diff] [blame] | 356 | if (adev->ip_blocks[i].version->type == type && |
| 357 | adev->ip_blocks[i].status.valid && |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 358 | count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT) |
| 359 | count++; |
| 360 | |
| 361 | return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0; |
| 362 | } |
| 363 | case AMDGPU_INFO_TIMESTAMP: |
Alex Deucher | b95e31f | 2016-07-07 15:01:42 -0400 | [diff] [blame] | 364 | ui64 = amdgpu_gfx_get_gpu_clock_counter(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 365 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
| 366 | case AMDGPU_INFO_FW_VERSION: { |
| 367 | struct drm_amdgpu_info_firmware fw_info; |
Huang Rui | 000cab9 | 2016-06-12 15:44:44 +0800 | [diff] [blame] | 368 | int ret; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 369 | |
| 370 | /* We only support one instance of each IP block right now. */ |
| 371 | if (info->query_fw.ip_instance != 0) |
| 372 | return -EINVAL; |
| 373 | |
Huang Rui | 000cab9 | 2016-06-12 15:44:44 +0800 | [diff] [blame] | 374 | ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev); |
| 375 | if (ret) |
| 376 | return ret; |
| 377 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 378 | return copy_to_user(out, &fw_info, |
| 379 | min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0; |
| 380 | } |
| 381 | case AMDGPU_INFO_NUM_BYTES_MOVED: |
| 382 | ui64 = atomic64_read(&adev->num_bytes_moved); |
| 383 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
Marek Olšák | 83a59b6 | 2016-08-17 23:58:58 +0200 | [diff] [blame] | 384 | case AMDGPU_INFO_NUM_EVICTIONS: |
| 385 | ui64 = atomic64_read(&adev->num_evictions); |
| 386 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 387 | case AMDGPU_INFO_VRAM_USAGE: |
| 388 | ui64 = atomic64_read(&adev->vram_usage); |
| 389 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
| 390 | case AMDGPU_INFO_VIS_VRAM_USAGE: |
| 391 | ui64 = atomic64_read(&adev->vram_vis_usage); |
| 392 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
| 393 | case AMDGPU_INFO_GTT_USAGE: |
| 394 | ui64 = atomic64_read(&adev->gtt_usage); |
| 395 | return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; |
| 396 | case AMDGPU_INFO_GDS_CONFIG: { |
| 397 | struct drm_amdgpu_info_gds gds_info; |
| 398 | |
Alex Deucher | c92b90c | 2015-04-30 11:47:03 -0400 | [diff] [blame] | 399 | memset(&gds_info, 0, sizeof(gds_info)); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 400 | gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT; |
| 401 | gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT; |
| 402 | gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT; |
| 403 | gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT; |
| 404 | gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT; |
| 405 | gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT; |
| 406 | gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT; |
| 407 | return copy_to_user(out, &gds_info, |
| 408 | min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0; |
| 409 | } |
| 410 | case AMDGPU_INFO_VRAM_GTT: { |
| 411 | struct drm_amdgpu_info_vram_gtt vram_gtt; |
| 412 | |
| 413 | vram_gtt.vram_size = adev->mc.real_vram_size; |
Chunming Zhou | 7c0ecda | 2016-04-01 17:05:30 +0800 | [diff] [blame] | 414 | vram_gtt.vram_size -= adev->vram_pin_size; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 415 | vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size; |
Chunming Zhou | e131b91 | 2016-04-05 10:48:48 +0800 | [diff] [blame] | 416 | vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 417 | vram_gtt.gtt_size = adev->mc.gtt_size; |
| 418 | vram_gtt.gtt_size -= adev->gart_pin_size; |
| 419 | return copy_to_user(out, &vram_gtt, |
| 420 | min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0; |
| 421 | } |
Junwei Zhang | e0adf6c | 2016-09-29 09:39:10 +0800 | [diff] [blame] | 422 | case AMDGPU_INFO_MEMORY: { |
| 423 | struct drm_amdgpu_memory_info mem; |
Junwei Zhang | 9f6163e | 2016-09-21 10:17:22 +0800 | [diff] [blame] | 424 | |
Junwei Zhang | e0adf6c | 2016-09-29 09:39:10 +0800 | [diff] [blame] | 425 | memset(&mem, 0, sizeof(mem)); |
| 426 | mem.vram.total_heap_size = adev->mc.real_vram_size; |
| 427 | mem.vram.usable_heap_size = |
| 428 | adev->mc.real_vram_size - adev->vram_pin_size; |
| 429 | mem.vram.heap_usage = atomic64_read(&adev->vram_usage); |
| 430 | mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4; |
Junwei Zhang | cfa3255 | 2016-09-21 10:33:26 +0800 | [diff] [blame] | 431 | |
Junwei Zhang | e0adf6c | 2016-09-29 09:39:10 +0800 | [diff] [blame] | 432 | mem.cpu_accessible_vram.total_heap_size = |
| 433 | adev->mc.visible_vram_size; |
| 434 | mem.cpu_accessible_vram.usable_heap_size = |
| 435 | adev->mc.visible_vram_size - |
| 436 | (adev->vram_pin_size - adev->invisible_pin_size); |
| 437 | mem.cpu_accessible_vram.heap_usage = |
| 438 | atomic64_read(&adev->vram_vis_usage); |
| 439 | mem.cpu_accessible_vram.max_allocation = |
| 440 | mem.cpu_accessible_vram.usable_heap_size * 3 / 4; |
Junwei Zhang | cfa3255 | 2016-09-21 10:33:26 +0800 | [diff] [blame] | 441 | |
Junwei Zhang | e0adf6c | 2016-09-29 09:39:10 +0800 | [diff] [blame] | 442 | mem.gtt.total_heap_size = adev->mc.gtt_size; |
| 443 | mem.gtt.usable_heap_size = |
| 444 | adev->mc.gtt_size - adev->gart_pin_size; |
| 445 | mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage); |
| 446 | mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4; |
Junwei Zhang | cfa3255 | 2016-09-21 10:33:26 +0800 | [diff] [blame] | 447 | |
Junwei Zhang | e0adf6c | 2016-09-29 09:39:10 +0800 | [diff] [blame] | 448 | return copy_to_user(out, &mem, |
| 449 | min((size_t)size, sizeof(mem))) |
Junwei Zhang | cfa3255 | 2016-09-21 10:33:26 +0800 | [diff] [blame] | 450 | ? -EFAULT : 0; |
| 451 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 452 | case AMDGPU_INFO_READ_MMR_REG: { |
Dan Carpenter | 0d2edd3 | 2015-09-23 14:00:12 +0300 | [diff] [blame] | 453 | unsigned n, alloc_size; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 454 | uint32_t *regs; |
| 455 | unsigned se_num = (info->read_mmr_reg.instance >> |
| 456 | AMDGPU_INFO_MMR_SE_INDEX_SHIFT) & |
| 457 | AMDGPU_INFO_MMR_SE_INDEX_MASK; |
| 458 | unsigned sh_num = (info->read_mmr_reg.instance >> |
| 459 | AMDGPU_INFO_MMR_SH_INDEX_SHIFT) & |
| 460 | AMDGPU_INFO_MMR_SH_INDEX_MASK; |
| 461 | |
| 462 | /* set full masks if the userspace set all bits |
| 463 | * in the bitfields */ |
| 464 | if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK) |
| 465 | se_num = 0xffffffff; |
| 466 | if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK) |
| 467 | sh_num = 0xffffffff; |
| 468 | |
Dan Carpenter | 0d2edd3 | 2015-09-23 14:00:12 +0300 | [diff] [blame] | 469 | regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 470 | if (!regs) |
| 471 | return -ENOMEM; |
Dan Carpenter | 0d2edd3 | 2015-09-23 14:00:12 +0300 | [diff] [blame] | 472 | alloc_size = info->read_mmr_reg.count * sizeof(*regs); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 473 | |
| 474 | for (i = 0; i < info->read_mmr_reg.count; i++) |
| 475 | if (amdgpu_asic_read_register(adev, se_num, sh_num, |
| 476 | info->read_mmr_reg.dword_offset + i, |
| 477 | ®s[i])) { |
| 478 | DRM_DEBUG_KMS("unallowed offset %#x\n", |
| 479 | info->read_mmr_reg.dword_offset + i); |
| 480 | kfree(regs); |
| 481 | return -EFAULT; |
| 482 | } |
| 483 | n = copy_to_user(out, regs, min(size, alloc_size)); |
| 484 | kfree(regs); |
| 485 | return n ? -EFAULT : 0; |
| 486 | } |
| 487 | case AMDGPU_INFO_DEV_INFO: { |
Dan Carpenter | c193fa91 | 2015-07-28 18:51:29 +0300 | [diff] [blame] | 488 | struct drm_amdgpu_info_device dev_info = {}; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 489 | |
| 490 | dev_info.device_id = dev->pdev->device; |
| 491 | dev_info.chip_rev = adev->rev_id; |
| 492 | dev_info.external_rev = adev->external_rev_id; |
| 493 | dev_info.pci_rev = dev->pdev->revision; |
| 494 | dev_info.family = adev->family; |
| 495 | dev_info.num_shader_engines = adev->gfx.config.max_shader_engines; |
| 496 | dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se; |
| 497 | /* return all clocks in KHz */ |
| 498 | dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10; |
Ken Wang | 32bf710 | 2015-06-03 17:36:54 +0800 | [diff] [blame] | 499 | if (adev->pm.dpm_enabled) { |
Evan Quan | 1304f0c | 2016-10-17 09:49:29 +0800 | [diff] [blame] | 500 | dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10; |
| 501 | dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10; |
Ken Wang | 32bf710 | 2015-06-03 17:36:54 +0800 | [diff] [blame] | 502 | } else { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 503 | dev_info.max_engine_clock = adev->pm.default_sclk * 10; |
Ken Wang | 32bf710 | 2015-06-03 17:36:54 +0800 | [diff] [blame] | 504 | dev_info.max_memory_clock = adev->pm.default_mclk * 10; |
| 505 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 506 | dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask; |
Alex Deucher | 0b10029 | 2016-06-17 10:17:17 -0400 | [diff] [blame] | 507 | dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se * |
| 508 | adev->gfx.config.max_shader_engines; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 509 | dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts; |
| 510 | dev_info._pad = 0; |
| 511 | dev_info.ids_flags = 0; |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 512 | if (adev->flags & AMD_IS_APU) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 513 | dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION; |
Monk Liu | aafcafa | 2016-10-24 11:36:17 +0800 | [diff] [blame] | 514 | if (amdgpu_sriov_vf(adev)) |
| 515 | dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 516 | dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE; |
Jammy Zhou | 02b70c8 | 2015-05-12 22:46:45 +0800 | [diff] [blame] | 517 | dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE; |
Christian König | c548b34 | 2015-08-07 20:22:40 +0200 | [diff] [blame] | 518 | dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 519 | dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) * |
| 520 | AMDGPU_GPU_PAGE_SIZE; |
| 521 | dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE; |
| 522 | |
Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 523 | dev_info.cu_active_number = adev->gfx.cu_info.number; |
| 524 | dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask; |
Ken Wang | a101a89 | 2015-06-03 17:47:54 +0800 | [diff] [blame] | 525 | dev_info.ce_ram_size = adev->gfx.ce_ram_size; |
Alex Deucher | 7dae69a | 2016-05-03 16:25:53 -0400 | [diff] [blame] | 526 | memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0], |
| 527 | sizeof(adev->gfx.cu_info.bitmap)); |
Ken Wang | 81c59f5 | 2015-06-03 21:02:01 +0800 | [diff] [blame] | 528 | dev_info.vram_type = adev->mc.vram_type; |
| 529 | dev_info.vram_bit_width = adev->mc.vram_width; |
Leo Liu | fa92754 | 2015-07-13 12:46:23 -0400 | [diff] [blame] | 530 | dev_info.vce_harvest_config = adev->vce.harvest_config; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 531 | |
| 532 | return copy_to_user(out, &dev_info, |
| 533 | min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0; |
| 534 | } |
Alex Deucher | 07fecde | 2016-10-07 12:22:02 -0400 | [diff] [blame] | 535 | case AMDGPU_INFO_VCE_CLOCK_TABLE: { |
| 536 | unsigned i; |
| 537 | struct drm_amdgpu_info_vce_clock_table vce_clk_table = {}; |
| 538 | struct amd_vce_state *vce_state; |
| 539 | |
| 540 | for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) { |
| 541 | vce_state = amdgpu_dpm_get_vce_clock_state(adev, i); |
| 542 | if (vce_state) { |
| 543 | vce_clk_table.entries[i].sclk = vce_state->sclk; |
| 544 | vce_clk_table.entries[i].mclk = vce_state->mclk; |
| 545 | vce_clk_table.entries[i].eclk = vce_state->evclk; |
| 546 | vce_clk_table.num_valid_entries++; |
| 547 | } |
| 548 | } |
| 549 | |
| 550 | return copy_to_user(out, &vce_clk_table, |
| 551 | min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0; |
| 552 | } |
Evan Quan | 40ee588 | 2016-12-07 10:05:09 +0800 | [diff] [blame] | 553 | case AMDGPU_INFO_VBIOS: { |
| 554 | uint32_t bios_size = adev->bios_size; |
| 555 | |
| 556 | switch (info->vbios_info.type) { |
| 557 | case AMDGPU_INFO_VBIOS_SIZE: |
| 558 | return copy_to_user(out, &bios_size, |
| 559 | min((size_t)size, sizeof(bios_size))) |
| 560 | ? -EFAULT : 0; |
| 561 | case AMDGPU_INFO_VBIOS_IMAGE: { |
| 562 | uint8_t *bios; |
| 563 | uint32_t bios_offset = info->vbios_info.offset; |
| 564 | |
| 565 | if (bios_offset >= bios_size) |
| 566 | return -EINVAL; |
| 567 | |
| 568 | bios = adev->bios + bios_offset; |
| 569 | return copy_to_user(out, bios, |
| 570 | min((size_t)size, (size_t)(bios_size - bios_offset))) |
| 571 | ? -EFAULT : 0; |
| 572 | } |
| 573 | default: |
| 574 | DRM_DEBUG_KMS("Invalid request %d\n", |
| 575 | info->vbios_info.type); |
| 576 | return -EINVAL; |
| 577 | } |
| 578 | } |
Arindam Nath | 44879b6 | 2016-12-12 15:29:33 +0530 | [diff] [blame] | 579 | case AMDGPU_INFO_NUM_HANDLES: { |
| 580 | struct drm_amdgpu_info_num_handles handle; |
| 581 | |
| 582 | switch (info->query_hw_ip.type) { |
| 583 | case AMDGPU_HW_IP_UVD: |
| 584 | /* Starting Polaris, we support unlimited UVD handles */ |
| 585 | if (adev->asic_type < CHIP_POLARIS10) { |
| 586 | handle.uvd_max_handles = adev->uvd.max_handles; |
| 587 | handle.uvd_used_handles = amdgpu_uvd_used_handles(adev); |
| 588 | |
| 589 | return copy_to_user(out, &handle, |
| 590 | min((size_t)size, sizeof(handle))) ? -EFAULT : 0; |
| 591 | } else { |
| 592 | return -ENODATA; |
| 593 | } |
| 594 | |
| 595 | break; |
| 596 | default: |
| 597 | return -EINVAL; |
| 598 | } |
| 599 | } |
Alex Deucher | 5ebbac4 | 2017-03-08 18:25:15 -0500 | [diff] [blame] | 600 | case AMDGPU_INFO_SENSOR: { |
| 601 | struct pp_gpu_power query = {0}; |
| 602 | int query_size = sizeof(query); |
| 603 | |
| 604 | if (amdgpu_dpm == 0) |
| 605 | return -ENOENT; |
| 606 | |
| 607 | switch (info->sensor_info.type) { |
| 608 | case AMDGPU_INFO_SENSOR_GFX_SCLK: |
| 609 | /* get sclk in Mhz */ |
| 610 | if (amdgpu_dpm_read_sensor(adev, |
| 611 | AMDGPU_PP_SENSOR_GFX_SCLK, |
| 612 | (void *)&ui32, &ui32_size)) { |
| 613 | return -EINVAL; |
| 614 | } |
| 615 | ui32 /= 100; |
| 616 | break; |
| 617 | case AMDGPU_INFO_SENSOR_GFX_MCLK: |
| 618 | /* get mclk in Mhz */ |
| 619 | if (amdgpu_dpm_read_sensor(adev, |
| 620 | AMDGPU_PP_SENSOR_GFX_MCLK, |
| 621 | (void *)&ui32, &ui32_size)) { |
| 622 | return -EINVAL; |
| 623 | } |
| 624 | ui32 /= 100; |
| 625 | break; |
| 626 | case AMDGPU_INFO_SENSOR_GPU_TEMP: |
| 627 | /* get temperature in millidegrees C */ |
| 628 | if (amdgpu_dpm_read_sensor(adev, |
| 629 | AMDGPU_PP_SENSOR_GPU_TEMP, |
| 630 | (void *)&ui32, &ui32_size)) { |
| 631 | return -EINVAL; |
| 632 | } |
| 633 | break; |
| 634 | case AMDGPU_INFO_SENSOR_GPU_LOAD: |
| 635 | /* get GPU load */ |
| 636 | if (amdgpu_dpm_read_sensor(adev, |
| 637 | AMDGPU_PP_SENSOR_GPU_LOAD, |
| 638 | (void *)&ui32, &ui32_size)) { |
| 639 | return -EINVAL; |
| 640 | } |
| 641 | break; |
| 642 | case AMDGPU_INFO_SENSOR_GPU_AVG_POWER: |
| 643 | /* get average GPU power */ |
| 644 | if (amdgpu_dpm_read_sensor(adev, |
| 645 | AMDGPU_PP_SENSOR_GPU_POWER, |
| 646 | (void *)&query, &query_size)) { |
| 647 | return -EINVAL; |
| 648 | } |
| 649 | ui32 = query.average_gpu_power >> 8; |
| 650 | break; |
| 651 | case AMDGPU_INFO_SENSOR_VDDNB: |
| 652 | /* get VDDNB in millivolts */ |
| 653 | if (amdgpu_dpm_read_sensor(adev, |
| 654 | AMDGPU_PP_SENSOR_VDDNB, |
| 655 | (void *)&ui32, &ui32_size)) { |
| 656 | return -EINVAL; |
| 657 | } |
| 658 | break; |
| 659 | case AMDGPU_INFO_SENSOR_VDDGFX: |
| 660 | /* get VDDGFX in millivolts */ |
| 661 | if (amdgpu_dpm_read_sensor(adev, |
| 662 | AMDGPU_PP_SENSOR_VDDGFX, |
| 663 | (void *)&ui32, &ui32_size)) { |
| 664 | return -EINVAL; |
| 665 | } |
| 666 | break; |
| 667 | default: |
| 668 | DRM_DEBUG_KMS("Invalid request %d\n", |
| 669 | info->sensor_info.type); |
| 670 | return -EINVAL; |
| 671 | } |
| 672 | return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; |
| 673 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 674 | default: |
| 675 | DRM_DEBUG_KMS("Invalid request %d\n", info->query); |
| 676 | return -EINVAL; |
| 677 | } |
| 678 | return 0; |
| 679 | } |
| 680 | |
| 681 | |
| 682 | /* |
| 683 | * Outdated mess for old drm with Xorg being in charge (void function now). |
| 684 | */ |
| 685 | /** |
Alex Deucher | 8b7530b | 2015-10-02 16:59:34 -0400 | [diff] [blame] | 686 | * amdgpu_driver_lastclose_kms - drm callback for last close |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 687 | * |
| 688 | * @dev: drm dev pointer |
| 689 | * |
Lukas Wunner | 1694467 | 2015-09-05 11:17:35 +0200 | [diff] [blame] | 690 | * Switch vga_switcheroo state after last close (all asics). |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 691 | */ |
| 692 | void amdgpu_driver_lastclose_kms(struct drm_device *dev) |
| 693 | { |
Alex Deucher | 8b7530b | 2015-10-02 16:59:34 -0400 | [diff] [blame] | 694 | struct amdgpu_device *adev = dev->dev_private; |
| 695 | |
| 696 | amdgpu_fbdev_restore_mode(adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 697 | vga_switcheroo_process_delayed_switch(); |
| 698 | } |
| 699 | |
| 700 | /** |
| 701 | * amdgpu_driver_open_kms - drm callback for open |
| 702 | * |
| 703 | * @dev: drm dev pointer |
| 704 | * @file_priv: drm file |
| 705 | * |
| 706 | * On device open, init vm on cayman+ (all asics). |
| 707 | * Returns 0 on success, error on failure. |
| 708 | */ |
| 709 | int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv) |
| 710 | { |
| 711 | struct amdgpu_device *adev = dev->dev_private; |
| 712 | struct amdgpu_fpriv *fpriv; |
| 713 | int r; |
| 714 | |
| 715 | file_priv->driver_priv = NULL; |
| 716 | |
| 717 | r = pm_runtime_get_sync(dev->dev); |
| 718 | if (r < 0) |
| 719 | return r; |
| 720 | |
| 721 | fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL); |
Alex Deucher | dc08267 | 2016-08-27 12:30:25 -0400 | [diff] [blame] | 722 | if (unlikely(!fpriv)) { |
| 723 | r = -ENOMEM; |
| 724 | goto out_suspend; |
| 725 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 726 | |
| 727 | r = amdgpu_vm_init(adev, &fpriv->vm); |
Alex Deucher | dc08267 | 2016-08-27 12:30:25 -0400 | [diff] [blame] | 728 | if (r) { |
| 729 | kfree(fpriv); |
| 730 | goto out_suspend; |
| 731 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 732 | |
Junwei Zhang | b85891b | 2017-01-16 13:59:01 +0800 | [diff] [blame] | 733 | fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL); |
| 734 | if (!fpriv->prt_va) { |
| 735 | r = -ENOMEM; |
| 736 | amdgpu_vm_fini(adev, &fpriv->vm); |
| 737 | kfree(fpriv); |
| 738 | goto out_suspend; |
| 739 | } |
| 740 | |
Monk Liu | 2493664 | 2017-01-09 15:54:32 +0800 | [diff] [blame] | 741 | if (amdgpu_sriov_vf(adev)) { |
| 742 | r = amdgpu_map_static_csa(adev, &fpriv->vm); |
| 743 | if (r) |
| 744 | goto out_suspend; |
| 745 | } |
| 746 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 747 | mutex_init(&fpriv->bo_list_lock); |
| 748 | idr_init(&fpriv->bo_list_handles); |
| 749 | |
Christian König | efd4ccb | 2015-08-04 16:20:31 +0200 | [diff] [blame] | 750 | amdgpu_ctx_mgr_init(&fpriv->ctx_mgr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 751 | |
| 752 | file_priv->driver_priv = fpriv; |
| 753 | |
Alex Deucher | dc08267 | 2016-08-27 12:30:25 -0400 | [diff] [blame] | 754 | out_suspend: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 755 | pm_runtime_mark_last_busy(dev->dev); |
| 756 | pm_runtime_put_autosuspend(dev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 757 | |
| 758 | return r; |
| 759 | } |
| 760 | |
| 761 | /** |
| 762 | * amdgpu_driver_postclose_kms - drm callback for post close |
| 763 | * |
| 764 | * @dev: drm dev pointer |
| 765 | * @file_priv: drm file |
| 766 | * |
| 767 | * On device post close, tear down vm on cayman+ (all asics). |
| 768 | */ |
| 769 | void amdgpu_driver_postclose_kms(struct drm_device *dev, |
| 770 | struct drm_file *file_priv) |
| 771 | { |
| 772 | struct amdgpu_device *adev = dev->dev_private; |
| 773 | struct amdgpu_fpriv *fpriv = file_priv->driver_priv; |
| 774 | struct amdgpu_bo_list *list; |
| 775 | int handle; |
| 776 | |
| 777 | if (!fpriv) |
| 778 | return; |
| 779 | |
Christian König | 02537d6 | 2015-08-25 15:05:20 +0200 | [diff] [blame] | 780 | amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr); |
| 781 | |
Leo Liu | cd437e3 | 2016-07-22 14:13:11 -0400 | [diff] [blame] | 782 | amdgpu_uvd_free_handles(adev, file_priv); |
| 783 | amdgpu_vce_free_handles(adev, file_priv); |
| 784 | |
Junwei Zhang | b85891b | 2017-01-16 13:59:01 +0800 | [diff] [blame] | 785 | amdgpu_vm_bo_rmv(adev, fpriv->prt_va); |
| 786 | |
Monk Liu | 2493664 | 2017-01-09 15:54:32 +0800 | [diff] [blame] | 787 | if (amdgpu_sriov_vf(adev)) { |
| 788 | /* TODO: how to handle reserve failure */ |
| 789 | BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, false)); |
| 790 | amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va); |
| 791 | fpriv->vm.csa_bo_va = NULL; |
| 792 | amdgpu_bo_unreserve(adev->virt.csa_obj); |
| 793 | } |
| 794 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 795 | amdgpu_vm_fini(adev, &fpriv->vm); |
| 796 | |
| 797 | idr_for_each_entry(&fpriv->bo_list_handles, list, handle) |
| 798 | amdgpu_bo_list_free(list); |
| 799 | |
| 800 | idr_destroy(&fpriv->bo_list_handles); |
| 801 | mutex_destroy(&fpriv->bo_list_lock); |
| 802 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 803 | kfree(fpriv); |
| 804 | file_priv->driver_priv = NULL; |
Alex Deucher | d6bda7b | 2016-08-27 12:27:24 -0400 | [diff] [blame] | 805 | |
| 806 | pm_runtime_mark_last_busy(dev->dev); |
| 807 | pm_runtime_put_autosuspend(dev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 808 | } |
| 809 | |
| 810 | /** |
| 811 | * amdgpu_driver_preclose_kms - drm callback for pre close |
| 812 | * |
| 813 | * @dev: drm dev pointer |
| 814 | * @file_priv: drm file |
| 815 | * |
| 816 | * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx |
| 817 | * (all asics). |
| 818 | */ |
| 819 | void amdgpu_driver_preclose_kms(struct drm_device *dev, |
| 820 | struct drm_file *file_priv) |
| 821 | { |
Alex Deucher | d6bda7b | 2016-08-27 12:27:24 -0400 | [diff] [blame] | 822 | pm_runtime_get_sync(dev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 823 | } |
| 824 | |
| 825 | /* |
| 826 | * VBlank related functions. |
| 827 | */ |
| 828 | /** |
| 829 | * amdgpu_get_vblank_counter_kms - get frame count |
| 830 | * |
| 831 | * @dev: drm dev pointer |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 832 | * @pipe: crtc to get the frame count from |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 833 | * |
| 834 | * Gets the frame count on the requested crtc (all asics). |
| 835 | * Returns frame count on success, -EINVAL on failure. |
| 836 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 837 | u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 838 | { |
| 839 | struct amdgpu_device *adev = dev->dev_private; |
Alex Deucher | 8e36f9d | 2015-12-03 12:31:56 -0500 | [diff] [blame] | 840 | int vpos, hpos, stat; |
| 841 | u32 count; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 842 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 843 | if (pipe >= adev->mode_info.num_crtc) { |
| 844 | DRM_ERROR("Invalid crtc %u\n", pipe); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 845 | return -EINVAL; |
| 846 | } |
| 847 | |
Alex Deucher | 8e36f9d | 2015-12-03 12:31:56 -0500 | [diff] [blame] | 848 | /* The hw increments its frame counter at start of vsync, not at start |
| 849 | * of vblank, as is required by DRM core vblank counter handling. |
| 850 | * Cook the hw count here to make it appear to the caller as if it |
| 851 | * incremented at start of vblank. We measure distance to start of |
| 852 | * vblank in vpos. vpos therefore will be >= 0 between start of vblank |
| 853 | * and start of vsync, so vpos >= 0 means to bump the hw frame counter |
| 854 | * result by 1 to give the proper appearance to caller. |
| 855 | */ |
| 856 | if (adev->mode_info.crtcs[pipe]) { |
| 857 | /* Repeat readout if needed to provide stable result if |
| 858 | * we cross start of vsync during the queries. |
| 859 | */ |
| 860 | do { |
| 861 | count = amdgpu_display_vblank_get_counter(adev, pipe); |
| 862 | /* Ask amdgpu_get_crtc_scanoutpos to return vpos as |
| 863 | * distance to start of vblank, instead of regular |
| 864 | * vertical scanout pos. |
| 865 | */ |
| 866 | stat = amdgpu_get_crtc_scanoutpos( |
| 867 | dev, pipe, GET_DISTANCE_TO_VBLANKSTART, |
| 868 | &vpos, &hpos, NULL, NULL, |
| 869 | &adev->mode_info.crtcs[pipe]->base.hwmode); |
| 870 | } while (count != amdgpu_display_vblank_get_counter(adev, pipe)); |
| 871 | |
| 872 | if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) != |
| 873 | (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) { |
| 874 | DRM_DEBUG_VBL("Query failed! stat %d\n", stat); |
| 875 | } else { |
| 876 | DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n", |
| 877 | pipe, vpos); |
| 878 | |
| 879 | /* Bump counter if we are at >= leading edge of vblank, |
| 880 | * but before vsync where vpos would turn negative and |
| 881 | * the hw counter really increments. |
| 882 | */ |
| 883 | if (vpos >= 0) |
| 884 | count++; |
| 885 | } |
| 886 | } else { |
| 887 | /* Fallback to use value as is. */ |
| 888 | count = amdgpu_display_vblank_get_counter(adev, pipe); |
| 889 | DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n"); |
| 890 | } |
| 891 | |
| 892 | return count; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 893 | } |
| 894 | |
| 895 | /** |
| 896 | * amdgpu_enable_vblank_kms - enable vblank interrupt |
| 897 | * |
| 898 | * @dev: drm dev pointer |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 899 | * @pipe: crtc to enable vblank interrupt for |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 900 | * |
| 901 | * Enable the interrupt on the requested crtc (all asics). |
| 902 | * Returns 0 on success, -EINVAL on failure. |
| 903 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 904 | int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 905 | { |
| 906 | struct amdgpu_device *adev = dev->dev_private; |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 907 | int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 908 | |
| 909 | return amdgpu_irq_get(adev, &adev->crtc_irq, idx); |
| 910 | } |
| 911 | |
| 912 | /** |
| 913 | * amdgpu_disable_vblank_kms - disable vblank interrupt |
| 914 | * |
| 915 | * @dev: drm dev pointer |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 916 | * @pipe: crtc to disable vblank interrupt for |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 917 | * |
| 918 | * Disable the interrupt on the requested crtc (all asics). |
| 919 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 920 | void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 921 | { |
| 922 | struct amdgpu_device *adev = dev->dev_private; |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 923 | int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 924 | |
| 925 | amdgpu_irq_put(adev, &adev->crtc_irq, idx); |
| 926 | } |
| 927 | |
| 928 | /** |
| 929 | * amdgpu_get_vblank_timestamp_kms - get vblank timestamp |
| 930 | * |
| 931 | * @dev: drm dev pointer |
| 932 | * @crtc: crtc to get the timestamp for |
| 933 | * @max_error: max error |
| 934 | * @vblank_time: time value |
| 935 | * @flags: flags passed to the driver |
| 936 | * |
| 937 | * Gets the timestamp on the requested crtc based on the |
| 938 | * scanout position. (all asics). |
| 939 | * Returns postive status flags on success, negative error on failure. |
| 940 | */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 941 | int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 942 | int *max_error, |
| 943 | struct timeval *vblank_time, |
| 944 | unsigned flags) |
| 945 | { |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 946 | struct drm_crtc *crtc; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 947 | struct amdgpu_device *adev = dev->dev_private; |
| 948 | |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 949 | if (pipe >= dev->num_crtcs) { |
| 950 | DRM_ERROR("Invalid crtc %u\n", pipe); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 951 | return -EINVAL; |
| 952 | } |
| 953 | |
| 954 | /* Get associated drm_crtc: */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 955 | crtc = &adev->mode_info.crtcs[pipe]->base; |
Harry Wentland | 9ddf940 | 2015-11-25 15:42:09 -0500 | [diff] [blame] | 956 | if (!crtc) { |
| 957 | /* This can occur on driver load if some component fails to |
| 958 | * initialize completely and driver is unloaded */ |
| 959 | DRM_ERROR("Uninitialized crtc %d\n", pipe); |
| 960 | return -EINVAL; |
| 961 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 962 | |
| 963 | /* Helper routine in DRM core does all the work: */ |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 964 | return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 965 | vblank_time, flags, |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 966 | &crtc->hwmode); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 967 | } |
| 968 | |
| 969 | const struct drm_ioctl_desc amdgpu_ioctls_kms[] = { |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 970 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 971 | DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 972 | DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 973 | /* KMS */ |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 974 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 975 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 976 | DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 977 | DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 978 | DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
Junwei Zhang | eef18a8 | 2016-11-04 16:16:10 -0400 | [diff] [blame] | 979 | DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
Daniel Vetter | f8c4714 | 2015-09-08 13:56:30 +0200 | [diff] [blame] | 980 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 981 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 982 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
| 983 | DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 984 | }; |
Nils Wallménius | f498d9e | 2016-04-10 16:29:59 +0200 | [diff] [blame] | 985 | const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms); |
Huang Rui | 50ab253 | 2016-06-12 15:51:09 +0800 | [diff] [blame] | 986 | |
| 987 | /* |
| 988 | * Debugfs info |
| 989 | */ |
| 990 | #if defined(CONFIG_DEBUG_FS) |
| 991 | |
| 992 | static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data) |
| 993 | { |
| 994 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 995 | struct drm_device *dev = node->minor->dev; |
| 996 | struct amdgpu_device *adev = dev->dev_private; |
| 997 | struct drm_amdgpu_info_firmware fw_info; |
| 998 | struct drm_amdgpu_query_fw query_fw; |
| 999 | int ret, i; |
| 1000 | |
| 1001 | /* VCE */ |
| 1002 | query_fw.fw_type = AMDGPU_INFO_FW_VCE; |
| 1003 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1004 | if (ret) |
| 1005 | return ret; |
| 1006 | seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n", |
| 1007 | fw_info.feature, fw_info.ver); |
| 1008 | |
| 1009 | /* UVD */ |
| 1010 | query_fw.fw_type = AMDGPU_INFO_FW_UVD; |
| 1011 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1012 | if (ret) |
| 1013 | return ret; |
| 1014 | seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n", |
| 1015 | fw_info.feature, fw_info.ver); |
| 1016 | |
| 1017 | /* GMC */ |
| 1018 | query_fw.fw_type = AMDGPU_INFO_FW_GMC; |
| 1019 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1020 | if (ret) |
| 1021 | return ret; |
| 1022 | seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n", |
| 1023 | fw_info.feature, fw_info.ver); |
| 1024 | |
| 1025 | /* ME */ |
| 1026 | query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME; |
| 1027 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1028 | if (ret) |
| 1029 | return ret; |
| 1030 | seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n", |
| 1031 | fw_info.feature, fw_info.ver); |
| 1032 | |
| 1033 | /* PFP */ |
| 1034 | query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP; |
| 1035 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1036 | if (ret) |
| 1037 | return ret; |
| 1038 | seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n", |
| 1039 | fw_info.feature, fw_info.ver); |
| 1040 | |
| 1041 | /* CE */ |
| 1042 | query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE; |
| 1043 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1044 | if (ret) |
| 1045 | return ret; |
| 1046 | seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n", |
| 1047 | fw_info.feature, fw_info.ver); |
| 1048 | |
| 1049 | /* RLC */ |
| 1050 | query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC; |
| 1051 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1052 | if (ret) |
| 1053 | return ret; |
| 1054 | seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n", |
| 1055 | fw_info.feature, fw_info.ver); |
| 1056 | |
| 1057 | /* MEC */ |
| 1058 | query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC; |
| 1059 | query_fw.index = 0; |
| 1060 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1061 | if (ret) |
| 1062 | return ret; |
| 1063 | seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n", |
| 1064 | fw_info.feature, fw_info.ver); |
| 1065 | |
| 1066 | /* MEC2 */ |
| 1067 | if (adev->asic_type == CHIP_KAVERI || |
| 1068 | (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) { |
| 1069 | query_fw.index = 1; |
| 1070 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1071 | if (ret) |
| 1072 | return ret; |
| 1073 | seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n", |
| 1074 | fw_info.feature, fw_info.ver); |
| 1075 | } |
| 1076 | |
| 1077 | /* SMC */ |
| 1078 | query_fw.fw_type = AMDGPU_INFO_FW_SMC; |
| 1079 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1080 | if (ret) |
| 1081 | return ret; |
| 1082 | seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n", |
| 1083 | fw_info.feature, fw_info.ver); |
| 1084 | |
| 1085 | /* SDMA */ |
| 1086 | query_fw.fw_type = AMDGPU_INFO_FW_SDMA; |
| 1087 | for (i = 0; i < adev->sdma.num_instances; i++) { |
| 1088 | query_fw.index = i; |
| 1089 | ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); |
| 1090 | if (ret) |
| 1091 | return ret; |
| 1092 | seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n", |
| 1093 | i, fw_info.feature, fw_info.ver); |
| 1094 | } |
| 1095 | |
| 1096 | return 0; |
| 1097 | } |
| 1098 | |
| 1099 | static const struct drm_info_list amdgpu_firmware_info_list[] = { |
| 1100 | {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL}, |
| 1101 | }; |
| 1102 | #endif |
| 1103 | |
| 1104 | int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev) |
| 1105 | { |
| 1106 | #if defined(CONFIG_DEBUG_FS) |
| 1107 | return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list, |
| 1108 | ARRAY_SIZE(amdgpu_firmware_info_list)); |
| 1109 | #else |
| 1110 | return 0; |
| 1111 | #endif |
| 1112 | } |