blob: 823d482234008790894f75fe384f0b677d2b701c [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +02003
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
Sheng Yang5df97402009-12-16 13:48:04 +080015#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020016
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
Alexander Graf9962d032008-11-25 20:17:02 +010022#define _EFER_SVME 12 /* Enable virtualization */
Joerg Roedeleec4b142010-05-05 16:04:44 +020023#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
Alexander Grafd2062692009-02-02 16:23:50 +010024#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020025
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
Alexander Graf9962d032008-11-25 20:17:02 +010030#define EFER_SVME (1<<_EFER_SVME)
Joerg Roedeleec4b142010-05-05 16:04:44 +020031#define EFER_LMSLE (1<<_EFER_LMSLE)
Alexander Grafd2062692009-02-02 16:23:50 +010032#define EFER_FFXSR (1<<_EFER_FFXSR)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020033
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
38
Len Brown14796fc2011-01-18 20:48:27 -050039#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
40#define NHM_C3_AUTO_DEMOTE (1UL << 25)
41#define NHM_C1_AUTO_DEMOTE (1UL << 26)
Len Brownbfb53cc2011-02-16 01:32:48 -050042#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Len Brown14796fc2011-01-18 20:48:27 -050043
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020044#define MSR_MTRRcap 0x000000fe
45#define MSR_IA32_BBL_CR_CTL 0x00000119
46
47#define MSR_IA32_SYSENTER_CS 0x00000174
48#define MSR_IA32_SYSENTER_ESP 0x00000175
49#define MSR_IA32_SYSENTER_EIP 0x00000176
50
51#define MSR_IA32_MCG_CAP 0x00000179
52#define MSR_IA32_MCG_STATUS 0x0000017a
53#define MSR_IA32_MCG_CTL 0x0000017b
54
Andi Kleena7e3ed12011-03-03 10:34:47 +080055#define MSR_OFFCORE_RSP_0 0x000001a6
56#define MSR_OFFCORE_RSP_1 0x000001a7
57
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020058#define MSR_IA32_PEBS_ENABLE 0x000003f1
59#define MSR_IA32_DS_AREA 0x00000600
60#define MSR_IA32_PERF_CAPABILITIES 0x00000345
61
62#define MSR_MTRRfix64K_00000 0x00000250
63#define MSR_MTRRfix16K_80000 0x00000258
64#define MSR_MTRRfix16K_A0000 0x00000259
65#define MSR_MTRRfix4K_C0000 0x00000268
66#define MSR_MTRRfix4K_C8000 0x00000269
67#define MSR_MTRRfix4K_D0000 0x0000026a
68#define MSR_MTRRfix4K_D8000 0x0000026b
69#define MSR_MTRRfix4K_E0000 0x0000026c
70#define MSR_MTRRfix4K_E8000 0x0000026d
71#define MSR_MTRRfix4K_F0000 0x0000026e
72#define MSR_MTRRfix4K_F8000 0x0000026f
73#define MSR_MTRRdefType 0x000002ff
74
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -070075#define MSR_IA32_CR_PAT 0x00000277
76
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020077#define MSR_IA32_DEBUGCTLMSR 0x000001d9
78#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
79#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
80#define MSR_IA32_LASTINTFROMIP 0x000001dd
81#define MSR_IA32_LASTINTTOIP 0x000001de
82
Roland McGrathd2499d82008-01-30 13:30:54 +010083/* DEBUGCTLMSR bits (others vary by model): */
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +010084#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
85#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
86#define DEBUGCTLMSR_TR (1UL << 6)
87#define DEBUGCTLMSR_BTS (1UL << 7)
88#define DEBUGCTLMSR_BTINT (1UL << 8)
89#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
90#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
91#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
Roland McGrathd2499d82008-01-30 13:30:54 +010092
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020093#define MSR_IA32_MC0_CTL 0x00000400
94#define MSR_IA32_MC0_STATUS 0x00000401
95#define MSR_IA32_MC0_ADDR 0x00000402
96#define MSR_IA32_MC0_MISC 0x00000403
97
Andi Kleena2d32bc2009-07-09 00:31:44 +020098#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
99#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
100#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
101#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
102
Andi Kleen03195c62009-02-12 13:49:35 +0100103/* These are consecutive and not in the normal 4er MCE bank block */
104#define MSR_IA32_MC0_CTL2 0x00000280
Andi Kleena2d32bc2009-07-09 00:31:44 +0200105#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
106
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200107#define MSR_P6_PERFCTR0 0x000000c1
108#define MSR_P6_PERFCTR1 0x000000c2
109#define MSR_P6_EVNTSEL0 0x00000186
110#define MSR_P6_EVNTSEL1 0x00000187
111
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200112/* AMD64 MSRs. Not complete. See the architecture manual for a more
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200113 complete list. */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200114
Andreas Herrmann29d08872008-12-16 19:16:34 +0100115#define MSR_AMD64_PATCH_LEVEL 0x0000008b
stephane eranian12db6482008-03-07 13:05:39 -0800116#define MSR_AMD64_NB_CFG 0xc001001f
Andreas Herrmann29d08872008-12-16 19:16:34 +0100117#define MSR_AMD64_PATCH_LOADER 0xc0010020
Andreas Herrmann035a02c2010-03-19 12:09:22 +0100118#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
119#define MSR_AMD64_OSVW_STATUS 0xc0010141
Joerg Roedel67ec6602010-05-17 14:43:35 +0200120#define MSR_AMD64_DC_CFG 0xc0011022
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200121#define MSR_AMD64_IBSFETCHCTL 0xc0011030
122#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
123#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
124#define MSR_AMD64_IBSOPCTL 0xc0011033
125#define MSR_AMD64_IBSOPRIP 0xc0011034
126#define MSR_AMD64_IBSOPDATA 0xc0011035
127#define MSR_AMD64_IBSOPDATA2 0xc0011036
128#define MSR_AMD64_IBSOPDATA3 0xc0011037
129#define MSR_AMD64_IBSDCLINAD 0xc0011038
130#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
131#define MSR_AMD64_IBSCTL 0xc001103a
Robert Richter25da6952010-09-21 15:49:31 +0200132#define MSR_AMD64_IBSBRTARGET 0xc001103b
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200133
Robert Richterda169f52010-09-24 15:54:43 +0200134/* Fam 15h MSRs */
135#define MSR_F15H_PERF_CTL 0xc0010200
136#define MSR_F15H_PERF_CTR 0xc0010201
137
Yinghai Lu2274c332008-01-30 13:33:18 +0100138/* Fam 10h MSRs */
139#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
140#define FAM10H_MMIO_CONF_ENABLE (1<<0)
141#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
142#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
Jan Beulich37db6c82010-11-16 08:25:08 +0000143#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
Yinghai Lu2274c332008-01-30 13:33:18 +0100144#define FAM10H_MMIO_CONF_BASE_SHIFT 20
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100145#define MSR_FAM10H_NODE_ID 0xc001100c
Yinghai Lu2274c332008-01-30 13:33:18 +0100146
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200147/* K8 MSRs */
148#define MSR_K8_TOP_MEM1 0xc001001a
149#define MSR_K8_TOP_MEM2 0xc001001d
150#define MSR_K8_SYSCFG 0xc0010010
Thomas Gleixneraa83f3f2008-06-09 17:11:13 +0200151#define MSR_K8_INT_PENDING_MSG 0xc0010055
152/* C1E active bits in int pending message */
153#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
Andi Kleen8346ea12008-03-12 03:53:32 +0100154#define MSR_K8_TSEG_ADDR 0xc0010112
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200155#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
156#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
157#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
158
159/* K7 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200160#define MSR_K7_EVNTSEL0 0xc0010000
161#define MSR_K7_PERFCTR0 0xc0010004
162#define MSR_K7_EVNTSEL1 0xc0010001
163#define MSR_K7_PERFCTR1 0xc0010005
164#define MSR_K7_EVNTSEL2 0xc0010002
165#define MSR_K7_PERFCTR2 0xc0010006
166#define MSR_K7_EVNTSEL3 0xc0010003
167#define MSR_K7_PERFCTR3 0xc0010007
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200168#define MSR_K7_CLK_CTL 0xc001001b
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200169#define MSR_K7_HWCR 0xc0010015
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200170#define MSR_K7_FID_VID_CTL 0xc0010041
171#define MSR_K7_FID_VID_STATUS 0xc0010042
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200172
173/* K6 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200174#define MSR_K6_WHCR 0xc0000082
175#define MSR_K6_UWCCR 0xc0000085
176#define MSR_K6_EPMR 0xc0000086
177#define MSR_K6_PSOR 0xc0000087
178#define MSR_K6_PFIR 0xc0000088
179
180/* Centaur-Hauls/IDT defined MSRs. */
181#define MSR_IDT_FCR1 0x00000107
182#define MSR_IDT_FCR2 0x00000108
183#define MSR_IDT_FCR3 0x00000109
184#define MSR_IDT_FCR4 0x0000010a
185
186#define MSR_IDT_MCR0 0x00000110
187#define MSR_IDT_MCR1 0x00000111
188#define MSR_IDT_MCR2 0x00000112
189#define MSR_IDT_MCR3 0x00000113
190#define MSR_IDT_MCR4 0x00000114
191#define MSR_IDT_MCR5 0x00000115
192#define MSR_IDT_MCR6 0x00000116
193#define MSR_IDT_MCR7 0x00000117
194#define MSR_IDT_MCR_CTRL 0x00000120
195
196/* VIA Cyrix defined MSRs*/
197#define MSR_VIA_FCR 0x00001107
198#define MSR_VIA_LONGHAUL 0x0000110a
199#define MSR_VIA_RNG 0x0000110b
200#define MSR_VIA_BCR2 0x00001147
201
202/* Transmeta defined MSRs */
203#define MSR_TMTA_LONGRUN_CTRL 0x80868010
204#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
205#define MSR_TMTA_LRTI_READOUT 0x80868018
206#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
207
208/* Intel defined MSRs. */
209#define MSR_IA32_P5_MC_ADDR 0x00000000
210#define MSR_IA32_P5_MC_TYPE 0x00000001
211#define MSR_IA32_TSC 0x00000010
212#define MSR_IA32_PLATFORM_ID 0x00000017
213#define MSR_IA32_EBL_CR_POWERON 0x0000002a
Jes Sorensenb9a52c42010-09-09 12:06:45 +0200214#define MSR_EBC_FREQUENCY_ID 0x0000002c
Sheng Yang315a6552008-09-09 14:54:53 +0800215#define MSR_IA32_FEATURE_CONTROL 0x0000003a
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200216
Shane Wangcafd6652010-04-29 12:09:01 -0400217#define FEATURE_CONTROL_LOCKED (1<<0)
218#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
219#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
Sheng Yangdefed7e2008-09-11 15:27:50 +0800220
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200221#define MSR_IA32_APICBASE 0x0000001b
222#define MSR_IA32_APICBASE_BSP (1<<8)
223#define MSR_IA32_APICBASE_ENABLE (1<<11)
224#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
225
226#define MSR_IA32_UCODE_WRITE 0x00000079
227#define MSR_IA32_UCODE_REV 0x0000008b
228
229#define MSR_IA32_PERF_STATUS 0x00000198
230#define MSR_IA32_PERF_CTL 0x00000199
231
232#define MSR_IA32_MPERF 0x000000e7
233#define MSR_IA32_APERF 0x000000e8
234
235#define MSR_IA32_THERM_CONTROL 0x0000019a
236#define MSR_IA32_THERM_INTERRUPT 0x0000019b
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200237
Fenghua Yu9792db62010-07-29 17:13:42 -0700238#define THERM_INT_HIGH_ENABLE (1 << 0)
239#define THERM_INT_LOW_ENABLE (1 << 1)
240#define THERM_INT_PLN_ENABLE (1 << 24)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200241
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200242#define MSR_IA32_THERM_STATUS 0x0000019c
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200243
244#define THERM_STATUS_PROCHOT (1 << 0)
Fenghua Yu9792db62010-07-29 17:13:42 -0700245#define THERM_STATUS_POWER_LIMIT (1 << 10)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200246
Bartlomiej Zolnierkiewiczf3a08672009-07-29 00:04:59 +0200247#define MSR_THERM2_CTL 0x0000019d
248
249#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
250
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200251#define MSR_IA32_MISC_ENABLE 0x000001a0
252
Carsten Emdea321ced2010-05-24 14:33:41 -0700253#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
254
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400255#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
256
Fenghua Yu9792db62010-07-29 17:13:42 -0700257#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
258
259#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
260#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
261
262#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
263
264#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
265#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
266#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
267
R, Durgadoss9e76a972011-01-03 17:22:04 +0530268/* Thermal Thresholds Support */
269#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
270#define THERM_SHIFT_THRESHOLD0 8
271#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
272#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
273#define THERM_SHIFT_THRESHOLD1 16
274#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
275#define THERM_STATUS_THRESHOLD0 (1 << 6)
276#define THERM_LOG_THRESHOLD0 (1 << 7)
277#define THERM_STATUS_THRESHOLD1 (1 << 8)
278#define THERM_LOG_THRESHOLD1 (1 << 9)
279
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800280/* MISC_ENABLE bits: architectural */
281#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
282#define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
283#define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
284#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
285#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
286#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
287#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
288#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
289#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
290#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
291
292/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
293#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
294#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
295#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
296#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
297#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
298#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
299#define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
300#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
301#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
302#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
303#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
304#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
305#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
306#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
307#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
308
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200309/* P4/Xeon+ specific */
310#define MSR_IA32_MCG_EAX 0x00000180
311#define MSR_IA32_MCG_EBX 0x00000181
312#define MSR_IA32_MCG_ECX 0x00000182
313#define MSR_IA32_MCG_EDX 0x00000183
314#define MSR_IA32_MCG_ESI 0x00000184
315#define MSR_IA32_MCG_EDI 0x00000185
316#define MSR_IA32_MCG_EBP 0x00000186
317#define MSR_IA32_MCG_ESP 0x00000187
318#define MSR_IA32_MCG_EFLAGS 0x00000188
319#define MSR_IA32_MCG_EIP 0x00000189
320#define MSR_IA32_MCG_RESERVED 0x0000018a
321
322/* Pentium IV performance counter MSRs */
323#define MSR_P4_BPU_PERFCTR0 0x00000300
324#define MSR_P4_BPU_PERFCTR1 0x00000301
325#define MSR_P4_BPU_PERFCTR2 0x00000302
326#define MSR_P4_BPU_PERFCTR3 0x00000303
327#define MSR_P4_MS_PERFCTR0 0x00000304
328#define MSR_P4_MS_PERFCTR1 0x00000305
329#define MSR_P4_MS_PERFCTR2 0x00000306
330#define MSR_P4_MS_PERFCTR3 0x00000307
331#define MSR_P4_FLAME_PERFCTR0 0x00000308
332#define MSR_P4_FLAME_PERFCTR1 0x00000309
333#define MSR_P4_FLAME_PERFCTR2 0x0000030a
334#define MSR_P4_FLAME_PERFCTR3 0x0000030b
335#define MSR_P4_IQ_PERFCTR0 0x0000030c
336#define MSR_P4_IQ_PERFCTR1 0x0000030d
337#define MSR_P4_IQ_PERFCTR2 0x0000030e
338#define MSR_P4_IQ_PERFCTR3 0x0000030f
339#define MSR_P4_IQ_PERFCTR4 0x00000310
340#define MSR_P4_IQ_PERFCTR5 0x00000311
341#define MSR_P4_BPU_CCCR0 0x00000360
342#define MSR_P4_BPU_CCCR1 0x00000361
343#define MSR_P4_BPU_CCCR2 0x00000362
344#define MSR_P4_BPU_CCCR3 0x00000363
345#define MSR_P4_MS_CCCR0 0x00000364
346#define MSR_P4_MS_CCCR1 0x00000365
347#define MSR_P4_MS_CCCR2 0x00000366
348#define MSR_P4_MS_CCCR3 0x00000367
349#define MSR_P4_FLAME_CCCR0 0x00000368
350#define MSR_P4_FLAME_CCCR1 0x00000369
351#define MSR_P4_FLAME_CCCR2 0x0000036a
352#define MSR_P4_FLAME_CCCR3 0x0000036b
353#define MSR_P4_IQ_CCCR0 0x0000036c
354#define MSR_P4_IQ_CCCR1 0x0000036d
355#define MSR_P4_IQ_CCCR2 0x0000036e
356#define MSR_P4_IQ_CCCR3 0x0000036f
357#define MSR_P4_IQ_CCCR4 0x00000370
358#define MSR_P4_IQ_CCCR5 0x00000371
359#define MSR_P4_ALF_ESCR0 0x000003ca
360#define MSR_P4_ALF_ESCR1 0x000003cb
361#define MSR_P4_BPU_ESCR0 0x000003b2
362#define MSR_P4_BPU_ESCR1 0x000003b3
363#define MSR_P4_BSU_ESCR0 0x000003a0
364#define MSR_P4_BSU_ESCR1 0x000003a1
365#define MSR_P4_CRU_ESCR0 0x000003b8
366#define MSR_P4_CRU_ESCR1 0x000003b9
367#define MSR_P4_CRU_ESCR2 0x000003cc
368#define MSR_P4_CRU_ESCR3 0x000003cd
369#define MSR_P4_CRU_ESCR4 0x000003e0
370#define MSR_P4_CRU_ESCR5 0x000003e1
371#define MSR_P4_DAC_ESCR0 0x000003a8
372#define MSR_P4_DAC_ESCR1 0x000003a9
373#define MSR_P4_FIRM_ESCR0 0x000003a4
374#define MSR_P4_FIRM_ESCR1 0x000003a5
375#define MSR_P4_FLAME_ESCR0 0x000003a6
376#define MSR_P4_FLAME_ESCR1 0x000003a7
377#define MSR_P4_FSB_ESCR0 0x000003a2
378#define MSR_P4_FSB_ESCR1 0x000003a3
379#define MSR_P4_IQ_ESCR0 0x000003ba
380#define MSR_P4_IQ_ESCR1 0x000003bb
381#define MSR_P4_IS_ESCR0 0x000003b4
382#define MSR_P4_IS_ESCR1 0x000003b5
383#define MSR_P4_ITLB_ESCR0 0x000003b6
384#define MSR_P4_ITLB_ESCR1 0x000003b7
385#define MSR_P4_IX_ESCR0 0x000003c8
386#define MSR_P4_IX_ESCR1 0x000003c9
387#define MSR_P4_MOB_ESCR0 0x000003aa
388#define MSR_P4_MOB_ESCR1 0x000003ab
389#define MSR_P4_MS_ESCR0 0x000003c0
390#define MSR_P4_MS_ESCR1 0x000003c1
391#define MSR_P4_PMH_ESCR0 0x000003ac
392#define MSR_P4_PMH_ESCR1 0x000003ad
393#define MSR_P4_RAT_ESCR0 0x000003bc
394#define MSR_P4_RAT_ESCR1 0x000003bd
395#define MSR_P4_SAAT_ESCR0 0x000003ae
396#define MSR_P4_SAAT_ESCR1 0x000003af
397#define MSR_P4_SSU_ESCR0 0x000003be
398#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
399
400#define MSR_P4_TBPU_ESCR0 0x000003c2
401#define MSR_P4_TBPU_ESCR1 0x000003c3
402#define MSR_P4_TC_ESCR0 0x000003c4
403#define MSR_P4_TC_ESCR1 0x000003c5
404#define MSR_P4_U2L_ESCR0 0x000003b0
405#define MSR_P4_U2L_ESCR1 0x000003b1
406
Lin Mingcb7d6b52010-03-18 18:33:12 +0800407#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
408
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200409/* Intel Core-based CPU performance counters */
410#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
411#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
412#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
413#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
414#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
415#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
416#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
417
418/* Geode defined MSRs */
419#define MSR_GEODE_BUSCONT_CONF0 0x00001900
420
Sheng Yang315a6552008-09-09 14:54:53 +0800421/* Intel VT MSRs */
422#define MSR_IA32_VMX_BASIC 0x00000480
423#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
424#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
425#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
426#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
427#define MSR_IA32_VMX_MISC 0x00000485
428#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
429#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
430#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
431#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
432#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
433#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
434#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
435
Alexander Graf9962d032008-11-25 20:17:02 +0100436/* AMD-V MSRs */
437
438#define MSR_VM_CR 0xc0010114
Alexander Graf0367b432009-06-15 15:21:22 +0200439#define MSR_VM_IGNNE 0xc0010115
Alexander Graf9962d032008-11-25 20:17:02 +0100440#define MSR_VM_HSAVE_PA 0xc0010117
441
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700442#endif /* _ASM_X86_MSR_INDEX_H */