blob: d777b0db9e6388ce54f14e3e1942d4abdbbbbb4c [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
46BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
47BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
48BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
54/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
55 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
56 */
57#define BCM_SYSPORT_INTR_L2(which) \
58static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
59 u32 mask) \
60{ \
61 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
62 priv->irq##which##_mask &= ~(mask); \
63} \
64static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
65 u32 mask) \
66{ \
67 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
68 priv->irq##which##_mask |= (mask); \
69} \
70
71BCM_SYSPORT_INTR_L2(0)
72BCM_SYSPORT_INTR_L2(1)
73
74/* Register accesses to GISB/RBUS registers are expensive (few hundred
75 * nanoseconds), so keep the check for 64-bits explicit here to save
76 * one register write per-packet on 32-bits platforms.
77 */
78static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
79 void __iomem *d,
80 dma_addr_t addr)
81{
82#ifdef CONFIG_PHYS_ADDR_T_64BIT
83 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070084 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -070085#endif
86 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
87}
88
89static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070090 struct dma_desc *desc,
91 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -070092{
93 /* Ports are latched, so write upper address first */
94 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
95 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
96}
97
98/* Ethtool operations */
99static int bcm_sysport_set_settings(struct net_device *dev,
100 struct ethtool_cmd *cmd)
101{
102 struct bcm_sysport_priv *priv = netdev_priv(dev);
103
104 if (!netif_running(dev))
105 return -EINVAL;
106
107 return phy_ethtool_sset(priv->phydev, cmd);
108}
109
110static int bcm_sysport_get_settings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700111 struct ethtool_cmd *cmd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700112{
113 struct bcm_sysport_priv *priv = netdev_priv(dev);
114
115 if (!netif_running(dev))
116 return -EINVAL;
117
118 return phy_ethtool_gset(priv->phydev, cmd);
119}
120
121static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700122 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700123{
124 struct bcm_sysport_priv *priv = netdev_priv(dev);
125 u32 reg;
126
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700127 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700128 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700129 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700130 reg |= RXCHK_EN;
131 else
132 reg &= ~RXCHK_EN;
133
134 /* If UniMAC forwards CRC, we need to skip over it to get
135 * a valid CHK bit to be set in the per-packet status word
136 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700137 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700138 reg |= RXCHK_SKIP_FCS;
139 else
140 reg &= ~RXCHK_SKIP_FCS;
141
Florian Fainellid09d3032014-08-28 15:11:03 -0700142 /* If Broadcom tags are enabled (e.g: using a switch), make
143 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
144 * tag after the Ethernet MAC Source Address.
145 */
146 if (netdev_uses_dsa(dev))
147 reg |= RXCHK_BRCM_TAG_EN;
148 else
149 reg &= ~RXCHK_BRCM_TAG_EN;
150
Florian Fainelli80105be2014-04-24 18:08:57 -0700151 rxchk_writel(priv, reg, RXCHK_CONTROL);
152
153 return 0;
154}
155
156static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700157 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700158{
159 struct bcm_sysport_priv *priv = netdev_priv(dev);
160 u32 reg;
161
162 /* Hardware transmit checksum requires us to enable the Transmit status
163 * block prepended to the packet contents
164 */
165 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
166 reg = tdma_readl(priv, TDMA_CONTROL);
167 if (priv->tsb_en)
168 reg |= TSB_EN;
169 else
170 reg &= ~TSB_EN;
171 tdma_writel(priv, reg, TDMA_CONTROL);
172
173 return 0;
174}
175
176static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700177 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700178{
179 netdev_features_t changed = features ^ dev->features;
180 netdev_features_t wanted = dev->wanted_features;
181 int ret = 0;
182
183 if (changed & NETIF_F_RXCSUM)
184 ret = bcm_sysport_set_rx_csum(dev, wanted);
185 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
186 ret = bcm_sysport_set_tx_csum(dev, wanted);
187
188 return ret;
189}
190
191/* Hardware counters must be kept in sync because the order/offset
192 * is important here (order in structure declaration = order in hardware)
193 */
194static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
195 /* general stats */
196 STAT_NETDEV(rx_packets),
197 STAT_NETDEV(tx_packets),
198 STAT_NETDEV(rx_bytes),
199 STAT_NETDEV(tx_bytes),
200 STAT_NETDEV(rx_errors),
201 STAT_NETDEV(tx_errors),
202 STAT_NETDEV(rx_dropped),
203 STAT_NETDEV(tx_dropped),
204 STAT_NETDEV(multicast),
205 /* UniMAC RSV counters */
206 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
207 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
208 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
209 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
210 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
211 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
212 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
213 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
214 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
215 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
216 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
217 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
218 STAT_MIB_RX("rx_multicast", mib.rx.mca),
219 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
220 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
221 STAT_MIB_RX("rx_control", mib.rx.cf),
222 STAT_MIB_RX("rx_pause", mib.rx.pf),
223 STAT_MIB_RX("rx_unknown", mib.rx.uo),
224 STAT_MIB_RX("rx_align", mib.rx.aln),
225 STAT_MIB_RX("rx_outrange", mib.rx.flr),
226 STAT_MIB_RX("rx_code", mib.rx.cde),
227 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
228 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
229 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
230 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
231 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
232 STAT_MIB_RX("rx_unicast", mib.rx.uc),
233 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
234 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
235 /* UniMAC TSV counters */
236 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
237 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
238 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
239 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
240 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
241 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
242 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
243 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
244 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
245 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
246 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
247 STAT_MIB_TX("tx_multicast", mib.tx.mca),
248 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
249 STAT_MIB_TX("tx_pause", mib.tx.pf),
250 STAT_MIB_TX("tx_control", mib.tx.cf),
251 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
252 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
253 STAT_MIB_TX("tx_defer", mib.tx.drf),
254 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
255 STAT_MIB_TX("tx_single_col", mib.tx.scl),
256 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
257 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
258 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
259 STAT_MIB_TX("tx_frags", mib.tx.frg),
260 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
261 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
262 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
263 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
264 STAT_MIB_TX("tx_unicast", mib.tx.uc),
265 /* UniMAC RUNT counters */
266 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
267 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
268 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
269 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
270 /* RXCHK misc statistics */
271 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
272 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700273 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700274 /* RBUF misc statistics */
275 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
276 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800277 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
278 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
279 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli80105be2014-04-24 18:08:57 -0700280};
281
282#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
283
284static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700285 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700286{
287 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
288 strlcpy(info->version, "0.1", sizeof(info->version));
289 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
290 info->n_stats = BCM_SYSPORT_STATS_LEN;
291}
292
293static u32 bcm_sysport_get_msglvl(struct net_device *dev)
294{
295 struct bcm_sysport_priv *priv = netdev_priv(dev);
296
297 return priv->msg_enable;
298}
299
300static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
301{
302 struct bcm_sysport_priv *priv = netdev_priv(dev);
303
304 priv->msg_enable = enable;
305}
306
307static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
308{
309 switch (string_set) {
310 case ETH_SS_STATS:
311 return BCM_SYSPORT_STATS_LEN;
312 default:
313 return -EOPNOTSUPP;
314 }
315}
316
317static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700318 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700319{
320 int i;
321
322 switch (stringset) {
323 case ETH_SS_STATS:
324 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
325 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700326 bcm_sysport_gstrings_stats[i].stat_string,
327 ETH_GSTRING_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700328 }
329 break;
330 default:
331 break;
332 }
333}
334
335static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
336{
337 int i, j = 0;
338
339 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
340 const struct bcm_sysport_stats *s;
341 u8 offset = 0;
342 u32 val = 0;
343 char *p;
344
345 s = &bcm_sysport_gstrings_stats[i];
346 switch (s->type) {
347 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800348 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700349 continue;
350 case BCM_SYSPORT_STAT_MIB_RX:
351 case BCM_SYSPORT_STAT_MIB_TX:
352 case BCM_SYSPORT_STAT_RUNT:
353 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
354 offset = UMAC_MIB_STAT_OFFSET;
355 val = umac_readl(priv, UMAC_MIB_START + j + offset);
356 break;
357 case BCM_SYSPORT_STAT_RXCHK:
358 val = rxchk_readl(priv, s->reg_offset);
359 if (val == ~0)
360 rxchk_writel(priv, 0, s->reg_offset);
361 break;
362 case BCM_SYSPORT_STAT_RBUF:
363 val = rbuf_readl(priv, s->reg_offset);
364 if (val == ~0)
365 rbuf_writel(priv, 0, s->reg_offset);
366 break;
367 }
368
369 j += s->stat_sizeof;
370 p = (char *)priv + s->stat_offset;
371 *(u32 *)p = val;
372 }
373
374 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
375}
376
377static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700378 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700379{
380 struct bcm_sysport_priv *priv = netdev_priv(dev);
381 int i;
382
383 if (netif_running(dev))
384 bcm_sysport_update_mib_counters(priv);
385
386 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
387 const struct bcm_sysport_stats *s;
388 char *p;
389
390 s = &bcm_sysport_gstrings_stats[i];
391 if (s->type == BCM_SYSPORT_STAT_NETDEV)
392 p = (char *)&dev->stats;
393 else
394 p = (char *)priv;
395 p += s->stat_offset;
396 data[i] = *(u32 *)p;
397 }
398}
399
Florian Fainelli83e82f42014-07-01 21:08:40 -0700400static void bcm_sysport_get_wol(struct net_device *dev,
401 struct ethtool_wolinfo *wol)
402{
403 struct bcm_sysport_priv *priv = netdev_priv(dev);
404 u32 reg;
405
406 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
407 wol->wolopts = priv->wolopts;
408
409 if (!(priv->wolopts & WAKE_MAGICSECURE))
410 return;
411
412 /* Return the programmed SecureOn password */
413 reg = umac_readl(priv, UMAC_PSW_MS);
414 put_unaligned_be16(reg, &wol->sopass[0]);
415 reg = umac_readl(priv, UMAC_PSW_LS);
416 put_unaligned_be32(reg, &wol->sopass[2]);
417}
418
419static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700420 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700421{
422 struct bcm_sysport_priv *priv = netdev_priv(dev);
423 struct device *kdev = &priv->pdev->dev;
424 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
425
426 if (!device_can_wakeup(kdev))
427 return -ENOTSUPP;
428
429 if (wol->wolopts & ~supported)
430 return -EINVAL;
431
432 /* Program the SecureOn password */
433 if (wol->wolopts & WAKE_MAGICSECURE) {
434 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700435 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700436 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700437 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700438 }
439
440 /* Flag the device and relevant IRQ as wakeup capable */
441 if (wol->wolopts) {
442 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700443 if (priv->wol_irq_disabled)
444 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700445 priv->wol_irq_disabled = 0;
446 } else {
447 device_set_wakeup_enable(kdev, 0);
448 /* Avoid unbalanced disable_irq_wake calls */
449 if (!priv->wol_irq_disabled)
450 disable_irq_wake(priv->wol_irq);
451 priv->wol_irq_disabled = 1;
452 }
453
454 priv->wolopts = wol->wolopts;
455
456 return 0;
457}
458
Florian Fainellib1a15e82015-05-11 15:12:41 -0700459static int bcm_sysport_get_coalesce(struct net_device *dev,
460 struct ethtool_coalesce *ec)
461{
462 struct bcm_sysport_priv *priv = netdev_priv(dev);
463 u32 reg;
464
465 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
466
467 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
468 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
469
Florian Fainellid0634862015-05-11 15:12:42 -0700470 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
471
472 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
473 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
474
Florian Fainellib1a15e82015-05-11 15:12:41 -0700475 return 0;
476}
477
478static int bcm_sysport_set_coalesce(struct net_device *dev,
479 struct ethtool_coalesce *ec)
480{
481 struct bcm_sysport_priv *priv = netdev_priv(dev);
482 unsigned int i;
483 u32 reg;
484
Florian Fainellid0634862015-05-11 15:12:42 -0700485 /* Base system clock is 125Mhz, DMA timeout is this reference clock
486 * divided by 1024, which yield roughly 8.192 us, our maximum value has
487 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700488 */
489 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700490 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
491 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
492 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700493 return -EINVAL;
494
Florian Fainellid0634862015-05-11 15:12:42 -0700495 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
496 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700497 return -EINVAL;
498
499 for (i = 0; i < dev->num_tx_queues; i++) {
500 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
501 reg &= ~(RING_INTR_THRESH_MASK |
502 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
503 reg |= ec->tx_max_coalesced_frames;
504 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
505 RING_TIMEOUT_SHIFT;
506 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
507 }
508
Florian Fainellid0634862015-05-11 15:12:42 -0700509 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
510 reg &= ~(RDMA_INTR_THRESH_MASK |
511 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
512 reg |= ec->rx_max_coalesced_frames;
513 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
514 RDMA_TIMEOUT_SHIFT;
515 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
516
Florian Fainellib1a15e82015-05-11 15:12:41 -0700517 return 0;
518}
519
Florian Fainelli80105be2014-04-24 18:08:57 -0700520static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
521{
522 dev_kfree_skb_any(cb->skb);
523 cb->skb = NULL;
524 dma_unmap_addr_set(cb, dma_addr, 0);
525}
526
Florian Fainellic73b0182015-05-28 15:24:43 -0700527static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
528 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700529{
530 struct device *kdev = &priv->pdev->dev;
531 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700532 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700533 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700534
Florian Fainellic73b0182015-05-28 15:24:43 -0700535 /* Allocate a new SKB for a new packet */
536 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
537 if (!skb) {
538 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700539 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700540 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700541 }
542
Florian Fainellic73b0182015-05-28 15:24:43 -0700543 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700544 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700545 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800546 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700547 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700548 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700549 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700550 }
551
Florian Fainellic73b0182015-05-28 15:24:43 -0700552 /* Grab the current SKB on the ring */
553 rx_skb = cb->skb;
554 if (likely(rx_skb))
555 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
556 RX_BUF_LENGTH, DMA_FROM_DEVICE);
557
558 /* Put the new SKB on the ring */
559 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700560 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700561 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700562
563 netif_dbg(priv, rx_status, ndev, "RX refill\n");
564
Florian Fainellic73b0182015-05-28 15:24:43 -0700565 /* Return the current SKB to the caller */
566 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700567}
568
569static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
570{
571 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700572 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700573 unsigned int i;
574
575 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700576 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700577 skb = bcm_sysport_rx_refill(priv, cb);
578 if (skb)
579 dev_kfree_skb(skb);
580 if (!cb->skb)
581 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700582 }
583
Florian Fainellic73b0182015-05-28 15:24:43 -0700584 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700585}
586
587/* Poll the hardware for up to budget packets to process */
588static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
589 unsigned int budget)
590{
Florian Fainelli80105be2014-04-24 18:08:57 -0700591 struct net_device *ndev = priv->netdev;
592 unsigned int processed = 0, to_process;
593 struct bcm_sysport_cb *cb;
594 struct sk_buff *skb;
595 unsigned int p_index;
596 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400597 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700598
599 /* Determine how much we should process since last call */
600 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
601 p_index &= RDMA_PROD_INDEX_MASK;
602
603 if (p_index < priv->rx_c_index)
604 to_process = (RDMA_CONS_INDEX_MASK + 1) -
605 priv->rx_c_index + p_index;
606 else
607 to_process = p_index - priv->rx_c_index;
608
609 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700610 "p_index=%d rx_c_index=%d to_process=%d\n",
611 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700612
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700613 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700614 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700615 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700616
Florian Fainellife24ba02014-09-08 11:37:51 -0700617
618 /* We do not have a backing SKB, so we do not a corresponding
619 * DMA mapping for this incoming packet since
620 * bcm_sysport_rx_refill always either has both skb and mapping
621 * or none.
622 */
623 if (unlikely(!skb)) {
624 netif_err(priv, rx_err, ndev, "out of memory!\n");
625 ndev->stats.rx_dropped++;
626 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700627 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700628 }
629
Florian Fainelli80105be2014-04-24 18:08:57 -0700630 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400631 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700632 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
633 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700634 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700635
Florian Fainelli80105be2014-04-24 18:08:57 -0700636 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700637 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
638 p_index, priv->rx_c_index, priv->rx_read_ptr,
639 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700640
Florian Fainelli80105be2014-04-24 18:08:57 -0700641 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
642 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
643 ndev->stats.rx_dropped++;
644 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700645 dev_kfree_skb_any(skb);
646 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700647 }
648
649 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
650 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700651 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700652 ndev->stats.rx_over_errors++;
653 ndev->stats.rx_dropped++;
654 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700655 dev_kfree_skb_any(skb);
656 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700657 }
658
659 skb_put(skb, len);
660
661 /* Hardware validated our checksum */
662 if (likely(status & DESC_L4_CSUM))
663 skb->ip_summed = CHECKSUM_UNNECESSARY;
664
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700665 /* Hardware pre-pends packets with 2bytes before Ethernet
666 * header plus we have the Receive Status Block, strip off all
667 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700668 */
669 skb_pull(skb, sizeof(*rsb) + 2);
670 len -= (sizeof(*rsb) + 2);
671
672 /* UniMAC may forward CRC */
673 if (priv->crc_fwd) {
674 skb_trim(skb, len - ETH_FCS_LEN);
675 len -= ETH_FCS_LEN;
676 }
677
678 skb->protocol = eth_type_trans(skb, ndev);
679 ndev->stats.rx_packets++;
680 ndev->stats.rx_bytes += len;
681
682 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700683next:
684 processed++;
685 priv->rx_read_ptr++;
686
687 if (priv->rx_read_ptr == priv->num_rx_bds)
688 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700689 }
690
691 return processed;
692}
693
694static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700695 struct bcm_sysport_cb *cb,
696 unsigned int *bytes_compl,
697 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700698{
699 struct device *kdev = &priv->pdev->dev;
700 struct net_device *ndev = priv->netdev;
701
702 if (cb->skb) {
703 ndev->stats.tx_bytes += cb->skb->len;
704 *bytes_compl += cb->skb->len;
705 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700706 dma_unmap_len(cb, dma_len),
707 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700708 ndev->stats.tx_packets++;
709 (*pkts_compl)++;
710 bcm_sysport_free_cb(cb);
711 /* SKB fragment */
712 } else if (dma_unmap_addr(cb, dma_addr)) {
713 ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
714 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700715 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700716 dma_unmap_addr_set(cb, dma_addr, 0);
717 }
718}
719
720/* Reclaim queued SKBs for transmission completion, lockless version */
721static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
722 struct bcm_sysport_tx_ring *ring)
723{
724 struct net_device *ndev = priv->netdev;
725 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
726 unsigned int pkts_compl = 0, bytes_compl = 0;
727 struct bcm_sysport_cb *cb;
728 struct netdev_queue *txq;
729 u32 hw_ind;
730
731 txq = netdev_get_tx_queue(ndev, ring->index);
732
733 /* Compute how many descriptors have been processed since last call */
734 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
735 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
736 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
737
738 last_c_index = ring->c_index;
739 num_tx_cbs = ring->size;
740
741 c_index &= (num_tx_cbs - 1);
742
743 if (c_index >= last_c_index)
744 last_tx_cn = c_index - last_c_index;
745 else
746 last_tx_cn = num_tx_cbs - last_c_index + c_index;
747
748 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700749 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
750 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700751
752 while (last_tx_cn-- > 0) {
753 cb = ring->cbs + last_c_index;
754 bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
755
756 ring->desc_count++;
757 last_c_index++;
758 last_c_index &= (num_tx_cbs - 1);
759 }
760
761 ring->c_index = c_index;
762
763 if (netif_tx_queue_stopped(txq) && pkts_compl)
764 netif_tx_wake_queue(txq);
765
766 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700767 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
768 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700769
770 return pkts_compl;
771}
772
773/* Locked version of the per-ring TX reclaim routine */
774static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
775 struct bcm_sysport_tx_ring *ring)
776{
777 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700778 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700779
Florian Fainellid8498082014-06-05 10:22:15 -0700780 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700781 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainellid8498082014-06-05 10:22:15 -0700782 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700783
784 return released;
785}
786
787static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
788{
789 struct bcm_sysport_tx_ring *ring =
790 container_of(napi, struct bcm_sysport_tx_ring, napi);
791 unsigned int work_done = 0;
792
793 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
794
Florian Fainelli16f62d92014-06-26 10:06:46 -0700795 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700796 napi_complete(napi);
797 /* re-enable TX interrupt */
798 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800799
800 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700801 }
802
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800803 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700804}
805
806static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
807{
808 unsigned int q;
809
810 for (q = 0; q < priv->netdev->num_tx_queues; q++)
811 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
812}
813
814static int bcm_sysport_poll(struct napi_struct *napi, int budget)
815{
816 struct bcm_sysport_priv *priv =
817 container_of(napi, struct bcm_sysport_priv, napi);
818 unsigned int work_done = 0;
819
820 work_done = bcm_sysport_desc_rx(priv, budget);
821
822 priv->rx_c_index += work_done;
823 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
824 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
825
826 if (work_done < budget) {
827 napi_complete(napi);
828 /* re-enable RX interrupts */
829 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
830 }
831
832 return work_done;
833}
834
Florian Fainelli83e82f42014-07-01 21:08:40 -0700835static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
836{
837 u32 reg;
838
839 /* Stop monitoring MPD interrupt */
840 intrl2_0_mask_set(priv, INTRL2_0_MPD);
841
842 /* Clear the MagicPacket detection logic */
843 reg = umac_readl(priv, UMAC_MPD_CTRL);
844 reg &= ~MPD_EN;
845 umac_writel(priv, reg, UMAC_MPD_CTRL);
846
847 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
848}
Florian Fainelli80105be2014-04-24 18:08:57 -0700849
850/* RX and misc interrupt routine */
851static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
852{
853 struct net_device *dev = dev_id;
854 struct bcm_sysport_priv *priv = netdev_priv(dev);
855
856 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
857 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
858 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
859
860 if (unlikely(priv->irq0_stat == 0)) {
861 netdev_warn(priv->netdev, "spurious RX interrupt\n");
862 return IRQ_NONE;
863 }
864
865 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
866 if (likely(napi_schedule_prep(&priv->napi))) {
867 /* disable RX interrupts */
868 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
869 __napi_schedule(&priv->napi);
870 }
871 }
872
873 /* TX ring is full, perform a full reclaim since we do not know
874 * which one would trigger this interrupt
875 */
876 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
877 bcm_sysport_tx_reclaim_all(priv);
878
Florian Fainelli83e82f42014-07-01 21:08:40 -0700879 if (priv->irq0_stat & INTRL2_0_MPD) {
880 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
881 bcm_sysport_resume_from_wol(priv);
882 }
883
Florian Fainelli80105be2014-04-24 18:08:57 -0700884 return IRQ_HANDLED;
885}
886
887/* TX interrupt service routine */
888static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
889{
890 struct net_device *dev = dev_id;
891 struct bcm_sysport_priv *priv = netdev_priv(dev);
892 struct bcm_sysport_tx_ring *txr;
893 unsigned int ring;
894
895 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
896 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
897 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
898
899 if (unlikely(priv->irq1_stat == 0)) {
900 netdev_warn(priv->netdev, "spurious TX interrupt\n");
901 return IRQ_NONE;
902 }
903
904 for (ring = 0; ring < dev->num_tx_queues; ring++) {
905 if (!(priv->irq1_stat & BIT(ring)))
906 continue;
907
908 txr = &priv->tx_rings[ring];
909
910 if (likely(napi_schedule_prep(&txr->napi))) {
911 intrl2_1_mask_set(priv, BIT(ring));
912 __napi_schedule(&txr->napi);
913 }
914 }
915
916 return IRQ_HANDLED;
917}
918
Florian Fainelli83e82f42014-07-01 21:08:40 -0700919static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
920{
921 struct bcm_sysport_priv *priv = dev_id;
922
923 pm_wakeup_event(&priv->pdev->dev, 0);
924
925 return IRQ_HANDLED;
926}
927
Florian Fainellie87474a2014-10-02 09:43:16 -0700928static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
929 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -0700930{
931 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400932 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700933 u32 csum_info;
934 u8 ip_proto;
935 u16 csum_start;
936 u16 ip_ver;
937
938 /* Re-allocate SKB if needed */
939 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
940 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
941 dev_kfree_skb(skb);
942 if (!nskb) {
943 dev->stats.tx_errors++;
944 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -0700945 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700946 }
947 skb = nskb;
948 }
949
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400950 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -0700951 /* Zero-out TSB by default */
952 memset(tsb, 0, sizeof(*tsb));
953
954 if (skb->ip_summed == CHECKSUM_PARTIAL) {
955 ip_ver = htons(skb->protocol);
956 switch (ip_ver) {
957 case ETH_P_IP:
958 ip_proto = ip_hdr(skb)->protocol;
959 break;
960 case ETH_P_IPV6:
961 ip_proto = ipv6_hdr(skb)->nexthdr;
962 break;
963 default:
Florian Fainellie87474a2014-10-02 09:43:16 -0700964 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700965 }
966
967 /* Get the checksum offset and the L4 (transport) offset */
968 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
969 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
970 csum_info |= (csum_start << L4_PTR_SHIFT);
971
972 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
973 csum_info |= L4_LENGTH_VALID;
974 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
975 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700976 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -0700977 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700978 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700979
980 tsb->l4_ptr_dest_map = csum_info;
981 }
982
Florian Fainellie87474a2014-10-02 09:43:16 -0700983 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700984}
985
986static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
987 struct net_device *dev)
988{
989 struct bcm_sysport_priv *priv = netdev_priv(dev);
990 struct device *kdev = &priv->pdev->dev;
991 struct bcm_sysport_tx_ring *ring;
992 struct bcm_sysport_cb *cb;
993 struct netdev_queue *txq;
994 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -0700995 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -0700996 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700997 dma_addr_t mapping;
998 u32 len_status;
999 u16 queue;
1000 int ret;
1001
1002 queue = skb_get_queue_mapping(skb);
1003 txq = netdev_get_tx_queue(dev, queue);
1004 ring = &priv->tx_rings[queue];
1005
Florian Fainellid8498082014-06-05 10:22:15 -07001006 /* lock against tx reclaim in BH context and TX ring full interrupt */
1007 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001008 if (unlikely(ring->desc_count == 0)) {
1009 netif_tx_stop_queue(txq);
1010 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1011 ret = NETDEV_TX_BUSY;
1012 goto out;
1013 }
1014
1015 /* Insert TSB and checksum infos */
1016 if (priv->tsb_en) {
Florian Fainellie87474a2014-10-02 09:43:16 -07001017 skb = bcm_sysport_insert_tsb(skb, dev);
1018 if (!skb) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001019 ret = NETDEV_TX_OK;
1020 goto out;
1021 }
1022 }
1023
Florian Fainellidab531b2014-05-14 19:32:14 -07001024 /* The Ethernet switch we are interfaced with needs packets to be at
1025 * least 64 bytes (including FCS) otherwise they will be discarded when
1026 * they enter the switch port logic. When Broadcom tags are enabled, we
1027 * need to make sure that packets are at least 68 bytes
1028 * (including FCS and tag) because the length verification is done after
1029 * the Broadcom tag is stripped off the ingress packet.
1030 */
1031 if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
1032 ret = NETDEV_TX_OK;
1033 goto out;
1034 }
1035
1036 skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
1037 ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
1038
1039 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001040 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001041 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001042 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001043 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001044 ret = NETDEV_TX_OK;
1045 goto out;
1046 }
1047
1048 /* Remember the SKB for future freeing */
1049 cb = &ring->cbs[ring->curr_desc];
1050 cb->skb = skb;
1051 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001052 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001053
1054 /* Fetch a descriptor entry from our pool */
1055 desc = ring->desc_cpu;
1056
1057 desc->addr_lo = lower_32_bits(mapping);
1058 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001059 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001060 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001061 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001062 if (skb->ip_summed == CHECKSUM_PARTIAL)
1063 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1064
1065 ring->curr_desc++;
1066 if (ring->curr_desc == ring->size)
1067 ring->curr_desc = 0;
1068 ring->desc_count--;
1069
1070 /* Ensure write completion of the descriptor status/length
1071 * in DRAM before the System Port WRITE_PORT register latches
1072 * the value
1073 */
1074 wmb();
1075 desc->addr_status_len = len_status;
1076 wmb();
1077
1078 /* Write this descriptor address to the RING write port */
1079 tdma_port_write_desc_addr(priv, desc, ring->index);
1080
1081 /* Check ring space and update SW control flow */
1082 if (ring->desc_count == 0)
1083 netif_tx_stop_queue(txq);
1084
1085 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001086 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001087
1088 ret = NETDEV_TX_OK;
1089out:
Florian Fainellid8498082014-06-05 10:22:15 -07001090 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001091 return ret;
1092}
1093
1094static void bcm_sysport_tx_timeout(struct net_device *dev)
1095{
1096 netdev_warn(dev, "transmit timeout!\n");
1097
1098 dev->trans_start = jiffies;
1099 dev->stats.tx_errors++;
1100
1101 netif_tx_wake_all_queues(dev);
1102}
1103
1104/* phylib adjust link callback */
1105static void bcm_sysport_adj_link(struct net_device *dev)
1106{
1107 struct bcm_sysport_priv *priv = netdev_priv(dev);
1108 struct phy_device *phydev = priv->phydev;
1109 unsigned int changed = 0;
1110 u32 cmd_bits = 0, reg;
1111
1112 if (priv->old_link != phydev->link) {
1113 changed = 1;
1114 priv->old_link = phydev->link;
1115 }
1116
1117 if (priv->old_duplex != phydev->duplex) {
1118 changed = 1;
1119 priv->old_duplex = phydev->duplex;
1120 }
1121
1122 switch (phydev->speed) {
1123 case SPEED_2500:
1124 cmd_bits = CMD_SPEED_2500;
1125 break;
1126 case SPEED_1000:
1127 cmd_bits = CMD_SPEED_1000;
1128 break;
1129 case SPEED_100:
1130 cmd_bits = CMD_SPEED_100;
1131 break;
1132 case SPEED_10:
1133 cmd_bits = CMD_SPEED_10;
1134 break;
1135 default:
1136 break;
1137 }
1138 cmd_bits <<= CMD_SPEED_SHIFT;
1139
1140 if (phydev->duplex == DUPLEX_HALF)
1141 cmd_bits |= CMD_HD_EN;
1142
1143 if (priv->old_pause != phydev->pause) {
1144 changed = 1;
1145 priv->old_pause = phydev->pause;
1146 }
1147
1148 if (!phydev->pause)
1149 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1150
Florian Fainelli4a804c02014-09-02 11:17:07 -07001151 if (!changed)
1152 return;
1153
1154 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001155 reg = umac_readl(priv, UMAC_CMD);
1156 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001157 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1158 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001159 reg |= cmd_bits;
1160 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001161 }
Florian Fainelli4a804c02014-09-02 11:17:07 -07001162
1163 phy_print_status(priv->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001164}
1165
1166static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1167 unsigned int index)
1168{
1169 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1170 struct device *kdev = &priv->pdev->dev;
1171 size_t size;
1172 void *p;
1173 u32 reg;
1174
1175 /* Simple descriptors partitioning for now */
1176 size = 256;
1177
1178 /* We just need one DMA descriptor which is DMA-able, since writing to
1179 * the port will allocate a new descriptor in its internal linked-list
1180 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001181 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1182 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001183 if (!p) {
1184 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1185 return -ENOMEM;
1186 }
1187
Florian Fainelli40a8a312014-07-09 17:36:47 -07001188 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001189 if (!ring->cbs) {
1190 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1191 return -ENOMEM;
1192 }
1193
1194 /* Initialize SW view of the ring */
1195 spin_lock_init(&ring->lock);
1196 ring->priv = priv;
1197 netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
1198 ring->index = index;
1199 ring->size = size;
1200 ring->alloc_size = ring->size;
1201 ring->desc_cpu = p;
1202 ring->desc_count = ring->size;
1203 ring->curr_desc = 0;
1204
1205 /* Initialize HW ring */
1206 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1207 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1208 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1209 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1210 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1211 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1212
1213 /* Program the number of descriptors as MAX_THRESHOLD and half of
1214 * its size for the hysteresis trigger
1215 */
1216 tdma_writel(priv, ring->size |
1217 1 << RING_HYST_THRESH_SHIFT,
1218 TDMA_DESC_RING_MAX_HYST(index));
1219
1220 /* Enable the ring queue in the arbiter */
1221 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1222 reg |= (1 << index);
1223 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1224
1225 napi_enable(&ring->napi);
1226
1227 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001228 "TDMA cfg, size=%d, desc_cpu=%p\n",
1229 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001230
1231 return 0;
1232}
1233
1234static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001235 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001236{
1237 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1238 struct device *kdev = &priv->pdev->dev;
1239 u32 reg;
1240
1241 /* Caller should stop the TDMA engine */
1242 reg = tdma_readl(priv, TDMA_STATUS);
1243 if (!(reg & TDMA_DISABLED))
1244 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1245
Florian Fainelli914adb52014-10-31 15:51:35 -07001246 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1247 * fail, so by checking this pointer we know whether the TX ring was
1248 * fully initialized or not.
1249 */
1250 if (!ring->cbs)
1251 return;
1252
Florian Fainelli80105be2014-04-24 18:08:57 -07001253 napi_disable(&ring->napi);
1254 netif_napi_del(&ring->napi);
1255
1256 bcm_sysport_tx_reclaim(priv, ring);
1257
1258 kfree(ring->cbs);
1259 ring->cbs = NULL;
1260
1261 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001262 dma_free_coherent(kdev, sizeof(struct dma_desc),
1263 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001264 ring->desc_dma = 0;
1265 }
1266 ring->size = 0;
1267 ring->alloc_size = 0;
1268
1269 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1270}
1271
1272/* RDMA helper */
1273static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001274 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001275{
1276 unsigned int timeout = 1000;
1277 u32 reg;
1278
1279 reg = rdma_readl(priv, RDMA_CONTROL);
1280 if (enable)
1281 reg |= RDMA_EN;
1282 else
1283 reg &= ~RDMA_EN;
1284 rdma_writel(priv, reg, RDMA_CONTROL);
1285
1286 /* Poll for RMDA disabling completion */
1287 do {
1288 reg = rdma_readl(priv, RDMA_STATUS);
1289 if (!!(reg & RDMA_DISABLED) == !enable)
1290 return 0;
1291 usleep_range(1000, 2000);
1292 } while (timeout-- > 0);
1293
1294 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1295
1296 return -ETIMEDOUT;
1297}
1298
1299/* TDMA helper */
1300static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001301 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001302{
1303 unsigned int timeout = 1000;
1304 u32 reg;
1305
1306 reg = tdma_readl(priv, TDMA_CONTROL);
1307 if (enable)
1308 reg |= TDMA_EN;
1309 else
1310 reg &= ~TDMA_EN;
1311 tdma_writel(priv, reg, TDMA_CONTROL);
1312
1313 /* Poll for TMDA disabling completion */
1314 do {
1315 reg = tdma_readl(priv, TDMA_STATUS);
1316 if (!!(reg & TDMA_DISABLED) == !enable)
1317 return 0;
1318
1319 usleep_range(1000, 2000);
1320 } while (timeout-- > 0);
1321
1322 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1323
1324 return -ETIMEDOUT;
1325}
1326
1327static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1328{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001329 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001330 u32 reg;
1331 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001332 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001333
1334 /* Initialize SW view of the RX ring */
1335 priv->num_rx_bds = NUM_RX_DESC;
1336 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001337 priv->rx_c_index = 0;
1338 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001339 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1340 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001341 if (!priv->rx_cbs) {
1342 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1343 return -ENOMEM;
1344 }
1345
Florian Fainellibaf387a2015-05-28 15:24:42 -07001346 for (i = 0; i < priv->num_rx_bds; i++) {
1347 cb = priv->rx_cbs + i;
1348 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1349 }
1350
Florian Fainelli80105be2014-04-24 18:08:57 -07001351 ret = bcm_sysport_alloc_rx_bufs(priv);
1352 if (ret) {
1353 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1354 return ret;
1355 }
1356
1357 /* Initialize HW, ensure RDMA is disabled */
1358 reg = rdma_readl(priv, RDMA_STATUS);
1359 if (!(reg & RDMA_DISABLED))
1360 rdma_enable_set(priv, 0);
1361
1362 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1363 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1364 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1365 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1366 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1367 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1368 /* Operate the queue in ring mode */
1369 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1370 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1371 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
1372 rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
1373
1374 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1375
1376 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001377 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1378 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001379
1380 return 0;
1381}
1382
1383static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1384{
1385 struct bcm_sysport_cb *cb;
1386 unsigned int i;
1387 u32 reg;
1388
1389 /* Caller should ensure RDMA is disabled */
1390 reg = rdma_readl(priv, RDMA_STATUS);
1391 if (!(reg & RDMA_DISABLED))
1392 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1393
1394 for (i = 0; i < priv->num_rx_bds; i++) {
1395 cb = &priv->rx_cbs[i];
1396 if (dma_unmap_addr(cb, dma_addr))
1397 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001398 dma_unmap_addr(cb, dma_addr),
1399 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001400 bcm_sysport_free_cb(cb);
1401 }
1402
1403 kfree(priv->rx_cbs);
1404 priv->rx_cbs = NULL;
1405
1406 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1407}
1408
1409static void bcm_sysport_set_rx_mode(struct net_device *dev)
1410{
1411 struct bcm_sysport_priv *priv = netdev_priv(dev);
1412 u32 reg;
1413
1414 reg = umac_readl(priv, UMAC_CMD);
1415 if (dev->flags & IFF_PROMISC)
1416 reg |= CMD_PROMISC;
1417 else
1418 reg &= ~CMD_PROMISC;
1419 umac_writel(priv, reg, UMAC_CMD);
1420
1421 /* No support for ALLMULTI */
1422 if (dev->flags & IFF_ALLMULTI)
1423 return;
1424}
1425
1426static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001427 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001428{
1429 u32 reg;
1430
1431 reg = umac_readl(priv, UMAC_CMD);
1432 if (enable)
Florian Fainelli18e21b02014-07-01 21:08:36 -07001433 reg |= mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001434 else
Florian Fainelli18e21b02014-07-01 21:08:36 -07001435 reg &= ~mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001436 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli00b91c62014-05-15 14:33:53 -07001437
1438 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1439 * to be processed (1 msec).
1440 */
1441 if (enable == 0)
1442 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001443}
1444
Florian Fainelli412bce82014-06-26 10:06:45 -07001445static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001446{
Florian Fainelli80105be2014-04-24 18:08:57 -07001447 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001448
Florian Fainelli412bce82014-06-26 10:06:45 -07001449 reg = umac_readl(priv, UMAC_CMD);
1450 reg |= CMD_SW_RESET;
1451 umac_writel(priv, reg, UMAC_CMD);
1452 udelay(10);
1453 reg = umac_readl(priv, UMAC_CMD);
1454 reg &= ~CMD_SW_RESET;
1455 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001456}
1457
1458static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001459 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001460{
1461 umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
1462 (addr[2] << 8) | addr[3], UMAC_MAC0);
1463 umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
1464}
1465
1466static void topctrl_flush(struct bcm_sysport_priv *priv)
1467{
1468 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1469 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1470 mdelay(1);
1471 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1472 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1473}
1474
Florian Fainellifb3b5962014-12-08 15:59:18 -08001475static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1476{
1477 struct bcm_sysport_priv *priv = netdev_priv(dev);
1478 struct sockaddr *addr = p;
1479
1480 if (!is_valid_ether_addr(addr->sa_data))
1481 return -EINVAL;
1482
1483 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1484
1485 /* interface is disabled, changes to MAC will be reflected on next
1486 * open call
1487 */
1488 if (!netif_running(dev))
1489 return 0;
1490
1491 umac_set_hw_addr(priv, dev->dev_addr);
1492
1493 return 0;
1494}
1495
Florian Fainellib02e6d92014-07-01 21:08:37 -07001496static void bcm_sysport_netif_start(struct net_device *dev)
1497{
1498 struct bcm_sysport_priv *priv = netdev_priv(dev);
1499
1500 /* Enable NAPI */
1501 napi_enable(&priv->napi);
1502
Florian Fainelli8edf0042014-10-28 11:12:00 -07001503 /* Enable RX interrupt and TX ring full interrupt */
1504 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1505
Florian Fainellib02e6d92014-07-01 21:08:37 -07001506 phy_start(priv->phydev);
1507
1508 /* Enable TX interrupts for the 32 TXQs */
1509 intrl2_1_mask_clear(priv, 0xffffffff);
1510
1511 /* Last call before we start the real business */
1512 netif_tx_start_all_queues(dev);
1513}
1514
Florian Fainelli40755a02014-07-01 21:08:38 -07001515static void rbuf_init(struct bcm_sysport_priv *priv)
1516{
1517 u32 reg;
1518
1519 reg = rbuf_readl(priv, RBUF_CONTROL);
1520 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
1521 rbuf_writel(priv, reg, RBUF_CONTROL);
1522}
1523
Florian Fainelli80105be2014-04-24 18:08:57 -07001524static int bcm_sysport_open(struct net_device *dev)
1525{
1526 struct bcm_sysport_priv *priv = netdev_priv(dev);
1527 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001528 int ret;
1529
1530 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001531 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001532
1533 /* Flush TX and RX FIFOs at TOPCTRL level */
1534 topctrl_flush(priv);
1535
1536 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001537 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001538
1539 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001540 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001541
1542 /* Set maximum frame length */
1543 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1544
1545 /* Set MAC address */
1546 umac_set_hw_addr(priv, dev->dev_addr);
1547
1548 /* Read CRC forward */
1549 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1550
Florian Fainelli186534a2014-05-22 09:47:46 -07001551 priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1552 0, priv->phy_interface);
Florian Fainelli80105be2014-04-24 18:08:57 -07001553 if (!priv->phydev) {
1554 netdev_err(dev, "could not attach to PHY\n");
1555 return -ENODEV;
1556 }
1557
1558 /* Reset house keeping link status */
1559 priv->old_duplex = -1;
1560 priv->old_link = -1;
1561 priv->old_pause = -1;
1562
1563 /* mask all interrupts and request them */
1564 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1565 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1566 intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1567 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1568 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1569 intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1570
1571 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1572 if (ret) {
1573 netdev_err(dev, "failed to request RX interrupt\n");
1574 goto out_phy_disconnect;
1575 }
1576
1577 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
1578 if (ret) {
1579 netdev_err(dev, "failed to request TX interrupt\n");
1580 goto out_free_irq0;
1581 }
1582
1583 /* Initialize both hardware and software ring */
1584 for (i = 0; i < dev->num_tx_queues; i++) {
1585 ret = bcm_sysport_init_tx_ring(priv, i);
1586 if (ret) {
1587 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001588 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001589 goto out_free_tx_ring;
1590 }
1591 }
1592
1593 /* Initialize linked-list */
1594 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1595
1596 /* Initialize RX ring */
1597 ret = bcm_sysport_init_rx_ring(priv);
1598 if (ret) {
1599 netdev_err(dev, "failed to initialize RX ring\n");
1600 goto out_free_rx_ring;
1601 }
1602
1603 /* Turn on RDMA */
1604 ret = rdma_enable_set(priv, 1);
1605 if (ret)
1606 goto out_free_rx_ring;
1607
Florian Fainelli80105be2014-04-24 18:08:57 -07001608 /* Turn on TDMA */
1609 ret = tdma_enable_set(priv, 1);
1610 if (ret)
1611 goto out_clear_rx_int;
1612
Florian Fainelli80105be2014-04-24 18:08:57 -07001613 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001614 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001615
Florian Fainellib02e6d92014-07-01 21:08:37 -07001616 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001617
1618 return 0;
1619
1620out_clear_rx_int:
1621 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1622out_free_rx_ring:
1623 bcm_sysport_fini_rx_ring(priv);
1624out_free_tx_ring:
1625 for (i = 0; i < dev->num_tx_queues; i++)
1626 bcm_sysport_fini_tx_ring(priv, i);
1627 free_irq(priv->irq1, dev);
1628out_free_irq0:
1629 free_irq(priv->irq0, dev);
1630out_phy_disconnect:
1631 phy_disconnect(priv->phydev);
1632 return ret;
1633}
1634
Florian Fainellib02e6d92014-07-01 21:08:37 -07001635static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001636{
1637 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001638
1639 /* stop all software from updating hardware */
1640 netif_tx_stop_all_queues(dev);
1641 napi_disable(&priv->napi);
1642 phy_stop(priv->phydev);
1643
1644 /* mask all interrupts */
1645 intrl2_0_mask_set(priv, 0xffffffff);
1646 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1647 intrl2_1_mask_set(priv, 0xffffffff);
1648 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001649}
1650
1651static int bcm_sysport_stop(struct net_device *dev)
1652{
1653 struct bcm_sysport_priv *priv = netdev_priv(dev);
1654 unsigned int i;
1655 int ret;
1656
1657 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001658
1659 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001660 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001661
1662 ret = tdma_enable_set(priv, 0);
1663 if (ret) {
1664 netdev_err(dev, "timeout disabling RDMA\n");
1665 return ret;
1666 }
1667
1668 /* Wait for a maximum packet size to be drained */
1669 usleep_range(2000, 3000);
1670
1671 ret = rdma_enable_set(priv, 0);
1672 if (ret) {
1673 netdev_err(dev, "timeout disabling TDMA\n");
1674 return ret;
1675 }
1676
1677 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001678 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001679
1680 /* Free RX/TX rings SW structures */
1681 for (i = 0; i < dev->num_tx_queues; i++)
1682 bcm_sysport_fini_tx_ring(priv, i);
1683 bcm_sysport_fini_rx_ring(priv);
1684
1685 free_irq(priv->irq0, dev);
1686 free_irq(priv->irq1, dev);
1687
1688 /* Disconnect from PHY */
1689 phy_disconnect(priv->phydev);
1690
1691 return 0;
1692}
1693
1694static struct ethtool_ops bcm_sysport_ethtool_ops = {
1695 .get_settings = bcm_sysport_get_settings,
1696 .set_settings = bcm_sysport_set_settings,
1697 .get_drvinfo = bcm_sysport_get_drvinfo,
1698 .get_msglevel = bcm_sysport_get_msglvl,
1699 .set_msglevel = bcm_sysport_set_msglvl,
1700 .get_link = ethtool_op_get_link,
1701 .get_strings = bcm_sysport_get_strings,
1702 .get_ethtool_stats = bcm_sysport_get_stats,
1703 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001704 .get_wol = bcm_sysport_get_wol,
1705 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001706 .get_coalesce = bcm_sysport_get_coalesce,
1707 .set_coalesce = bcm_sysport_set_coalesce,
Florian Fainelli80105be2014-04-24 18:08:57 -07001708};
1709
1710static const struct net_device_ops bcm_sysport_netdev_ops = {
1711 .ndo_start_xmit = bcm_sysport_xmit,
1712 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1713 .ndo_open = bcm_sysport_open,
1714 .ndo_stop = bcm_sysport_stop,
1715 .ndo_set_features = bcm_sysport_set_features,
1716 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001717 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli80105be2014-04-24 18:08:57 -07001718};
1719
1720#define REV_FMT "v%2x.%02x"
1721
1722static int bcm_sysport_probe(struct platform_device *pdev)
1723{
1724 struct bcm_sysport_priv *priv;
1725 struct device_node *dn;
1726 struct net_device *dev;
1727 const void *macaddr;
1728 struct resource *r;
1729 u32 txq, rxq;
1730 int ret;
1731
1732 dn = pdev->dev.of_node;
1733 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1734
1735 /* Read the Transmit/Receive Queue properties */
1736 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
1737 txq = TDMA_NUM_RINGS;
1738 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
1739 rxq = 1;
1740
1741 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
1742 if (!dev)
1743 return -ENOMEM;
1744
1745 /* Initialize private members */
1746 priv = netdev_priv(dev);
1747
1748 priv->irq0 = platform_get_irq(pdev, 0);
1749 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001750 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli80105be2014-04-24 18:08:57 -07001751 if (priv->irq0 <= 0 || priv->irq1 <= 0) {
1752 dev_err(&pdev->dev, "invalid interrupts\n");
1753 ret = -EINVAL;
1754 goto err;
1755 }
1756
Jingoo Han126e6122014-05-14 12:15:42 +09001757 priv->base = devm_ioremap_resource(&pdev->dev, r);
1758 if (IS_ERR(priv->base)) {
1759 ret = PTR_ERR(priv->base);
Florian Fainelli80105be2014-04-24 18:08:57 -07001760 goto err;
1761 }
1762
1763 priv->netdev = dev;
1764 priv->pdev = pdev;
1765
1766 priv->phy_interface = of_get_phy_mode(dn);
1767 /* Default to GMII interface mode */
1768 if (priv->phy_interface < 0)
1769 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
1770
Florian Fainelli186534a2014-05-22 09:47:46 -07001771 /* In the case of a fixed PHY, the DT node associated
1772 * to the PHY is the Ethernet MAC DT node.
1773 */
1774 if (of_phy_is_fixed_link(dn)) {
1775 ret = of_phy_register_fixed_link(dn);
1776 if (ret) {
1777 dev_err(&pdev->dev, "failed to register fixed PHY\n");
1778 goto err;
1779 }
1780
1781 priv->phy_dn = dn;
1782 }
1783
Florian Fainelli80105be2014-04-24 18:08:57 -07001784 /* Initialize netdevice members */
1785 macaddr = of_get_mac_address(dn);
1786 if (!macaddr || !is_valid_ether_addr(macaddr)) {
1787 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
1788 random_ether_addr(dev->dev_addr);
1789 } else {
1790 ether_addr_copy(dev->dev_addr, macaddr);
1791 }
1792
1793 SET_NETDEV_DEV(dev, &pdev->dev);
1794 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001795 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07001796 dev->netdev_ops = &bcm_sysport_netdev_ops;
1797 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
1798
1799 /* HW supported features, none enabled by default */
1800 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
1801 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1802
Florian Fainelli83e82f42014-07-01 21:08:40 -07001803 /* Request the WOL interrupt and advertise suspend if available */
1804 priv->wol_irq_disabled = 1;
1805 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001806 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001807 if (!ret)
1808 device_set_wakeup_capable(&pdev->dev, 1);
1809
Florian Fainelli80105be2014-04-24 18:08:57 -07001810 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001811 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
1812 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07001813
Florian Fainellif532e742014-06-05 10:22:18 -07001814 /* libphy will adjust the link state accordingly */
1815 netif_carrier_off(dev);
1816
Florian Fainelli80105be2014-04-24 18:08:57 -07001817 ret = register_netdev(dev);
1818 if (ret) {
1819 dev_err(&pdev->dev, "failed to register net_device\n");
1820 goto err;
1821 }
1822
1823 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
1824 dev_info(&pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001825 "Broadcom SYSTEMPORT" REV_FMT
1826 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
1827 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
1828 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07001829
1830 return 0;
1831err:
1832 free_netdev(dev);
1833 return ret;
1834}
1835
1836static int bcm_sysport_remove(struct platform_device *pdev)
1837{
1838 struct net_device *dev = dev_get_drvdata(&pdev->dev);
1839
1840 /* Not much to do, ndo_close has been called
1841 * and we use managed allocations
1842 */
1843 unregister_netdev(dev);
1844 free_netdev(dev);
1845 dev_set_drvdata(&pdev->dev, NULL);
1846
1847 return 0;
1848}
1849
Florian Fainelli40755a02014-07-01 21:08:38 -07001850#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07001851static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
1852{
1853 struct net_device *ndev = priv->netdev;
1854 unsigned int timeout = 1000;
1855 u32 reg;
1856
1857 /* Password has already been programmed */
1858 reg = umac_readl(priv, UMAC_MPD_CTRL);
1859 reg |= MPD_EN;
1860 reg &= ~PSW_EN;
1861 if (priv->wolopts & WAKE_MAGICSECURE)
1862 reg |= PSW_EN;
1863 umac_writel(priv, reg, UMAC_MPD_CTRL);
1864
1865 /* Make sure RBUF entered WoL mode as result */
1866 do {
1867 reg = rbuf_readl(priv, RBUF_STATUS);
1868 if (reg & RBUF_WOL_MODE)
1869 break;
1870
1871 udelay(10);
1872 } while (timeout-- > 0);
1873
1874 /* Do not leave the UniMAC RBUF matching only MPD packets */
1875 if (!timeout) {
1876 reg = umac_readl(priv, UMAC_MPD_CTRL);
1877 reg &= ~MPD_EN;
1878 umac_writel(priv, reg, UMAC_MPD_CTRL);
1879 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
1880 return -ETIMEDOUT;
1881 }
1882
1883 /* UniMAC receive needs to be turned on */
1884 umac_enable_set(priv, CMD_RX_EN, 1);
1885
1886 /* Enable the interrupt wake-up source */
1887 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
1888
1889 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
1890
1891 return 0;
1892}
1893
Florian Fainelli40755a02014-07-01 21:08:38 -07001894static int bcm_sysport_suspend(struct device *d)
1895{
1896 struct net_device *dev = dev_get_drvdata(d);
1897 struct bcm_sysport_priv *priv = netdev_priv(dev);
1898 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07001899 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001900 u32 reg;
1901
1902 if (!netif_running(dev))
1903 return 0;
1904
1905 bcm_sysport_netif_stop(dev);
1906
1907 phy_suspend(priv->phydev);
1908
1909 netif_device_detach(dev);
1910
1911 /* Disable UniMAC RX */
1912 umac_enable_set(priv, CMD_RX_EN, 0);
1913
1914 ret = rdma_enable_set(priv, 0);
1915 if (ret) {
1916 netdev_err(dev, "RDMA timeout!\n");
1917 return ret;
1918 }
1919
1920 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07001921 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07001922 reg = rxchk_readl(priv, RXCHK_CONTROL);
1923 reg &= ~RXCHK_EN;
1924 rxchk_writel(priv, reg, RXCHK_CONTROL);
1925 }
1926
1927 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07001928 if (!priv->wolopts)
1929 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07001930
1931 ret = tdma_enable_set(priv, 0);
1932 if (ret) {
1933 netdev_err(dev, "TDMA timeout!\n");
1934 return ret;
1935 }
1936
1937 /* Wait for a packet boundary */
1938 usleep_range(2000, 3000);
1939
1940 umac_enable_set(priv, CMD_TX_EN, 0);
1941
1942 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1943
1944 /* Free RX/TX rings SW structures */
1945 for (i = 0; i < dev->num_tx_queues; i++)
1946 bcm_sysport_fini_tx_ring(priv, i);
1947 bcm_sysport_fini_rx_ring(priv);
1948
Florian Fainelli83e82f42014-07-01 21:08:40 -07001949 /* Get prepared for Wake-on-LAN */
1950 if (device_may_wakeup(d) && priv->wolopts)
1951 ret = bcm_sysport_suspend_to_wol(priv);
1952
1953 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07001954}
1955
1956static int bcm_sysport_resume(struct device *d)
1957{
1958 struct net_device *dev = dev_get_drvdata(d);
1959 struct bcm_sysport_priv *priv = netdev_priv(dev);
1960 unsigned int i;
1961 u32 reg;
1962 int ret;
1963
1964 if (!netif_running(dev))
1965 return 0;
1966
Florian Fainelli704d33e2014-10-28 11:12:01 -07001967 umac_reset(priv);
1968
Florian Fainelli83e82f42014-07-01 21:08:40 -07001969 /* We may have been suspended and never received a WOL event that
1970 * would turn off MPD detection, take care of that now
1971 */
1972 bcm_sysport_resume_from_wol(priv);
1973
Florian Fainelli40755a02014-07-01 21:08:38 -07001974 /* Initialize both hardware and software ring */
1975 for (i = 0; i < dev->num_tx_queues; i++) {
1976 ret = bcm_sysport_init_tx_ring(priv, i);
1977 if (ret) {
1978 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001979 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07001980 goto out_free_tx_rings;
1981 }
1982 }
1983
1984 /* Initialize linked-list */
1985 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1986
1987 /* Initialize RX ring */
1988 ret = bcm_sysport_init_rx_ring(priv);
1989 if (ret) {
1990 netdev_err(dev, "failed to initialize RX ring\n");
1991 goto out_free_rx_ring;
1992 }
1993
1994 netif_device_attach(dev);
1995
Florian Fainelli40755a02014-07-01 21:08:38 -07001996 /* RX pipe enable */
1997 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1998
1999 ret = rdma_enable_set(priv, 1);
2000 if (ret) {
2001 netdev_err(dev, "failed to enable RDMA\n");
2002 goto out_free_rx_ring;
2003 }
2004
2005 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002006 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002007 reg = rxchk_readl(priv, RXCHK_CONTROL);
2008 reg |= RXCHK_EN;
2009 rxchk_writel(priv, reg, RXCHK_CONTROL);
2010 }
2011
2012 rbuf_init(priv);
2013
2014 /* Set maximum frame length */
2015 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2016
2017 /* Set MAC address */
2018 umac_set_hw_addr(priv, dev->dev_addr);
2019
2020 umac_enable_set(priv, CMD_RX_EN, 1);
2021
2022 /* TX pipe enable */
2023 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2024
2025 umac_enable_set(priv, CMD_TX_EN, 1);
2026
2027 ret = tdma_enable_set(priv, 1);
2028 if (ret) {
2029 netdev_err(dev, "TDMA timeout!\n");
2030 goto out_free_rx_ring;
2031 }
2032
2033 phy_resume(priv->phydev);
2034
2035 bcm_sysport_netif_start(dev);
2036
2037 return 0;
2038
2039out_free_rx_ring:
2040 bcm_sysport_fini_rx_ring(priv);
2041out_free_tx_rings:
2042 for (i = 0; i < dev->num_tx_queues; i++)
2043 bcm_sysport_fini_tx_ring(priv, i);
2044 return ret;
2045}
2046#endif
2047
2048static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2049 bcm_sysport_suspend, bcm_sysport_resume);
2050
Florian Fainelli80105be2014-04-24 18:08:57 -07002051static const struct of_device_id bcm_sysport_of_match[] = {
2052 { .compatible = "brcm,systemport-v1.00" },
2053 { .compatible = "brcm,systemport" },
2054 { /* sentinel */ }
2055};
2056
2057static struct platform_driver bcm_sysport_driver = {
2058 .probe = bcm_sysport_probe,
2059 .remove = bcm_sysport_remove,
2060 .driver = {
2061 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002062 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002063 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002064 },
2065};
2066module_platform_driver(bcm_sysport_driver);
2067
2068MODULE_AUTHOR("Broadcom Corporation");
2069MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2070MODULE_ALIAS("platform:brcm-systemport");
2071MODULE_LICENSE("GPL");