blob: 267330ccd5951fd6e370aca9122e52665df47e28 [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
46BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
47BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
48BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
54/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
55 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
56 */
57#define BCM_SYSPORT_INTR_L2(which) \
58static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
59 u32 mask) \
60{ \
61 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
62 priv->irq##which##_mask &= ~(mask); \
63} \
64static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
65 u32 mask) \
66{ \
67 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
68 priv->irq##which##_mask |= (mask); \
69} \
70
71BCM_SYSPORT_INTR_L2(0)
72BCM_SYSPORT_INTR_L2(1)
73
74/* Register accesses to GISB/RBUS registers are expensive (few hundred
75 * nanoseconds), so keep the check for 64-bits explicit here to save
76 * one register write per-packet on 32-bits platforms.
77 */
78static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
79 void __iomem *d,
80 dma_addr_t addr)
81{
82#ifdef CONFIG_PHYS_ADDR_T_64BIT
83 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070084 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -070085#endif
86 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
87}
88
89static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070090 struct dma_desc *desc,
91 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -070092{
93 /* Ports are latched, so write upper address first */
94 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
95 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
96}
97
98/* Ethtool operations */
99static int bcm_sysport_set_settings(struct net_device *dev,
100 struct ethtool_cmd *cmd)
101{
102 struct bcm_sysport_priv *priv = netdev_priv(dev);
103
104 if (!netif_running(dev))
105 return -EINVAL;
106
107 return phy_ethtool_sset(priv->phydev, cmd);
108}
109
110static int bcm_sysport_get_settings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700111 struct ethtool_cmd *cmd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700112{
113 struct bcm_sysport_priv *priv = netdev_priv(dev);
114
115 if (!netif_running(dev))
116 return -EINVAL;
117
118 return phy_ethtool_gset(priv->phydev, cmd);
119}
120
121static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700122 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700123{
124 struct bcm_sysport_priv *priv = netdev_priv(dev);
125 u32 reg;
126
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700127 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700128 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700129 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700130 reg |= RXCHK_EN;
131 else
132 reg &= ~RXCHK_EN;
133
134 /* If UniMAC forwards CRC, we need to skip over it to get
135 * a valid CHK bit to be set in the per-packet status word
136 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700137 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700138 reg |= RXCHK_SKIP_FCS;
139 else
140 reg &= ~RXCHK_SKIP_FCS;
141
Florian Fainellid09d3032014-08-28 15:11:03 -0700142 /* If Broadcom tags are enabled (e.g: using a switch), make
143 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
144 * tag after the Ethernet MAC Source Address.
145 */
146 if (netdev_uses_dsa(dev))
147 reg |= RXCHK_BRCM_TAG_EN;
148 else
149 reg &= ~RXCHK_BRCM_TAG_EN;
150
Florian Fainelli80105be2014-04-24 18:08:57 -0700151 rxchk_writel(priv, reg, RXCHK_CONTROL);
152
153 return 0;
154}
155
156static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700157 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700158{
159 struct bcm_sysport_priv *priv = netdev_priv(dev);
160 u32 reg;
161
162 /* Hardware transmit checksum requires us to enable the Transmit status
163 * block prepended to the packet contents
164 */
165 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
166 reg = tdma_readl(priv, TDMA_CONTROL);
167 if (priv->tsb_en)
168 reg |= TSB_EN;
169 else
170 reg &= ~TSB_EN;
171 tdma_writel(priv, reg, TDMA_CONTROL);
172
173 return 0;
174}
175
176static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700177 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700178{
179 netdev_features_t changed = features ^ dev->features;
180 netdev_features_t wanted = dev->wanted_features;
181 int ret = 0;
182
183 if (changed & NETIF_F_RXCSUM)
184 ret = bcm_sysport_set_rx_csum(dev, wanted);
185 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
186 ret = bcm_sysport_set_tx_csum(dev, wanted);
187
188 return ret;
189}
190
191/* Hardware counters must be kept in sync because the order/offset
192 * is important here (order in structure declaration = order in hardware)
193 */
194static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
195 /* general stats */
196 STAT_NETDEV(rx_packets),
197 STAT_NETDEV(tx_packets),
198 STAT_NETDEV(rx_bytes),
199 STAT_NETDEV(tx_bytes),
200 STAT_NETDEV(rx_errors),
201 STAT_NETDEV(tx_errors),
202 STAT_NETDEV(rx_dropped),
203 STAT_NETDEV(tx_dropped),
204 STAT_NETDEV(multicast),
205 /* UniMAC RSV counters */
206 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
207 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
208 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
209 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
210 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
211 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
212 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
213 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
214 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
215 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
216 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
217 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
218 STAT_MIB_RX("rx_multicast", mib.rx.mca),
219 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
220 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
221 STAT_MIB_RX("rx_control", mib.rx.cf),
222 STAT_MIB_RX("rx_pause", mib.rx.pf),
223 STAT_MIB_RX("rx_unknown", mib.rx.uo),
224 STAT_MIB_RX("rx_align", mib.rx.aln),
225 STAT_MIB_RX("rx_outrange", mib.rx.flr),
226 STAT_MIB_RX("rx_code", mib.rx.cde),
227 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
228 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
229 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
230 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
231 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
232 STAT_MIB_RX("rx_unicast", mib.rx.uc),
233 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
234 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
235 /* UniMAC TSV counters */
236 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
237 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
238 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
239 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
240 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
241 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
242 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
243 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
244 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
245 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
246 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
247 STAT_MIB_TX("tx_multicast", mib.tx.mca),
248 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
249 STAT_MIB_TX("tx_pause", mib.tx.pf),
250 STAT_MIB_TX("tx_control", mib.tx.cf),
251 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
252 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
253 STAT_MIB_TX("tx_defer", mib.tx.drf),
254 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
255 STAT_MIB_TX("tx_single_col", mib.tx.scl),
256 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
257 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
258 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
259 STAT_MIB_TX("tx_frags", mib.tx.frg),
260 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
261 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
262 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
263 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
264 STAT_MIB_TX("tx_unicast", mib.tx.uc),
265 /* UniMAC RUNT counters */
266 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
267 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
268 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
269 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
270 /* RXCHK misc statistics */
271 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
272 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700273 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700274 /* RBUF misc statistics */
275 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
276 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800277 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
278 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
279 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli80105be2014-04-24 18:08:57 -0700280};
281
282#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
283
284static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700285 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700286{
287 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
288 strlcpy(info->version, "0.1", sizeof(info->version));
289 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
290 info->n_stats = BCM_SYSPORT_STATS_LEN;
291}
292
293static u32 bcm_sysport_get_msglvl(struct net_device *dev)
294{
295 struct bcm_sysport_priv *priv = netdev_priv(dev);
296
297 return priv->msg_enable;
298}
299
300static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
301{
302 struct bcm_sysport_priv *priv = netdev_priv(dev);
303
304 priv->msg_enable = enable;
305}
306
307static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
308{
309 switch (string_set) {
310 case ETH_SS_STATS:
311 return BCM_SYSPORT_STATS_LEN;
312 default:
313 return -EOPNOTSUPP;
314 }
315}
316
317static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700318 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700319{
320 int i;
321
322 switch (stringset) {
323 case ETH_SS_STATS:
324 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
325 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700326 bcm_sysport_gstrings_stats[i].stat_string,
327 ETH_GSTRING_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700328 }
329 break;
330 default:
331 break;
332 }
333}
334
335static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
336{
337 int i, j = 0;
338
339 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
340 const struct bcm_sysport_stats *s;
341 u8 offset = 0;
342 u32 val = 0;
343 char *p;
344
345 s = &bcm_sysport_gstrings_stats[i];
346 switch (s->type) {
347 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800348 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700349 continue;
350 case BCM_SYSPORT_STAT_MIB_RX:
351 case BCM_SYSPORT_STAT_MIB_TX:
352 case BCM_SYSPORT_STAT_RUNT:
353 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
354 offset = UMAC_MIB_STAT_OFFSET;
355 val = umac_readl(priv, UMAC_MIB_START + j + offset);
356 break;
357 case BCM_SYSPORT_STAT_RXCHK:
358 val = rxchk_readl(priv, s->reg_offset);
359 if (val == ~0)
360 rxchk_writel(priv, 0, s->reg_offset);
361 break;
362 case BCM_SYSPORT_STAT_RBUF:
363 val = rbuf_readl(priv, s->reg_offset);
364 if (val == ~0)
365 rbuf_writel(priv, 0, s->reg_offset);
366 break;
367 }
368
369 j += s->stat_sizeof;
370 p = (char *)priv + s->stat_offset;
371 *(u32 *)p = val;
372 }
373
374 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
375}
376
377static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700378 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700379{
380 struct bcm_sysport_priv *priv = netdev_priv(dev);
381 int i;
382
383 if (netif_running(dev))
384 bcm_sysport_update_mib_counters(priv);
385
386 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
387 const struct bcm_sysport_stats *s;
388 char *p;
389
390 s = &bcm_sysport_gstrings_stats[i];
391 if (s->type == BCM_SYSPORT_STAT_NETDEV)
392 p = (char *)&dev->stats;
393 else
394 p = (char *)priv;
395 p += s->stat_offset;
396 data[i] = *(u32 *)p;
397 }
398}
399
Florian Fainelli83e82f42014-07-01 21:08:40 -0700400static void bcm_sysport_get_wol(struct net_device *dev,
401 struct ethtool_wolinfo *wol)
402{
403 struct bcm_sysport_priv *priv = netdev_priv(dev);
404 u32 reg;
405
406 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
407 wol->wolopts = priv->wolopts;
408
409 if (!(priv->wolopts & WAKE_MAGICSECURE))
410 return;
411
412 /* Return the programmed SecureOn password */
413 reg = umac_readl(priv, UMAC_PSW_MS);
414 put_unaligned_be16(reg, &wol->sopass[0]);
415 reg = umac_readl(priv, UMAC_PSW_LS);
416 put_unaligned_be32(reg, &wol->sopass[2]);
417}
418
419static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700420 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700421{
422 struct bcm_sysport_priv *priv = netdev_priv(dev);
423 struct device *kdev = &priv->pdev->dev;
424 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
425
426 if (!device_can_wakeup(kdev))
427 return -ENOTSUPP;
428
429 if (wol->wolopts & ~supported)
430 return -EINVAL;
431
432 /* Program the SecureOn password */
433 if (wol->wolopts & WAKE_MAGICSECURE) {
434 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700435 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700436 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700437 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700438 }
439
440 /* Flag the device and relevant IRQ as wakeup capable */
441 if (wol->wolopts) {
442 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700443 if (priv->wol_irq_disabled)
444 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700445 priv->wol_irq_disabled = 0;
446 } else {
447 device_set_wakeup_enable(kdev, 0);
448 /* Avoid unbalanced disable_irq_wake calls */
449 if (!priv->wol_irq_disabled)
450 disable_irq_wake(priv->wol_irq);
451 priv->wol_irq_disabled = 1;
452 }
453
454 priv->wolopts = wol->wolopts;
455
456 return 0;
457}
458
Florian Fainellib1a15e82015-05-11 15:12:41 -0700459static int bcm_sysport_get_coalesce(struct net_device *dev,
460 struct ethtool_coalesce *ec)
461{
462 struct bcm_sysport_priv *priv = netdev_priv(dev);
463 u32 reg;
464
465 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
466
467 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
468 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
469
Florian Fainellid0634862015-05-11 15:12:42 -0700470 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
471
472 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
473 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
474
Florian Fainellib1a15e82015-05-11 15:12:41 -0700475 return 0;
476}
477
478static int bcm_sysport_set_coalesce(struct net_device *dev,
479 struct ethtool_coalesce *ec)
480{
481 struct bcm_sysport_priv *priv = netdev_priv(dev);
482 unsigned int i;
483 u32 reg;
484
Florian Fainellid0634862015-05-11 15:12:42 -0700485 /* Base system clock is 125Mhz, DMA timeout is this reference clock
486 * divided by 1024, which yield roughly 8.192 us, our maximum value has
487 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700488 */
489 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700490 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
491 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
492 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700493 return -EINVAL;
494
Florian Fainellid0634862015-05-11 15:12:42 -0700495 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
496 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700497 return -EINVAL;
498
499 for (i = 0; i < dev->num_tx_queues; i++) {
500 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
501 reg &= ~(RING_INTR_THRESH_MASK |
502 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
503 reg |= ec->tx_max_coalesced_frames;
504 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
505 RING_TIMEOUT_SHIFT;
506 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
507 }
508
Florian Fainellid0634862015-05-11 15:12:42 -0700509 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
510 reg &= ~(RDMA_INTR_THRESH_MASK |
511 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
512 reg |= ec->rx_max_coalesced_frames;
513 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
514 RDMA_TIMEOUT_SHIFT;
515 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
516
Florian Fainellib1a15e82015-05-11 15:12:41 -0700517 return 0;
518}
519
Florian Fainelli80105be2014-04-24 18:08:57 -0700520static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
521{
522 dev_kfree_skb_any(cb->skb);
523 cb->skb = NULL;
524 dma_unmap_addr_set(cb, dma_addr, 0);
525}
526
527static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
528 struct bcm_sysport_cb *cb)
529{
530 struct device *kdev = &priv->pdev->dev;
531 struct net_device *ndev = priv->netdev;
532 dma_addr_t mapping;
533 int ret;
534
535 cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
536 if (!cb->skb) {
537 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
538 return -ENOMEM;
539 }
540
541 mapping = dma_map_single(kdev, cb->skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700542 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700543 ret = dma_mapping_error(kdev, mapping);
544 if (ret) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800545 priv->mib.rx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700546 bcm_sysport_free_cb(cb);
547 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
548 return ret;
549 }
550
551 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700552 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700553
554 netif_dbg(priv, rx_status, ndev, "RX refill\n");
555
556 return 0;
557}
558
559static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
560{
561 struct bcm_sysport_cb *cb;
562 int ret = 0;
563 unsigned int i;
564
565 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700566 cb = &priv->rx_cbs[i];
Florian Fainelli80105be2014-04-24 18:08:57 -0700567 if (cb->skb)
568 continue;
569
570 ret = bcm_sysport_rx_refill(priv, cb);
571 if (ret)
572 break;
573 }
574
575 return ret;
576}
577
578/* Poll the hardware for up to budget packets to process */
579static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
580 unsigned int budget)
581{
582 struct device *kdev = &priv->pdev->dev;
583 struct net_device *ndev = priv->netdev;
584 unsigned int processed = 0, to_process;
585 struct bcm_sysport_cb *cb;
586 struct sk_buff *skb;
587 unsigned int p_index;
588 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400589 struct bcm_rsb *rsb;
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800590 int ret;
Florian Fainelli80105be2014-04-24 18:08:57 -0700591
592 /* Determine how much we should process since last call */
593 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
594 p_index &= RDMA_PROD_INDEX_MASK;
595
596 if (p_index < priv->rx_c_index)
597 to_process = (RDMA_CONS_INDEX_MASK + 1) -
598 priv->rx_c_index + p_index;
599 else
600 to_process = p_index - priv->rx_c_index;
601
602 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700603 "p_index=%d rx_c_index=%d to_process=%d\n",
604 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700605
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700606 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700607 cb = &priv->rx_cbs[priv->rx_read_ptr];
608 skb = cb->skb;
Florian Fainellife24ba02014-09-08 11:37:51 -0700609
610 processed++;
611 priv->rx_read_ptr++;
612
613 if (priv->rx_read_ptr == priv->num_rx_bds)
614 priv->rx_read_ptr = 0;
615
616 /* We do not have a backing SKB, so we do not a corresponding
617 * DMA mapping for this incoming packet since
618 * bcm_sysport_rx_refill always either has both skb and mapping
619 * or none.
620 */
621 if (unlikely(!skb)) {
622 netif_err(priv, rx_err, ndev, "out of memory!\n");
623 ndev->stats.rx_dropped++;
624 ndev->stats.rx_errors++;
625 goto refill;
626 }
627
Florian Fainelli80105be2014-04-24 18:08:57 -0700628 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700629 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700630
631 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400632 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700633 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
634 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700635 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700636
Florian Fainelli80105be2014-04-24 18:08:57 -0700637 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700638 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
639 p_index, priv->rx_c_index, priv->rx_read_ptr,
640 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700641
Florian Fainelli80105be2014-04-24 18:08:57 -0700642 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
643 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
644 ndev->stats.rx_dropped++;
645 ndev->stats.rx_errors++;
646 bcm_sysport_free_cb(cb);
647 goto refill;
648 }
649
650 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
651 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700652 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700653 ndev->stats.rx_over_errors++;
654 ndev->stats.rx_dropped++;
655 ndev->stats.rx_errors++;
656 bcm_sysport_free_cb(cb);
657 goto refill;
658 }
659
660 skb_put(skb, len);
661
662 /* Hardware validated our checksum */
663 if (likely(status & DESC_L4_CSUM))
664 skb->ip_summed = CHECKSUM_UNNECESSARY;
665
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700666 /* Hardware pre-pends packets with 2bytes before Ethernet
667 * header plus we have the Receive Status Block, strip off all
668 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700669 */
670 skb_pull(skb, sizeof(*rsb) + 2);
671 len -= (sizeof(*rsb) + 2);
672
673 /* UniMAC may forward CRC */
674 if (priv->crc_fwd) {
675 skb_trim(skb, len - ETH_FCS_LEN);
676 len -= ETH_FCS_LEN;
677 }
678
679 skb->protocol = eth_type_trans(skb, ndev);
680 ndev->stats.rx_packets++;
681 ndev->stats.rx_bytes += len;
682
683 napi_gro_receive(&priv->napi, skb);
684refill:
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800685 ret = bcm_sysport_rx_refill(priv, cb);
686 if (ret)
687 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700688 }
689
690 return processed;
691}
692
693static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700694 struct bcm_sysport_cb *cb,
695 unsigned int *bytes_compl,
696 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700697{
698 struct device *kdev = &priv->pdev->dev;
699 struct net_device *ndev = priv->netdev;
700
701 if (cb->skb) {
702 ndev->stats.tx_bytes += cb->skb->len;
703 *bytes_compl += cb->skb->len;
704 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700705 dma_unmap_len(cb, dma_len),
706 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700707 ndev->stats.tx_packets++;
708 (*pkts_compl)++;
709 bcm_sysport_free_cb(cb);
710 /* SKB fragment */
711 } else if (dma_unmap_addr(cb, dma_addr)) {
712 ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
713 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700714 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700715 dma_unmap_addr_set(cb, dma_addr, 0);
716 }
717}
718
719/* Reclaim queued SKBs for transmission completion, lockless version */
720static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
721 struct bcm_sysport_tx_ring *ring)
722{
723 struct net_device *ndev = priv->netdev;
724 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
725 unsigned int pkts_compl = 0, bytes_compl = 0;
726 struct bcm_sysport_cb *cb;
727 struct netdev_queue *txq;
728 u32 hw_ind;
729
730 txq = netdev_get_tx_queue(ndev, ring->index);
731
732 /* Compute how many descriptors have been processed since last call */
733 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
734 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
735 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
736
737 last_c_index = ring->c_index;
738 num_tx_cbs = ring->size;
739
740 c_index &= (num_tx_cbs - 1);
741
742 if (c_index >= last_c_index)
743 last_tx_cn = c_index - last_c_index;
744 else
745 last_tx_cn = num_tx_cbs - last_c_index + c_index;
746
747 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700748 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
749 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700750
751 while (last_tx_cn-- > 0) {
752 cb = ring->cbs + last_c_index;
753 bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
754
755 ring->desc_count++;
756 last_c_index++;
757 last_c_index &= (num_tx_cbs - 1);
758 }
759
760 ring->c_index = c_index;
761
762 if (netif_tx_queue_stopped(txq) && pkts_compl)
763 netif_tx_wake_queue(txq);
764
765 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700766 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
767 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700768
769 return pkts_compl;
770}
771
772/* Locked version of the per-ring TX reclaim routine */
773static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
774 struct bcm_sysport_tx_ring *ring)
775{
776 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700777 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700778
Florian Fainellid8498082014-06-05 10:22:15 -0700779 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700780 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainellid8498082014-06-05 10:22:15 -0700781 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700782
783 return released;
784}
785
786static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
787{
788 struct bcm_sysport_tx_ring *ring =
789 container_of(napi, struct bcm_sysport_tx_ring, napi);
790 unsigned int work_done = 0;
791
792 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
793
Florian Fainelli16f62d92014-06-26 10:06:46 -0700794 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700795 napi_complete(napi);
796 /* re-enable TX interrupt */
797 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800798
799 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700800 }
801
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800802 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700803}
804
805static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
806{
807 unsigned int q;
808
809 for (q = 0; q < priv->netdev->num_tx_queues; q++)
810 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
811}
812
813static int bcm_sysport_poll(struct napi_struct *napi, int budget)
814{
815 struct bcm_sysport_priv *priv =
816 container_of(napi, struct bcm_sysport_priv, napi);
817 unsigned int work_done = 0;
818
819 work_done = bcm_sysport_desc_rx(priv, budget);
820
821 priv->rx_c_index += work_done;
822 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
823 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
824
825 if (work_done < budget) {
826 napi_complete(napi);
827 /* re-enable RX interrupts */
828 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
829 }
830
831 return work_done;
832}
833
Florian Fainelli83e82f42014-07-01 21:08:40 -0700834static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
835{
836 u32 reg;
837
838 /* Stop monitoring MPD interrupt */
839 intrl2_0_mask_set(priv, INTRL2_0_MPD);
840
841 /* Clear the MagicPacket detection logic */
842 reg = umac_readl(priv, UMAC_MPD_CTRL);
843 reg &= ~MPD_EN;
844 umac_writel(priv, reg, UMAC_MPD_CTRL);
845
846 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
847}
Florian Fainelli80105be2014-04-24 18:08:57 -0700848
849/* RX and misc interrupt routine */
850static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
851{
852 struct net_device *dev = dev_id;
853 struct bcm_sysport_priv *priv = netdev_priv(dev);
854
855 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
856 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
857 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
858
859 if (unlikely(priv->irq0_stat == 0)) {
860 netdev_warn(priv->netdev, "spurious RX interrupt\n");
861 return IRQ_NONE;
862 }
863
864 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
865 if (likely(napi_schedule_prep(&priv->napi))) {
866 /* disable RX interrupts */
867 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
868 __napi_schedule(&priv->napi);
869 }
870 }
871
872 /* TX ring is full, perform a full reclaim since we do not know
873 * which one would trigger this interrupt
874 */
875 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
876 bcm_sysport_tx_reclaim_all(priv);
877
Florian Fainelli83e82f42014-07-01 21:08:40 -0700878 if (priv->irq0_stat & INTRL2_0_MPD) {
879 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
880 bcm_sysport_resume_from_wol(priv);
881 }
882
Florian Fainelli80105be2014-04-24 18:08:57 -0700883 return IRQ_HANDLED;
884}
885
886/* TX interrupt service routine */
887static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
888{
889 struct net_device *dev = dev_id;
890 struct bcm_sysport_priv *priv = netdev_priv(dev);
891 struct bcm_sysport_tx_ring *txr;
892 unsigned int ring;
893
894 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
895 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
896 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
897
898 if (unlikely(priv->irq1_stat == 0)) {
899 netdev_warn(priv->netdev, "spurious TX interrupt\n");
900 return IRQ_NONE;
901 }
902
903 for (ring = 0; ring < dev->num_tx_queues; ring++) {
904 if (!(priv->irq1_stat & BIT(ring)))
905 continue;
906
907 txr = &priv->tx_rings[ring];
908
909 if (likely(napi_schedule_prep(&txr->napi))) {
910 intrl2_1_mask_set(priv, BIT(ring));
911 __napi_schedule(&txr->napi);
912 }
913 }
914
915 return IRQ_HANDLED;
916}
917
Florian Fainelli83e82f42014-07-01 21:08:40 -0700918static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
919{
920 struct bcm_sysport_priv *priv = dev_id;
921
922 pm_wakeup_event(&priv->pdev->dev, 0);
923
924 return IRQ_HANDLED;
925}
926
Florian Fainellie87474a2014-10-02 09:43:16 -0700927static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
928 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -0700929{
930 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400931 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700932 u32 csum_info;
933 u8 ip_proto;
934 u16 csum_start;
935 u16 ip_ver;
936
937 /* Re-allocate SKB if needed */
938 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
939 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
940 dev_kfree_skb(skb);
941 if (!nskb) {
942 dev->stats.tx_errors++;
943 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -0700944 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700945 }
946 skb = nskb;
947 }
948
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400949 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -0700950 /* Zero-out TSB by default */
951 memset(tsb, 0, sizeof(*tsb));
952
953 if (skb->ip_summed == CHECKSUM_PARTIAL) {
954 ip_ver = htons(skb->protocol);
955 switch (ip_ver) {
956 case ETH_P_IP:
957 ip_proto = ip_hdr(skb)->protocol;
958 break;
959 case ETH_P_IPV6:
960 ip_proto = ipv6_hdr(skb)->nexthdr;
961 break;
962 default:
Florian Fainellie87474a2014-10-02 09:43:16 -0700963 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700964 }
965
966 /* Get the checksum offset and the L4 (transport) offset */
967 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
968 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
969 csum_info |= (csum_start << L4_PTR_SHIFT);
970
971 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
972 csum_info |= L4_LENGTH_VALID;
973 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
974 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700975 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -0700976 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700977 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700978
979 tsb->l4_ptr_dest_map = csum_info;
980 }
981
Florian Fainellie87474a2014-10-02 09:43:16 -0700982 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700983}
984
985static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
986 struct net_device *dev)
987{
988 struct bcm_sysport_priv *priv = netdev_priv(dev);
989 struct device *kdev = &priv->pdev->dev;
990 struct bcm_sysport_tx_ring *ring;
991 struct bcm_sysport_cb *cb;
992 struct netdev_queue *txq;
993 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -0700994 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -0700995 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700996 dma_addr_t mapping;
997 u32 len_status;
998 u16 queue;
999 int ret;
1000
1001 queue = skb_get_queue_mapping(skb);
1002 txq = netdev_get_tx_queue(dev, queue);
1003 ring = &priv->tx_rings[queue];
1004
Florian Fainellid8498082014-06-05 10:22:15 -07001005 /* lock against tx reclaim in BH context and TX ring full interrupt */
1006 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001007 if (unlikely(ring->desc_count == 0)) {
1008 netif_tx_stop_queue(txq);
1009 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1010 ret = NETDEV_TX_BUSY;
1011 goto out;
1012 }
1013
1014 /* Insert TSB and checksum infos */
1015 if (priv->tsb_en) {
Florian Fainellie87474a2014-10-02 09:43:16 -07001016 skb = bcm_sysport_insert_tsb(skb, dev);
1017 if (!skb) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001018 ret = NETDEV_TX_OK;
1019 goto out;
1020 }
1021 }
1022
Florian Fainellidab531b2014-05-14 19:32:14 -07001023 /* The Ethernet switch we are interfaced with needs packets to be at
1024 * least 64 bytes (including FCS) otherwise they will be discarded when
1025 * they enter the switch port logic. When Broadcom tags are enabled, we
1026 * need to make sure that packets are at least 68 bytes
1027 * (including FCS and tag) because the length verification is done after
1028 * the Broadcom tag is stripped off the ingress packet.
1029 */
1030 if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
1031 ret = NETDEV_TX_OK;
1032 goto out;
1033 }
1034
1035 skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
1036 ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
1037
1038 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001039 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001040 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001041 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001042 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001043 ret = NETDEV_TX_OK;
1044 goto out;
1045 }
1046
1047 /* Remember the SKB for future freeing */
1048 cb = &ring->cbs[ring->curr_desc];
1049 cb->skb = skb;
1050 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001051 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001052
1053 /* Fetch a descriptor entry from our pool */
1054 desc = ring->desc_cpu;
1055
1056 desc->addr_lo = lower_32_bits(mapping);
1057 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001058 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001059 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001060 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001061 if (skb->ip_summed == CHECKSUM_PARTIAL)
1062 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1063
1064 ring->curr_desc++;
1065 if (ring->curr_desc == ring->size)
1066 ring->curr_desc = 0;
1067 ring->desc_count--;
1068
1069 /* Ensure write completion of the descriptor status/length
1070 * in DRAM before the System Port WRITE_PORT register latches
1071 * the value
1072 */
1073 wmb();
1074 desc->addr_status_len = len_status;
1075 wmb();
1076
1077 /* Write this descriptor address to the RING write port */
1078 tdma_port_write_desc_addr(priv, desc, ring->index);
1079
1080 /* Check ring space and update SW control flow */
1081 if (ring->desc_count == 0)
1082 netif_tx_stop_queue(txq);
1083
1084 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001085 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001086
1087 ret = NETDEV_TX_OK;
1088out:
Florian Fainellid8498082014-06-05 10:22:15 -07001089 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001090 return ret;
1091}
1092
1093static void bcm_sysport_tx_timeout(struct net_device *dev)
1094{
1095 netdev_warn(dev, "transmit timeout!\n");
1096
1097 dev->trans_start = jiffies;
1098 dev->stats.tx_errors++;
1099
1100 netif_tx_wake_all_queues(dev);
1101}
1102
1103/* phylib adjust link callback */
1104static void bcm_sysport_adj_link(struct net_device *dev)
1105{
1106 struct bcm_sysport_priv *priv = netdev_priv(dev);
1107 struct phy_device *phydev = priv->phydev;
1108 unsigned int changed = 0;
1109 u32 cmd_bits = 0, reg;
1110
1111 if (priv->old_link != phydev->link) {
1112 changed = 1;
1113 priv->old_link = phydev->link;
1114 }
1115
1116 if (priv->old_duplex != phydev->duplex) {
1117 changed = 1;
1118 priv->old_duplex = phydev->duplex;
1119 }
1120
1121 switch (phydev->speed) {
1122 case SPEED_2500:
1123 cmd_bits = CMD_SPEED_2500;
1124 break;
1125 case SPEED_1000:
1126 cmd_bits = CMD_SPEED_1000;
1127 break;
1128 case SPEED_100:
1129 cmd_bits = CMD_SPEED_100;
1130 break;
1131 case SPEED_10:
1132 cmd_bits = CMD_SPEED_10;
1133 break;
1134 default:
1135 break;
1136 }
1137 cmd_bits <<= CMD_SPEED_SHIFT;
1138
1139 if (phydev->duplex == DUPLEX_HALF)
1140 cmd_bits |= CMD_HD_EN;
1141
1142 if (priv->old_pause != phydev->pause) {
1143 changed = 1;
1144 priv->old_pause = phydev->pause;
1145 }
1146
1147 if (!phydev->pause)
1148 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1149
Florian Fainelli4a804c02014-09-02 11:17:07 -07001150 if (!changed)
1151 return;
1152
1153 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001154 reg = umac_readl(priv, UMAC_CMD);
1155 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001156 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1157 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001158 reg |= cmd_bits;
1159 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001160 }
Florian Fainelli4a804c02014-09-02 11:17:07 -07001161
1162 phy_print_status(priv->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001163}
1164
1165static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1166 unsigned int index)
1167{
1168 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1169 struct device *kdev = &priv->pdev->dev;
1170 size_t size;
1171 void *p;
1172 u32 reg;
1173
1174 /* Simple descriptors partitioning for now */
1175 size = 256;
1176
1177 /* We just need one DMA descriptor which is DMA-able, since writing to
1178 * the port will allocate a new descriptor in its internal linked-list
1179 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001180 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1181 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001182 if (!p) {
1183 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1184 return -ENOMEM;
1185 }
1186
Florian Fainelli40a8a312014-07-09 17:36:47 -07001187 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001188 if (!ring->cbs) {
1189 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1190 return -ENOMEM;
1191 }
1192
1193 /* Initialize SW view of the ring */
1194 spin_lock_init(&ring->lock);
1195 ring->priv = priv;
1196 netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
1197 ring->index = index;
1198 ring->size = size;
1199 ring->alloc_size = ring->size;
1200 ring->desc_cpu = p;
1201 ring->desc_count = ring->size;
1202 ring->curr_desc = 0;
1203
1204 /* Initialize HW ring */
1205 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1206 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1207 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1208 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1209 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1210 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1211
1212 /* Program the number of descriptors as MAX_THRESHOLD and half of
1213 * its size for the hysteresis trigger
1214 */
1215 tdma_writel(priv, ring->size |
1216 1 << RING_HYST_THRESH_SHIFT,
1217 TDMA_DESC_RING_MAX_HYST(index));
1218
1219 /* Enable the ring queue in the arbiter */
1220 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1221 reg |= (1 << index);
1222 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1223
1224 napi_enable(&ring->napi);
1225
1226 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001227 "TDMA cfg, size=%d, desc_cpu=%p\n",
1228 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001229
1230 return 0;
1231}
1232
1233static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001234 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001235{
1236 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1237 struct device *kdev = &priv->pdev->dev;
1238 u32 reg;
1239
1240 /* Caller should stop the TDMA engine */
1241 reg = tdma_readl(priv, TDMA_STATUS);
1242 if (!(reg & TDMA_DISABLED))
1243 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1244
Florian Fainelli914adb52014-10-31 15:51:35 -07001245 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1246 * fail, so by checking this pointer we know whether the TX ring was
1247 * fully initialized or not.
1248 */
1249 if (!ring->cbs)
1250 return;
1251
Florian Fainelli80105be2014-04-24 18:08:57 -07001252 napi_disable(&ring->napi);
1253 netif_napi_del(&ring->napi);
1254
1255 bcm_sysport_tx_reclaim(priv, ring);
1256
1257 kfree(ring->cbs);
1258 ring->cbs = NULL;
1259
1260 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001261 dma_free_coherent(kdev, sizeof(struct dma_desc),
1262 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001263 ring->desc_dma = 0;
1264 }
1265 ring->size = 0;
1266 ring->alloc_size = 0;
1267
1268 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1269}
1270
1271/* RDMA helper */
1272static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001273 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001274{
1275 unsigned int timeout = 1000;
1276 u32 reg;
1277
1278 reg = rdma_readl(priv, RDMA_CONTROL);
1279 if (enable)
1280 reg |= RDMA_EN;
1281 else
1282 reg &= ~RDMA_EN;
1283 rdma_writel(priv, reg, RDMA_CONTROL);
1284
1285 /* Poll for RMDA disabling completion */
1286 do {
1287 reg = rdma_readl(priv, RDMA_STATUS);
1288 if (!!(reg & RDMA_DISABLED) == !enable)
1289 return 0;
1290 usleep_range(1000, 2000);
1291 } while (timeout-- > 0);
1292
1293 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1294
1295 return -ETIMEDOUT;
1296}
1297
1298/* TDMA helper */
1299static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001300 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001301{
1302 unsigned int timeout = 1000;
1303 u32 reg;
1304
1305 reg = tdma_readl(priv, TDMA_CONTROL);
1306 if (enable)
1307 reg |= TDMA_EN;
1308 else
1309 reg &= ~TDMA_EN;
1310 tdma_writel(priv, reg, TDMA_CONTROL);
1311
1312 /* Poll for TMDA disabling completion */
1313 do {
1314 reg = tdma_readl(priv, TDMA_STATUS);
1315 if (!!(reg & TDMA_DISABLED) == !enable)
1316 return 0;
1317
1318 usleep_range(1000, 2000);
1319 } while (timeout-- > 0);
1320
1321 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1322
1323 return -ETIMEDOUT;
1324}
1325
1326static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1327{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001328 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001329 u32 reg;
1330 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001331 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001332
1333 /* Initialize SW view of the RX ring */
1334 priv->num_rx_bds = NUM_RX_DESC;
1335 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001336 priv->rx_c_index = 0;
1337 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001338 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1339 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001340 if (!priv->rx_cbs) {
1341 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1342 return -ENOMEM;
1343 }
1344
Florian Fainellibaf387a2015-05-28 15:24:42 -07001345 for (i = 0; i < priv->num_rx_bds; i++) {
1346 cb = priv->rx_cbs + i;
1347 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1348 }
1349
Florian Fainelli80105be2014-04-24 18:08:57 -07001350 ret = bcm_sysport_alloc_rx_bufs(priv);
1351 if (ret) {
1352 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1353 return ret;
1354 }
1355
1356 /* Initialize HW, ensure RDMA is disabled */
1357 reg = rdma_readl(priv, RDMA_STATUS);
1358 if (!(reg & RDMA_DISABLED))
1359 rdma_enable_set(priv, 0);
1360
1361 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1362 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1363 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1364 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1365 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1366 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1367 /* Operate the queue in ring mode */
1368 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1369 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1370 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
1371 rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
1372
1373 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1374
1375 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001376 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1377 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001378
1379 return 0;
1380}
1381
1382static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1383{
1384 struct bcm_sysport_cb *cb;
1385 unsigned int i;
1386 u32 reg;
1387
1388 /* Caller should ensure RDMA is disabled */
1389 reg = rdma_readl(priv, RDMA_STATUS);
1390 if (!(reg & RDMA_DISABLED))
1391 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1392
1393 for (i = 0; i < priv->num_rx_bds; i++) {
1394 cb = &priv->rx_cbs[i];
1395 if (dma_unmap_addr(cb, dma_addr))
1396 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001397 dma_unmap_addr(cb, dma_addr),
1398 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001399 bcm_sysport_free_cb(cb);
1400 }
1401
1402 kfree(priv->rx_cbs);
1403 priv->rx_cbs = NULL;
1404
1405 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1406}
1407
1408static void bcm_sysport_set_rx_mode(struct net_device *dev)
1409{
1410 struct bcm_sysport_priv *priv = netdev_priv(dev);
1411 u32 reg;
1412
1413 reg = umac_readl(priv, UMAC_CMD);
1414 if (dev->flags & IFF_PROMISC)
1415 reg |= CMD_PROMISC;
1416 else
1417 reg &= ~CMD_PROMISC;
1418 umac_writel(priv, reg, UMAC_CMD);
1419
1420 /* No support for ALLMULTI */
1421 if (dev->flags & IFF_ALLMULTI)
1422 return;
1423}
1424
1425static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001426 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001427{
1428 u32 reg;
1429
1430 reg = umac_readl(priv, UMAC_CMD);
1431 if (enable)
Florian Fainelli18e21b02014-07-01 21:08:36 -07001432 reg |= mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001433 else
Florian Fainelli18e21b02014-07-01 21:08:36 -07001434 reg &= ~mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001435 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli00b91c62014-05-15 14:33:53 -07001436
1437 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1438 * to be processed (1 msec).
1439 */
1440 if (enable == 0)
1441 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001442}
1443
Florian Fainelli412bce82014-06-26 10:06:45 -07001444static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001445{
Florian Fainelli80105be2014-04-24 18:08:57 -07001446 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001447
Florian Fainelli412bce82014-06-26 10:06:45 -07001448 reg = umac_readl(priv, UMAC_CMD);
1449 reg |= CMD_SW_RESET;
1450 umac_writel(priv, reg, UMAC_CMD);
1451 udelay(10);
1452 reg = umac_readl(priv, UMAC_CMD);
1453 reg &= ~CMD_SW_RESET;
1454 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001455}
1456
1457static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001458 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001459{
1460 umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
1461 (addr[2] << 8) | addr[3], UMAC_MAC0);
1462 umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
1463}
1464
1465static void topctrl_flush(struct bcm_sysport_priv *priv)
1466{
1467 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1468 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1469 mdelay(1);
1470 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1471 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1472}
1473
Florian Fainellifb3b5962014-12-08 15:59:18 -08001474static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1475{
1476 struct bcm_sysport_priv *priv = netdev_priv(dev);
1477 struct sockaddr *addr = p;
1478
1479 if (!is_valid_ether_addr(addr->sa_data))
1480 return -EINVAL;
1481
1482 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1483
1484 /* interface is disabled, changes to MAC will be reflected on next
1485 * open call
1486 */
1487 if (!netif_running(dev))
1488 return 0;
1489
1490 umac_set_hw_addr(priv, dev->dev_addr);
1491
1492 return 0;
1493}
1494
Florian Fainellib02e6d92014-07-01 21:08:37 -07001495static void bcm_sysport_netif_start(struct net_device *dev)
1496{
1497 struct bcm_sysport_priv *priv = netdev_priv(dev);
1498
1499 /* Enable NAPI */
1500 napi_enable(&priv->napi);
1501
Florian Fainelli8edf0042014-10-28 11:12:00 -07001502 /* Enable RX interrupt and TX ring full interrupt */
1503 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1504
Florian Fainellib02e6d92014-07-01 21:08:37 -07001505 phy_start(priv->phydev);
1506
1507 /* Enable TX interrupts for the 32 TXQs */
1508 intrl2_1_mask_clear(priv, 0xffffffff);
1509
1510 /* Last call before we start the real business */
1511 netif_tx_start_all_queues(dev);
1512}
1513
Florian Fainelli40755a02014-07-01 21:08:38 -07001514static void rbuf_init(struct bcm_sysport_priv *priv)
1515{
1516 u32 reg;
1517
1518 reg = rbuf_readl(priv, RBUF_CONTROL);
1519 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
1520 rbuf_writel(priv, reg, RBUF_CONTROL);
1521}
1522
Florian Fainelli80105be2014-04-24 18:08:57 -07001523static int bcm_sysport_open(struct net_device *dev)
1524{
1525 struct bcm_sysport_priv *priv = netdev_priv(dev);
1526 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001527 int ret;
1528
1529 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001530 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001531
1532 /* Flush TX and RX FIFOs at TOPCTRL level */
1533 topctrl_flush(priv);
1534
1535 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001536 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001537
1538 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001539 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001540
1541 /* Set maximum frame length */
1542 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1543
1544 /* Set MAC address */
1545 umac_set_hw_addr(priv, dev->dev_addr);
1546
1547 /* Read CRC forward */
1548 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1549
Florian Fainelli186534a2014-05-22 09:47:46 -07001550 priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1551 0, priv->phy_interface);
Florian Fainelli80105be2014-04-24 18:08:57 -07001552 if (!priv->phydev) {
1553 netdev_err(dev, "could not attach to PHY\n");
1554 return -ENODEV;
1555 }
1556
1557 /* Reset house keeping link status */
1558 priv->old_duplex = -1;
1559 priv->old_link = -1;
1560 priv->old_pause = -1;
1561
1562 /* mask all interrupts and request them */
1563 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1564 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1565 intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1566 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1567 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1568 intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1569
1570 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1571 if (ret) {
1572 netdev_err(dev, "failed to request RX interrupt\n");
1573 goto out_phy_disconnect;
1574 }
1575
1576 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
1577 if (ret) {
1578 netdev_err(dev, "failed to request TX interrupt\n");
1579 goto out_free_irq0;
1580 }
1581
1582 /* Initialize both hardware and software ring */
1583 for (i = 0; i < dev->num_tx_queues; i++) {
1584 ret = bcm_sysport_init_tx_ring(priv, i);
1585 if (ret) {
1586 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001587 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001588 goto out_free_tx_ring;
1589 }
1590 }
1591
1592 /* Initialize linked-list */
1593 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1594
1595 /* Initialize RX ring */
1596 ret = bcm_sysport_init_rx_ring(priv);
1597 if (ret) {
1598 netdev_err(dev, "failed to initialize RX ring\n");
1599 goto out_free_rx_ring;
1600 }
1601
1602 /* Turn on RDMA */
1603 ret = rdma_enable_set(priv, 1);
1604 if (ret)
1605 goto out_free_rx_ring;
1606
Florian Fainelli80105be2014-04-24 18:08:57 -07001607 /* Turn on TDMA */
1608 ret = tdma_enable_set(priv, 1);
1609 if (ret)
1610 goto out_clear_rx_int;
1611
Florian Fainelli80105be2014-04-24 18:08:57 -07001612 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001613 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001614
Florian Fainellib02e6d92014-07-01 21:08:37 -07001615 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001616
1617 return 0;
1618
1619out_clear_rx_int:
1620 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1621out_free_rx_ring:
1622 bcm_sysport_fini_rx_ring(priv);
1623out_free_tx_ring:
1624 for (i = 0; i < dev->num_tx_queues; i++)
1625 bcm_sysport_fini_tx_ring(priv, i);
1626 free_irq(priv->irq1, dev);
1627out_free_irq0:
1628 free_irq(priv->irq0, dev);
1629out_phy_disconnect:
1630 phy_disconnect(priv->phydev);
1631 return ret;
1632}
1633
Florian Fainellib02e6d92014-07-01 21:08:37 -07001634static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001635{
1636 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001637
1638 /* stop all software from updating hardware */
1639 netif_tx_stop_all_queues(dev);
1640 napi_disable(&priv->napi);
1641 phy_stop(priv->phydev);
1642
1643 /* mask all interrupts */
1644 intrl2_0_mask_set(priv, 0xffffffff);
1645 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1646 intrl2_1_mask_set(priv, 0xffffffff);
1647 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001648}
1649
1650static int bcm_sysport_stop(struct net_device *dev)
1651{
1652 struct bcm_sysport_priv *priv = netdev_priv(dev);
1653 unsigned int i;
1654 int ret;
1655
1656 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001657
1658 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001659 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001660
1661 ret = tdma_enable_set(priv, 0);
1662 if (ret) {
1663 netdev_err(dev, "timeout disabling RDMA\n");
1664 return ret;
1665 }
1666
1667 /* Wait for a maximum packet size to be drained */
1668 usleep_range(2000, 3000);
1669
1670 ret = rdma_enable_set(priv, 0);
1671 if (ret) {
1672 netdev_err(dev, "timeout disabling TDMA\n");
1673 return ret;
1674 }
1675
1676 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001677 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001678
1679 /* Free RX/TX rings SW structures */
1680 for (i = 0; i < dev->num_tx_queues; i++)
1681 bcm_sysport_fini_tx_ring(priv, i);
1682 bcm_sysport_fini_rx_ring(priv);
1683
1684 free_irq(priv->irq0, dev);
1685 free_irq(priv->irq1, dev);
1686
1687 /* Disconnect from PHY */
1688 phy_disconnect(priv->phydev);
1689
1690 return 0;
1691}
1692
1693static struct ethtool_ops bcm_sysport_ethtool_ops = {
1694 .get_settings = bcm_sysport_get_settings,
1695 .set_settings = bcm_sysport_set_settings,
1696 .get_drvinfo = bcm_sysport_get_drvinfo,
1697 .get_msglevel = bcm_sysport_get_msglvl,
1698 .set_msglevel = bcm_sysport_set_msglvl,
1699 .get_link = ethtool_op_get_link,
1700 .get_strings = bcm_sysport_get_strings,
1701 .get_ethtool_stats = bcm_sysport_get_stats,
1702 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001703 .get_wol = bcm_sysport_get_wol,
1704 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001705 .get_coalesce = bcm_sysport_get_coalesce,
1706 .set_coalesce = bcm_sysport_set_coalesce,
Florian Fainelli80105be2014-04-24 18:08:57 -07001707};
1708
1709static const struct net_device_ops bcm_sysport_netdev_ops = {
1710 .ndo_start_xmit = bcm_sysport_xmit,
1711 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1712 .ndo_open = bcm_sysport_open,
1713 .ndo_stop = bcm_sysport_stop,
1714 .ndo_set_features = bcm_sysport_set_features,
1715 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001716 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli80105be2014-04-24 18:08:57 -07001717};
1718
1719#define REV_FMT "v%2x.%02x"
1720
1721static int bcm_sysport_probe(struct platform_device *pdev)
1722{
1723 struct bcm_sysport_priv *priv;
1724 struct device_node *dn;
1725 struct net_device *dev;
1726 const void *macaddr;
1727 struct resource *r;
1728 u32 txq, rxq;
1729 int ret;
1730
1731 dn = pdev->dev.of_node;
1732 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1733
1734 /* Read the Transmit/Receive Queue properties */
1735 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
1736 txq = TDMA_NUM_RINGS;
1737 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
1738 rxq = 1;
1739
1740 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
1741 if (!dev)
1742 return -ENOMEM;
1743
1744 /* Initialize private members */
1745 priv = netdev_priv(dev);
1746
1747 priv->irq0 = platform_get_irq(pdev, 0);
1748 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001749 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli80105be2014-04-24 18:08:57 -07001750 if (priv->irq0 <= 0 || priv->irq1 <= 0) {
1751 dev_err(&pdev->dev, "invalid interrupts\n");
1752 ret = -EINVAL;
1753 goto err;
1754 }
1755
Jingoo Han126e6122014-05-14 12:15:42 +09001756 priv->base = devm_ioremap_resource(&pdev->dev, r);
1757 if (IS_ERR(priv->base)) {
1758 ret = PTR_ERR(priv->base);
Florian Fainelli80105be2014-04-24 18:08:57 -07001759 goto err;
1760 }
1761
1762 priv->netdev = dev;
1763 priv->pdev = pdev;
1764
1765 priv->phy_interface = of_get_phy_mode(dn);
1766 /* Default to GMII interface mode */
1767 if (priv->phy_interface < 0)
1768 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
1769
Florian Fainelli186534a2014-05-22 09:47:46 -07001770 /* In the case of a fixed PHY, the DT node associated
1771 * to the PHY is the Ethernet MAC DT node.
1772 */
1773 if (of_phy_is_fixed_link(dn)) {
1774 ret = of_phy_register_fixed_link(dn);
1775 if (ret) {
1776 dev_err(&pdev->dev, "failed to register fixed PHY\n");
1777 goto err;
1778 }
1779
1780 priv->phy_dn = dn;
1781 }
1782
Florian Fainelli80105be2014-04-24 18:08:57 -07001783 /* Initialize netdevice members */
1784 macaddr = of_get_mac_address(dn);
1785 if (!macaddr || !is_valid_ether_addr(macaddr)) {
1786 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
1787 random_ether_addr(dev->dev_addr);
1788 } else {
1789 ether_addr_copy(dev->dev_addr, macaddr);
1790 }
1791
1792 SET_NETDEV_DEV(dev, &pdev->dev);
1793 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001794 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07001795 dev->netdev_ops = &bcm_sysport_netdev_ops;
1796 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
1797
1798 /* HW supported features, none enabled by default */
1799 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
1800 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1801
Florian Fainelli83e82f42014-07-01 21:08:40 -07001802 /* Request the WOL interrupt and advertise suspend if available */
1803 priv->wol_irq_disabled = 1;
1804 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001805 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001806 if (!ret)
1807 device_set_wakeup_capable(&pdev->dev, 1);
1808
Florian Fainelli80105be2014-04-24 18:08:57 -07001809 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001810 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
1811 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07001812
Florian Fainellif532e742014-06-05 10:22:18 -07001813 /* libphy will adjust the link state accordingly */
1814 netif_carrier_off(dev);
1815
Florian Fainelli80105be2014-04-24 18:08:57 -07001816 ret = register_netdev(dev);
1817 if (ret) {
1818 dev_err(&pdev->dev, "failed to register net_device\n");
1819 goto err;
1820 }
1821
1822 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
1823 dev_info(&pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001824 "Broadcom SYSTEMPORT" REV_FMT
1825 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
1826 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
1827 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07001828
1829 return 0;
1830err:
1831 free_netdev(dev);
1832 return ret;
1833}
1834
1835static int bcm_sysport_remove(struct platform_device *pdev)
1836{
1837 struct net_device *dev = dev_get_drvdata(&pdev->dev);
1838
1839 /* Not much to do, ndo_close has been called
1840 * and we use managed allocations
1841 */
1842 unregister_netdev(dev);
1843 free_netdev(dev);
1844 dev_set_drvdata(&pdev->dev, NULL);
1845
1846 return 0;
1847}
1848
Florian Fainelli40755a02014-07-01 21:08:38 -07001849#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07001850static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
1851{
1852 struct net_device *ndev = priv->netdev;
1853 unsigned int timeout = 1000;
1854 u32 reg;
1855
1856 /* Password has already been programmed */
1857 reg = umac_readl(priv, UMAC_MPD_CTRL);
1858 reg |= MPD_EN;
1859 reg &= ~PSW_EN;
1860 if (priv->wolopts & WAKE_MAGICSECURE)
1861 reg |= PSW_EN;
1862 umac_writel(priv, reg, UMAC_MPD_CTRL);
1863
1864 /* Make sure RBUF entered WoL mode as result */
1865 do {
1866 reg = rbuf_readl(priv, RBUF_STATUS);
1867 if (reg & RBUF_WOL_MODE)
1868 break;
1869
1870 udelay(10);
1871 } while (timeout-- > 0);
1872
1873 /* Do not leave the UniMAC RBUF matching only MPD packets */
1874 if (!timeout) {
1875 reg = umac_readl(priv, UMAC_MPD_CTRL);
1876 reg &= ~MPD_EN;
1877 umac_writel(priv, reg, UMAC_MPD_CTRL);
1878 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
1879 return -ETIMEDOUT;
1880 }
1881
1882 /* UniMAC receive needs to be turned on */
1883 umac_enable_set(priv, CMD_RX_EN, 1);
1884
1885 /* Enable the interrupt wake-up source */
1886 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
1887
1888 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
1889
1890 return 0;
1891}
1892
Florian Fainelli40755a02014-07-01 21:08:38 -07001893static int bcm_sysport_suspend(struct device *d)
1894{
1895 struct net_device *dev = dev_get_drvdata(d);
1896 struct bcm_sysport_priv *priv = netdev_priv(dev);
1897 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07001898 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001899 u32 reg;
1900
1901 if (!netif_running(dev))
1902 return 0;
1903
1904 bcm_sysport_netif_stop(dev);
1905
1906 phy_suspend(priv->phydev);
1907
1908 netif_device_detach(dev);
1909
1910 /* Disable UniMAC RX */
1911 umac_enable_set(priv, CMD_RX_EN, 0);
1912
1913 ret = rdma_enable_set(priv, 0);
1914 if (ret) {
1915 netdev_err(dev, "RDMA timeout!\n");
1916 return ret;
1917 }
1918
1919 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07001920 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07001921 reg = rxchk_readl(priv, RXCHK_CONTROL);
1922 reg &= ~RXCHK_EN;
1923 rxchk_writel(priv, reg, RXCHK_CONTROL);
1924 }
1925
1926 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07001927 if (!priv->wolopts)
1928 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07001929
1930 ret = tdma_enable_set(priv, 0);
1931 if (ret) {
1932 netdev_err(dev, "TDMA timeout!\n");
1933 return ret;
1934 }
1935
1936 /* Wait for a packet boundary */
1937 usleep_range(2000, 3000);
1938
1939 umac_enable_set(priv, CMD_TX_EN, 0);
1940
1941 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1942
1943 /* Free RX/TX rings SW structures */
1944 for (i = 0; i < dev->num_tx_queues; i++)
1945 bcm_sysport_fini_tx_ring(priv, i);
1946 bcm_sysport_fini_rx_ring(priv);
1947
Florian Fainelli83e82f42014-07-01 21:08:40 -07001948 /* Get prepared for Wake-on-LAN */
1949 if (device_may_wakeup(d) && priv->wolopts)
1950 ret = bcm_sysport_suspend_to_wol(priv);
1951
1952 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07001953}
1954
1955static int bcm_sysport_resume(struct device *d)
1956{
1957 struct net_device *dev = dev_get_drvdata(d);
1958 struct bcm_sysport_priv *priv = netdev_priv(dev);
1959 unsigned int i;
1960 u32 reg;
1961 int ret;
1962
1963 if (!netif_running(dev))
1964 return 0;
1965
Florian Fainelli704d33e2014-10-28 11:12:01 -07001966 umac_reset(priv);
1967
Florian Fainelli83e82f42014-07-01 21:08:40 -07001968 /* We may have been suspended and never received a WOL event that
1969 * would turn off MPD detection, take care of that now
1970 */
1971 bcm_sysport_resume_from_wol(priv);
1972
Florian Fainelli40755a02014-07-01 21:08:38 -07001973 /* Initialize both hardware and software ring */
1974 for (i = 0; i < dev->num_tx_queues; i++) {
1975 ret = bcm_sysport_init_tx_ring(priv, i);
1976 if (ret) {
1977 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001978 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07001979 goto out_free_tx_rings;
1980 }
1981 }
1982
1983 /* Initialize linked-list */
1984 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1985
1986 /* Initialize RX ring */
1987 ret = bcm_sysport_init_rx_ring(priv);
1988 if (ret) {
1989 netdev_err(dev, "failed to initialize RX ring\n");
1990 goto out_free_rx_ring;
1991 }
1992
1993 netif_device_attach(dev);
1994
Florian Fainelli40755a02014-07-01 21:08:38 -07001995 /* RX pipe enable */
1996 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1997
1998 ret = rdma_enable_set(priv, 1);
1999 if (ret) {
2000 netdev_err(dev, "failed to enable RDMA\n");
2001 goto out_free_rx_ring;
2002 }
2003
2004 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002005 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002006 reg = rxchk_readl(priv, RXCHK_CONTROL);
2007 reg |= RXCHK_EN;
2008 rxchk_writel(priv, reg, RXCHK_CONTROL);
2009 }
2010
2011 rbuf_init(priv);
2012
2013 /* Set maximum frame length */
2014 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2015
2016 /* Set MAC address */
2017 umac_set_hw_addr(priv, dev->dev_addr);
2018
2019 umac_enable_set(priv, CMD_RX_EN, 1);
2020
2021 /* TX pipe enable */
2022 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2023
2024 umac_enable_set(priv, CMD_TX_EN, 1);
2025
2026 ret = tdma_enable_set(priv, 1);
2027 if (ret) {
2028 netdev_err(dev, "TDMA timeout!\n");
2029 goto out_free_rx_ring;
2030 }
2031
2032 phy_resume(priv->phydev);
2033
2034 bcm_sysport_netif_start(dev);
2035
2036 return 0;
2037
2038out_free_rx_ring:
2039 bcm_sysport_fini_rx_ring(priv);
2040out_free_tx_rings:
2041 for (i = 0; i < dev->num_tx_queues; i++)
2042 bcm_sysport_fini_tx_ring(priv, i);
2043 return ret;
2044}
2045#endif
2046
2047static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2048 bcm_sysport_suspend, bcm_sysport_resume);
2049
Florian Fainelli80105be2014-04-24 18:08:57 -07002050static const struct of_device_id bcm_sysport_of_match[] = {
2051 { .compatible = "brcm,systemport-v1.00" },
2052 { .compatible = "brcm,systemport" },
2053 { /* sentinel */ }
2054};
2055
2056static struct platform_driver bcm_sysport_driver = {
2057 .probe = bcm_sysport_probe,
2058 .remove = bcm_sysport_remove,
2059 .driver = {
2060 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002061 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002062 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002063 },
2064};
2065module_platform_driver(bcm_sysport_driver);
2066
2067MODULE_AUTHOR("Broadcom Corporation");
2068MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2069MODULE_ALIAS("platform:brcm-systemport");
2070MODULE_LICENSE("GPL");