Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/mmu_context.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996 Russell King. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Changelog: |
| 11 | * 27-06-1996 RMK Created |
| 12 | */ |
| 13 | #ifndef __ASM_ARM_MMU_CONTEXT_H |
| 14 | #define __ASM_ARM_MMU_CONTEXT_H |
| 15 | |
Russell King | 8dc39b8 | 2005-11-16 17:23:57 +0000 | [diff] [blame] | 16 | #include <linux/compiler.h> |
Russell King | 87c5257 | 2008-11-29 17:35:51 +0000 | [diff] [blame] | 17 | #include <linux/sched.h> |
Ingo Molnar | 589ee62 | 2017-02-04 00:16:44 +0100 | [diff] [blame] | 18 | #include <linux/mm_types.h> |
Andy Lutomirski | 88f10e3 | 2016-04-26 09:39:05 -0700 | [diff] [blame] | 19 | #include <linux/preempt.h> |
Ingo Molnar | 589ee62 | 2017-02-04 00:16:44 +0100 | [diff] [blame] | 20 | |
Russell King | 4fe15ba | 2005-11-06 19:47:04 +0000 | [diff] [blame] | 21 | #include <asm/cacheflush.h> |
Russell King | 46097c7 | 2008-08-10 18:10:19 +0100 | [diff] [blame] | 22 | #include <asm/cachetype.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/proc-fns.h> |
Will Deacon | 621a014 | 2013-06-12 12:25:56 +0100 | [diff] [blame] | 24 | #include <asm/smp_plat.h> |
Will Deacon | f9d4861 | 2012-01-20 12:01:13 +0100 | [diff] [blame] | 25 | #include <asm-generic/mm_hooks.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
Nicolas Pitre | 3e99675 | 2012-11-25 03:24:32 +0100 | [diff] [blame] | 27 | void __check_vmalloc_seq(struct mm_struct *mm); |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 28 | |
Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 29 | #ifdef CONFIG_CPU_HAS_ASID |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 31 | void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk); |
Arnd Bergmann | 7d74a5f | 2016-02-18 16:00:23 +0100 | [diff] [blame] | 32 | static inline int |
| 33 | init_new_context(struct task_struct *tsk, struct mm_struct *mm) |
| 34 | { |
| 35 | atomic64_set(&mm->context.id, 0); |
| 36 | return 0; |
| 37 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Marc Zyngier | 0d0752b | 2013-06-21 12:07:27 +0100 | [diff] [blame] | 39 | #ifdef CONFIG_ARM_ERRATA_798181 |
| 40 | void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm, |
| 41 | cpumask_t *mask); |
| 42 | #else /* !CONFIG_ARM_ERRATA_798181 */ |
| 43 | static inline void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm, |
| 44 | cpumask_t *mask) |
| 45 | { |
| 46 | } |
| 47 | #endif /* CONFIG_ARM_ERRATA_798181 */ |
Catalin Marinas | 93dc688 | 2013-03-26 23:35:04 +0100 | [diff] [blame] | 48 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame] | 49 | #else /* !CONFIG_CPU_HAS_ASID */ |
| 50 | |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 51 | #ifdef CONFIG_MMU |
| 52 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame] | 53 | static inline void check_and_switch_context(struct mm_struct *mm, |
| 54 | struct task_struct *tsk) |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 55 | { |
Nicolas Pitre | 3e99675 | 2012-11-25 03:24:32 +0100 | [diff] [blame] | 56 | if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq)) |
| 57 | __check_vmalloc_seq(mm); |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 58 | |
| 59 | if (irqs_disabled()) |
| 60 | /* |
| 61 | * cpu_switch_mm() needs to flush the VIVT caches. To avoid |
| 62 | * high interrupt latencies, defer the call and continue |
| 63 | * running with the old mm. Since we only support UP systems |
| 64 | * on non-ASID CPUs, the old mm will remain valid until the |
| 65 | * finish_arch_post_lock_switch() call. |
| 66 | */ |
Catalin Marinas | bdae73c | 2013-07-23 16:15:36 +0100 | [diff] [blame] | 67 | mm->context.switch_pending = 1; |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 68 | else |
| 69 | cpu_switch_mm(mm->pgd, mm); |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 70 | } |
| 71 | |
Steven Rostedt | ef0491e | 2016-05-13 15:30:13 +0200 | [diff] [blame] | 72 | #ifndef MODULE |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 73 | #define finish_arch_post_lock_switch \ |
| 74 | finish_arch_post_lock_switch |
| 75 | static inline void finish_arch_post_lock_switch(void) |
| 76 | { |
Catalin Marinas | bdae73c | 2013-07-23 16:15:36 +0100 | [diff] [blame] | 77 | struct mm_struct *mm = current->mm; |
| 78 | |
| 79 | if (mm && mm->context.switch_pending) { |
| 80 | /* |
| 81 | * Preemption must be disabled during cpu_switch_mm() as we |
| 82 | * have some stateful cache flush implementations. Check |
| 83 | * switch_pending again in case we were preempted and the |
| 84 | * switch to this mm was already done. |
| 85 | */ |
| 86 | preempt_disable(); |
| 87 | if (mm->context.switch_pending) { |
| 88 | mm->context.switch_pending = 0; |
| 89 | cpu_switch_mm(mm->pgd, mm); |
| 90 | } |
| 91 | preempt_enable_no_resched(); |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 92 | } |
| 93 | } |
Steven Rostedt | ef0491e | 2016-05-13 15:30:13 +0200 | [diff] [blame] | 94 | #endif /* !MODULE */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
Catalin Marinas | b9d4d42 | 2011-11-28 21:57:24 +0000 | [diff] [blame] | 96 | #endif /* CONFIG_MMU */ |
| 97 | |
Arnd Bergmann | 7d74a5f | 2016-02-18 16:00:23 +0100 | [diff] [blame] | 98 | static inline int |
| 99 | init_new_context(struct task_struct *tsk, struct mm_struct *mm) |
| 100 | { |
| 101 | return 0; |
| 102 | } |
| 103 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame] | 104 | |
| 105 | #endif /* CONFIG_CPU_HAS_ASID */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | |
| 107 | #define destroy_context(mm) do { } while(0) |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 108 | #define activate_mm(prev,next) switch_mm(prev, next, NULL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * This is called when "tsk" is about to enter lazy TLB mode. |
| 112 | * |
| 113 | * mm: describes the currently active mm context |
| 114 | * tsk: task which is entering lazy tlb |
| 115 | * cpu: cpu number which is entering lazy tlb |
| 116 | * |
| 117 | * tsk->mm will be NULL |
| 118 | */ |
| 119 | static inline void |
| 120 | enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 121 | { |
| 122 | } |
| 123 | |
| 124 | /* |
| 125 | * This is the actual mm switch as far as the scheduler |
| 126 | * is concerned. No registers are touched. We avoid |
| 127 | * calling the CPU specific function when the mm hasn't |
| 128 | * actually changed. |
| 129 | */ |
| 130 | static inline void |
| 131 | switch_mm(struct mm_struct *prev, struct mm_struct *next, |
| 132 | struct task_struct *tsk) |
| 133 | { |
Russell King | 002547b | 2006-06-20 20:46:52 +0100 | [diff] [blame] | 134 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | unsigned int cpu = smp_processor_id(); |
| 136 | |
Will Deacon | 621a014 | 2013-06-12 12:25:56 +0100 | [diff] [blame] | 137 | /* |
| 138 | * __sync_icache_dcache doesn't broadcast the I-cache invalidation, |
| 139 | * so check for possible thread migration and invalidate the I-cache |
| 140 | * if we're new to this CPU. |
| 141 | */ |
| 142 | if (cache_ops_need_broadcast() && |
| 143 | !cpumask_empty(mm_cpumask(next)) && |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 144 | !cpumask_test_cpu(cpu, mm_cpumask(next))) |
Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 145 | __flush_icache_all(); |
Will Deacon | 621a014 | 2013-06-12 12:25:56 +0100 | [diff] [blame] | 146 | |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 147 | if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) { |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame] | 148 | check_and_switch_context(next, tsk); |
Russell King | 7e5e6e9 | 2005-11-03 20:32:45 +0000 | [diff] [blame] | 149 | if (cache_is_vivt()) |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 150 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | } |
Russell King | 002547b | 2006-06-20 20:46:52 +0100 | [diff] [blame] | 152 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | #define deactivate_mm(tsk,mm) do { } while (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | #endif |