blob: 04b3256f8e6d5f8e3e368b043f0fdcfeb7c23164 [file] [log] [blame]
Greg Kroah-Hartmane2be04c2017-11-01 15:09:13 +01001/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
Marc Zyngier54f81d02012-12-10 16:29:28 +00002/*
3 * Copyright (C) 2012,2013 - ARM Ltd
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 *
6 * Derived from arch/arm/include/uapi/asm/kvm.h:
7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __ARM_KVM_H__
24#define __ARM_KVM_H__
25
26#define KVM_SPSR_EL1 0
Marc Zyngier40033a62013-02-06 19:17:50 +000027#define KVM_SPSR_SVC KVM_SPSR_EL1
28#define KVM_SPSR_ABT 1
29#define KVM_SPSR_UND 2
30#define KVM_SPSR_IRQ 3
31#define KVM_SPSR_FIQ 4
32#define KVM_NR_SPSR 5
Marc Zyngier54f81d02012-12-10 16:29:28 +000033
34#ifndef __ASSEMBLY__
Anup Patel7d0f84a2014-04-29 11:24:16 +053035#include <linux/psci.h>
Arnd Bergmannd1927912015-11-12 15:41:08 +010036#include <linux/types.h>
Marc Zyngier54f81d02012-12-10 16:29:28 +000037#include <asm/ptrace.h>
38
39#define __KVM_HAVE_GUEST_DEBUG
40#define __KVM_HAVE_IRQ_LINE
Christoffer Dall98047882014-08-19 12:18:04 +020041#define __KVM_HAVE_READONLY_MEM
Marc Zyngier54f81d02012-12-10 16:29:28 +000042
Paolo Bonzini4b4357e2017-03-31 13:53:23 +020043#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
44
Marc Zyngier54f81d02012-12-10 16:29:28 +000045#define KVM_REG_SIZE(id) \
46 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
47
48struct kvm_regs {
49 struct user_pt_regs regs; /* sp = sp_el0 */
50
51 __u64 sp_el1;
52 __u64 elr_el1;
53
54 __u64 spsr[KVM_NR_SPSR];
55
56 struct user_fpsimd_state fp_regs;
57};
58
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010059/*
60 * Supported CPU Targets - Adding a new target type is not recommended,
61 * unless there are some special registers not supported by the
62 * genericv8 syreg table.
63 */
Marc Zyngier54f81d02012-12-10 16:29:28 +000064#define KVM_ARM_TARGET_AEM_V8 0
65#define KVM_ARM_TARGET_FOUNDATION_V8 1
66#define KVM_ARM_TARGET_CORTEX_A57 2
Anup Patele28100b2013-11-14 15:20:08 +000067#define KVM_ARM_TARGET_XGENE_POTENZA 3
Marc Zyngier1252b332014-05-20 18:06:03 +010068#define KVM_ARM_TARGET_CORTEX_A53 4
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010069/* Generic ARM v8 target */
70#define KVM_ARM_TARGET_GENERIC_V8 5
Marc Zyngier54f81d02012-12-10 16:29:28 +000071
Suzuki K. Poulosebca556a2015-06-17 10:00:46 +010072#define KVM_ARM_NUM_TARGETS 6
Marc Zyngier54f81d02012-12-10 16:29:28 +000073
74/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
75#define KVM_ARM_DEVICE_TYPE_SHIFT 0
76#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
77#define KVM_ARM_DEVICE_ID_SHIFT 16
78#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
79
80/* Supported device IDs */
81#define KVM_ARM_DEVICE_VGIC_V2 0
82
83/* Supported VGIC address types */
84#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
85#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
86
87#define KVM_VGIC_V2_DIST_SIZE 0x1000
88#define KVM_VGIC_V2_CPU_SIZE 0x2000
89
Andre Przywaraac3d3732014-06-03 10:26:30 +020090/* Supported VGICv3 address types */
91#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
92#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Andre Przywara1085fdc2016-07-15 12:43:31 +010093#define KVM_VGIC_ITS_ADDR_TYPE 4
Andre Przywaraac3d3732014-06-03 10:26:30 +020094
95#define KVM_VGIC_V3_DIST_SIZE SZ_64K
96#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Andre Przywara1085fdc2016-07-15 12:43:31 +010097#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Andre Przywaraac3d3732014-06-03 10:26:30 +020098
Marc Zyngierdcd2e402012-12-12 18:52:05 +000099#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
Marc Zyngier0d854a62013-02-07 10:46:46 +0000100#define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
Anup Patel7d0f84a2014-04-29 11:24:16 +0530101#define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
Shannon Zhao808e7382016-01-11 22:46:15 +0800102#define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000103
Marc Zyngier54f81d02012-12-10 16:29:28 +0000104struct kvm_vcpu_init {
105 __u32 target;
106 __u32 features[7];
107};
108
109struct kvm_sregs {
110};
111
112struct kvm_fpu {
113};
114
Alex Bennée21b6f322015-07-07 17:29:54 +0100115/*
116 * See v8 ARM ARM D7.3: Debug Registers
117 *
118 * The architectural limit is 16 debug registers of each type although
119 * in practice there are usually less (see ID_AA64DFR0_EL1).
120 *
121 * Although the control registers are architecturally defined as 32
122 * bits wide we use a 64 bit structure here to keep parity with
123 * KVM_GET/SET_ONE_REG behaviour which treats all system registers as
124 * 64 bit values. It also allows for the possibility of the
125 * architecture expanding the control registers without having to
126 * change the userspace ABI.
127 */
128#define KVM_ARM_MAX_DBG_REGS 16
Marc Zyngier54f81d02012-12-10 16:29:28 +0000129struct kvm_guest_debug_arch {
Alex Bennée21b6f322015-07-07 17:29:54 +0100130 __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
131 __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
132 __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
133 __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
Marc Zyngier54f81d02012-12-10 16:29:28 +0000134};
135
136struct kvm_debug_exit_arch {
Alex Bennée21b6f322015-07-07 17:29:54 +0100137 __u32 hsr;
138 __u64 far; /* used for watchpoints */
Marc Zyngier54f81d02012-12-10 16:29:28 +0000139};
140
Alex Bennée21b6f322015-07-07 17:29:54 +0100141/*
142 * Architecture specific defines for kvm_guest_debug->control
143 */
144
145#define KVM_GUESTDBG_USE_SW_BP (1 << 16)
146#define KVM_GUESTDBG_USE_HW (1 << 17)
147
Marc Zyngier54f81d02012-12-10 16:29:28 +0000148struct kvm_sync_regs {
Alexander Graf3fe17e62016-09-27 21:08:05 +0200149 /* Used with KVM_CAP_ARM_USER_IRQ */
150 __u64 device_irq_level;
Marc Zyngier54f81d02012-12-10 16:29:28 +0000151};
152
153struct kvm_arch_memory_slot {
154};
155
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000156/* If you need to interpret the index values, here is the key: */
157#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
158#define KVM_REG_ARM_COPROC_SHIFT 16
159
160/* Normal registers are mapped as coprocessor 16. */
161#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
162#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
163
164/* Some registers need more space to represent values. */
165#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
166#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
167#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
168#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
169#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
170#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
171
172/* AArch64 system registers */
173#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
174#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
175#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
176#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
177#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
178#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
179#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
180#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
181#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
182#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
183#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
184
Andre Przywara39735a32013-12-13 14:23:26 +0100185#define ARM64_SYS_REG_SHIFT_MASK(x,n) \
186 (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
187 KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
188
189#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
190 (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
191 ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
192 ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
193 ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
194 ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
195 ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
196
197#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
198
Christoffer Dall5c5196d2017-06-16 23:08:57 -0700199/* Physical Timer EL0 Registers */
200#define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1)
201#define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2)
202#define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1)
203
204/* EL0 Virtual Timer Registers */
Andre Przywara39735a32013-12-13 14:23:26 +0100205#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
206#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
207#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
208
Marc Zyngier85bd0ba2018-01-21 16:42:56 +0000209/* KVM-as-firmware specific pseudo-registers */
210#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
211#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \
212 KVM_REG_ARM_FW | ((r) & 0xffff))
213#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
214
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800215/* Device Control API: ARM VGIC */
216#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
217#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
218#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
219#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
220#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530221#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
222#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
223 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800224#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
225#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530226#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Marc Zyngiera98f26f2014-07-08 12:09:07 +0100227#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Eric Auger065c0032014-12-15 18:43:33 +0100228#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530229#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530230#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530231#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
Eric Auger876ae232016-12-20 01:36:35 -0500232#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530233#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
234#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
235 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
236#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
237#define VGIC_LEVEL_INFO_LINE_LEVEL 0
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530238
Eric Auger3b658082016-12-24 18:48:04 +0100239#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
240#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
241#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
Eric Auger28077122017-01-09 16:28:27 +0100242#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Eric Auger3eb42712017-10-26 17:23:11 +0200243#define KVM_DEV_ARM_ITS_CTRL_RESET 4
Christoffer Dall2a2f3e262014-02-02 13:41:02 -0800244
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800245/* Device Control API on vcpu fd */
246#define KVM_ARM_VCPU_PMU_V3_CTRL 0
247#define KVM_ARM_VCPU_PMU_V3_IRQ 0
248#define KVM_ARM_VCPU_PMU_V3_INIT 1
Christoffer Dall99a1db72017-05-02 20:19:15 +0200249#define KVM_ARM_VCPU_TIMER_CTRL 1
250#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
251#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800252
Marc Zyngier54f81d02012-12-10 16:29:28 +0000253/* KVM_IRQ_LINE irq field index values */
254#define KVM_ARM_IRQ_TYPE_SHIFT 24
255#define KVM_ARM_IRQ_TYPE_MASK 0xff
256#define KVM_ARM_IRQ_VCPU_SHIFT 16
257#define KVM_ARM_IRQ_VCPU_MASK 0xff
258#define KVM_ARM_IRQ_NUM_SHIFT 0
259#define KVM_ARM_IRQ_NUM_MASK 0xffff
260
261/* irq_type field */
262#define KVM_ARM_IRQ_TYPE_CPU 0
263#define KVM_ARM_IRQ_TYPE_SPI 1
264#define KVM_ARM_IRQ_TYPE_PPI 2
265
266/* out-of-kernel GIC cpu interrupt injection irq_number field */
267#define KVM_ARM_IRQ_CPU_IRQ 0
268#define KVM_ARM_IRQ_CPU_FIQ 1
269
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100270/*
271 * This used to hold the highest supported SPI, but it is now obsolete
272 * and only here to provide source code level compatibility with older
273 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
274 */
275#ifndef __KERNEL__
Marc Zyngier54f81d02012-12-10 16:29:28 +0000276#define KVM_ARM_IRQ_GIC_MAX 127
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100277#endif
Marc Zyngier54f81d02012-12-10 16:29:28 +0000278
Eric Auger174178f2015-03-04 11:14:36 +0100279/* One single KVM irqchip, ie. the VGIC */
280#define KVM_NR_IRQCHIPS 1
281
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000282/* PSCI interface */
283#define KVM_PSCI_FN_BASE 0x95c1ba5e
284#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
285
286#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
287#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
288#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
289#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
290
Anup Patel7d0f84a2014-04-29 11:24:16 +0530291#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
292#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
293#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
294#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Marc Zyngierdcd2e402012-12-12 18:52:05 +0000295
Marc Zyngier54f81d02012-12-10 16:29:28 +0000296#endif
297
298#endif /* __ARM_KVM_H__ */