blob: 499d6ed0e3765ada2d0533ecd8823397ae127aff [file] [log] [blame]
Linus Torvalds1361b832012-02-21 13:19:22 -08001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020010#ifndef _ASM_X86_FPU_INTERNAL_H
11#define _ASM_X86_FPU_INTERNAL_H
Linus Torvalds1361b832012-02-21 13:19:22 -080012
Suresh Siddha050902c2012-07-24 16:05:27 -070013#include <linux/compat.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020014#include <linux/sched.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080015#include <linux/slab.h>
Ingo Molnarf89e32e2015-04-22 10:58:10 +020016
Linus Torvalds1361b832012-02-21 13:19:22 -080017#include <asm/user.h>
Ingo Molnardf6b35f2015-04-24 02:46:00 +020018#include <asm/fpu/api.h>
Ingo Molnar669ebab2015-04-28 08:41:33 +020019#include <asm/fpu/xstate.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010020#include <asm/cpufeature.h>
Dave Hansend1898b72016-06-01 10:42:20 -070021#include <asm/trace/fpu.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080022
Ingo Molnar6ffc1522015-04-29 20:24:14 +020023/*
24 * High level FPU state handling functions:
25 */
Ingo Molnar0c306bc2015-04-30 12:59:30 +020026extern void fpu__activate_curr(struct fpu *fpu);
Ingo Molnar056028122015-05-27 12:22:29 +020027extern void fpu__activate_fpstate_read(struct fpu *fpu);
Ingo Molnar6a81d7e2015-05-27 12:22:29 +020028extern void fpu__activate_fpstate_write(struct fpu *fpu);
Dave Hansenb8b9b6b2016-02-12 13:02:35 -080029extern void fpu__current_fpstate_write_begin(void);
30extern void fpu__current_fpstate_write_end(void);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020031extern void fpu__save(struct fpu *fpu);
Ingo Molnare1884d62015-05-04 11:49:58 +020032extern void fpu__restore(struct fpu *fpu);
Ingo Molnar82c0e452015-04-29 21:09:18 +020033extern int fpu__restore_sig(void __user *buf, int ia32_frame);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020034extern void fpu__drop(struct fpu *fpu);
35extern int fpu__copy(struct fpu *dst_fpu, struct fpu *src_fpu);
Ingo Molnar04c8e012015-04-29 20:35:33 +020036extern void fpu__clear(struct fpu *fpu);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020037extern int fpu__exception_code(struct fpu *fpu, int trap_nr);
38extern int dump_fpu(struct pt_regs *ptregs, struct user_i387_struct *fpstate);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020039
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020040/*
41 * Boot time FPU initialization functions:
42 */
43extern void fpu__init_cpu(void);
44extern void fpu__init_system_xstate(void);
45extern void fpu__init_cpu_xstate(void);
46extern void fpu__init_system(struct cpuinfo_x86 *c);
Ingo Molnar952f07e2015-04-26 16:56:05 +020047extern void fpu__init_check_bugs(void);
48extern void fpu__resume_cpu(void);
yu-cheng yua5fe93a2016-01-06 14:24:53 -080049extern u64 fpu__get_supported_xfeatures_mask(void);
Ingo Molnar952f07e2015-04-26 16:56:05 +020050
Ingo Molnare97131a2015-05-05 11:34:49 +020051/*
52 * Debugging facility:
53 */
54#ifdef CONFIG_X86_DEBUG_FPU
55# define WARN_ON_FPU(x) WARN_ON_ONCE(x)
56#else
Ingo Molnar83242c52015-05-27 12:22:29 +020057# define WARN_ON_FPU(x) ({ (void)(x); 0; })
Ingo Molnare97131a2015-05-05 11:34:49 +020058#endif
59
Rik van Riel1c927ee2015-02-06 15:02:01 -050060/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020061 * FPU related CPU feature flag helper routines:
Rik van Riel1c927ee2015-02-06 15:02:01 -050062 */
Linus Torvalds1361b832012-02-21 13:19:22 -080063static __always_inline __pure bool use_xsaveopt(void)
64{
Borislav Petkovbc696ca2016-01-26 22:12:05 +010065 return static_cpu_has(X86_FEATURE_XSAVEOPT);
Linus Torvalds1361b832012-02-21 13:19:22 -080066}
67
68static __always_inline __pure bool use_xsave(void)
69{
Borislav Petkovbc696ca2016-01-26 22:12:05 +010070 return static_cpu_has(X86_FEATURE_XSAVE);
Linus Torvalds1361b832012-02-21 13:19:22 -080071}
72
73static __always_inline __pure bool use_fxsr(void)
74{
Borislav Petkovbc696ca2016-01-26 22:12:05 +010075 return static_cpu_has(X86_FEATURE_FXSR);
Linus Torvalds1361b832012-02-21 13:19:22 -080076}
77
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020078/*
79 * fpstate handling functions:
80 */
81
82extern union fpregs_state init_fpstate;
83
84extern void fpstate_init(union fpregs_state *state);
85#ifdef CONFIG_MATH_EMULATION
86extern void fpstate_init_soft(struct swregs_state *soft);
87#else
88static inline void fpstate_init_soft(struct swregs_state *soft) {}
89#endif
90static inline void fpstate_init_fxstate(struct fxregs_state *fx)
91{
92 fx->cwd = 0x37f;
93 fx->mxcsr = MXCSR_DEFAULT;
94}
Ingo Molnar36e49e7f2015-04-28 11:25:02 +020095extern void fpstate_sanitize_xstate(struct fpu *fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -080096
H. Peter Anvin49b8c692012-09-21 17:18:44 -070097#define user_insn(insn, output, input...) \
98({ \
99 int err; \
100 asm volatile(ASM_STAC "\n" \
101 "1:" #insn "\n\t" \
102 "2: " ASM_CLAC "\n" \
103 ".section .fixup,\"ax\"\n" \
104 "3: movl $-1,%[err]\n" \
105 " jmp 2b\n" \
106 ".previous\n" \
107 _ASM_EXTABLE(1b, 3b) \
108 : [err] "=r" (err), output \
109 : "0"(0), input); \
110 err; \
111})
Linus Torvalds1361b832012-02-21 13:19:22 -0800112
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700113#define check_insn(insn, output, input...) \
114({ \
115 int err; \
116 asm volatile("1:" #insn "\n\t" \
117 "2:\n" \
118 ".section .fixup,\"ax\"\n" \
119 "3: movl $-1,%[err]\n" \
120 " jmp 2b\n" \
121 ".previous\n" \
122 _ASM_EXTABLE(1b, 3b) \
123 : [err] "=r" (err), output \
124 : "0"(0), input); \
125 err; \
126})
Linus Torvalds1361b832012-02-21 13:19:22 -0800127
Ingo Molnarc47ada32015-04-30 17:15:32 +0200128static inline int copy_fregs_to_user(struct fregs_state __user *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700129{
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700130 return user_insn(fnsave %[fx]; fwait, [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800131}
132
Ingo Molnarc47ada32015-04-30 17:15:32 +0200133static inline int copy_fxregs_to_user(struct fxregs_state __user *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800134{
Masahiro Yamada97f26452016-08-03 13:45:50 -0700135 if (IS_ENABLED(CONFIG_X86_32))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700136 return user_insn(fxsave %[fx], [fx] "=m" (*fx), "m" (*fx));
Masahiro Yamada97f26452016-08-03 13:45:50 -0700137 else if (IS_ENABLED(CONFIG_AS_FXSAVEQ))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700138 return user_insn(fxsaveq %[fx], [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800139
Ingo Molnarc6813142015-04-30 11:34:09 +0200140 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700141 return user_insn(rex64/fxsave (%[fx]), "=m" (*fx), [fx] "R" (fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800142}
143
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200144static inline void copy_kernel_to_fxregs(struct fxregs_state *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800145{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200146 int err;
Linus Torvalds1361b832012-02-21 13:19:22 -0800147
Masahiro Yamada97f26452016-08-03 13:45:50 -0700148 if (IS_ENABLED(CONFIG_X86_32)) {
Ingo Molnar43b287b2015-05-25 10:59:31 +0200149 err = check_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
150 } else {
Masahiro Yamada97f26452016-08-03 13:45:50 -0700151 if (IS_ENABLED(CONFIG_AS_FXSAVEQ)) {
Ingo Molnar43b287b2015-05-25 10:59:31 +0200152 err = check_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
153 } else {
154 /* See comment in copy_fxregs_to_kernel() below. */
155 err = check_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx), "m" (*fx));
156 }
157 }
158 /* Copying from a kernel buffer to FPU registers should never fail: */
159 WARN_ON_FPU(err);
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700160}
161
Ingo Molnarc47ada32015-04-30 17:15:32 +0200162static inline int copy_user_to_fxregs(struct fxregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700163{
Masahiro Yamada97f26452016-08-03 13:45:50 -0700164 if (IS_ENABLED(CONFIG_X86_32))
H. Peter Anvine139e952012-09-25 15:42:18 -0700165 return user_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
Masahiro Yamada97f26452016-08-03 13:45:50 -0700166 else if (IS_ENABLED(CONFIG_AS_FXSAVEQ))
H. Peter Anvine139e952012-09-25 15:42:18 -0700167 return user_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
168
Ingo Molnarc6813142015-04-30 11:34:09 +0200169 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvine139e952012-09-25 15:42:18 -0700170 return user_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx),
171 "m" (*fx));
172}
173
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200174static inline void copy_kernel_to_fregs(struct fregs_state *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700175{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200176 int err = check_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
177
178 WARN_ON_FPU(err);
Linus Torvalds1361b832012-02-21 13:19:22 -0800179}
180
Ingo Molnarc47ada32015-04-30 17:15:32 +0200181static inline int copy_user_to_fregs(struct fregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700182{
183 return user_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
184}
185
Ingo Molnarc6813142015-04-30 11:34:09 +0200186static inline void copy_fxregs_to_kernel(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800187{
Masahiro Yamada97f26452016-08-03 13:45:50 -0700188 if (IS_ENABLED(CONFIG_X86_32))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200189 asm volatile( "fxsave %[fx]" : [fx] "=m" (fpu->state.fxsave));
Masahiro Yamada97f26452016-08-03 13:45:50 -0700190 else if (IS_ENABLED(CONFIG_AS_FXSAVEQ))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200191 asm volatile("fxsaveq %[fx]" : [fx] "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700192 else {
193 /* Using "rex64; fxsave %0" is broken because, if the memory
194 * operand uses any extended registers for addressing, a second
195 * REX prefix will be generated (to the assembler, rex64
196 * followed by semicolon is a separate instruction), and hence
197 * the 64-bitness is lost.
198 *
199 * Using "fxsaveq %0" would be the ideal choice, but is only
200 * supported starting with gas 2.16.
201 *
202 * Using, as a workaround, the properly prefixed form below
203 * isn't accepted by any binutils version so far released,
204 * complaining that the same type of prefix is used twice if
205 * an extended register is needed for addressing (fix submitted
206 * to mainline 2005-11-21).
207 *
Ingo Molnar7366ed72015-04-27 04:19:39 +0200208 * asm volatile("rex64/fxsave %0" : "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700209 *
210 * This, however, we can work around by forcing the compiler to
211 * select an addressing mode that doesn't require extended
212 * registers.
213 */
214 asm volatile( "rex64/fxsave (%[fx])"
Ingo Molnar7366ed72015-04-27 04:19:39 +0200215 : "=m" (fpu->state.fxsave)
216 : [fx] "R" (&fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700217 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800218}
219
Ingo Molnarfd169b02015-05-25 09:55:39 +0200220/* These macros all use (%edi)/(%rdi) as the single memory argument. */
221#define XSAVE ".byte " REX_PREFIX "0x0f,0xae,0x27"
222#define XSAVEOPT ".byte " REX_PREFIX "0x0f,0xae,0x37"
223#define XSAVES ".byte " REX_PREFIX "0x0f,0xc7,0x2f"
224#define XRSTOR ".byte " REX_PREFIX "0x0f,0xae,0x2f"
225#define XRSTORS ".byte " REX_PREFIX "0x0f,0xc7,0x1f"
226
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100227#define XSTATE_OP(op, st, lmask, hmask, err) \
228 asm volatile("1:" op "\n\t" \
229 "xor %[err], %[err]\n" \
230 "2:\n\t" \
231 ".pushsection .fixup,\"ax\"\n\t" \
232 "3: movl $-2,%[err]\n\t" \
233 "jmp 2b\n\t" \
234 ".popsection\n\t" \
235 _ASM_EXTABLE(1b, 3b) \
236 : [err] "=r" (err) \
237 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
238 : "memory")
239
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100240/*
241 * If XSAVES is enabled, it replaces XSAVEOPT because it supports a compact
242 * format and supervisor states in addition to modified optimization in
243 * XSAVEOPT.
244 *
245 * Otherwise, if XSAVEOPT is enabled, XSAVEOPT replaces XSAVE because XSAVEOPT
246 * supports modified optimization which is not supported by XSAVE.
247 *
248 * We use XSAVE as a fallback.
249 *
250 * The 661 label is defined in the ALTERNATIVE* macros as the address of the
251 * original instruction which gets replaced. We need to use it here as the
252 * address of the instruction where we might get an exception at.
253 */
254#define XSTATE_XSAVE(st, lmask, hmask, err) \
255 asm volatile(ALTERNATIVE_2(XSAVE, \
256 XSAVEOPT, X86_FEATURE_XSAVEOPT, \
257 XSAVES, X86_FEATURE_XSAVES) \
258 "\n" \
259 "xor %[err], %[err]\n" \
260 "3:\n" \
261 ".pushsection .fixup,\"ax\"\n" \
262 "4: movl $-2, %[err]\n" \
263 "jmp 3b\n" \
264 ".popsection\n" \
265 _ASM_EXTABLE(661b, 4b) \
266 : [err] "=r" (err) \
267 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
268 : "memory")
269
270/*
271 * Use XRSTORS to restore context if it is enabled. XRSTORS supports compact
272 * XSAVE area format.
273 */
274#define XSTATE_XRESTORE(st, lmask, hmask, err) \
275 asm volatile(ALTERNATIVE(XRSTOR, \
276 XRSTORS, X86_FEATURE_XSAVES) \
277 "\n" \
278 "xor %[err], %[err]\n" \
279 "3:\n" \
280 ".pushsection .fixup,\"ax\"\n" \
281 "4: movl $-2, %[err]\n" \
282 "jmp 3b\n" \
283 ".popsection\n" \
284 _ASM_EXTABLE(661b, 4b) \
285 : [err] "=r" (err) \
286 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
287 : "memory")
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100288
Ingo Molnarfd169b02015-05-25 09:55:39 +0200289/*
290 * This function is called only during boot time when x86 caps are not set
291 * up and alternative can not be used yet.
292 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200293static inline void copy_xregs_to_kernel_booting(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200294{
295 u64 mask = -1;
296 u32 lmask = mask;
297 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100298 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200299
300 WARN_ON(system_state != SYSTEM_BOOTING);
301
Borislav Petkovbc696ca2016-01-26 22:12:05 +0100302 if (static_cpu_has(X86_FEATURE_XSAVES))
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100303 XSTATE_OP(XSAVES, xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200304 else
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100305 XSTATE_OP(XSAVE, xstate, lmask, hmask, err);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200306
307 /* We should never fault when copying to a kernel buffer: */
308 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200309}
310
311/*
312 * This function is called only during boot time when x86 caps are not set
313 * up and alternative can not be used yet.
314 */
Ingo Molnard65fcd62015-05-27 14:04:44 +0200315static inline void copy_kernel_to_xregs_booting(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200316{
Ingo Molnard65fcd62015-05-27 14:04:44 +0200317 u64 mask = -1;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200318 u32 lmask = mask;
319 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100320 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200321
322 WARN_ON(system_state != SYSTEM_BOOTING);
323
Borislav Petkovbc696ca2016-01-26 22:12:05 +0100324 if (static_cpu_has(X86_FEATURE_XSAVES))
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100325 XSTATE_OP(XRSTORS, xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200326 else
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100327 XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200328
329 /* We should never fault when copying from a kernel buffer: */
330 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200331}
332
333/*
334 * Save processor xstate to xsave area.
335 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200336static inline void copy_xregs_to_kernel(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200337{
338 u64 mask = -1;
339 u32 lmask = mask;
340 u32 hmask = mask >> 32;
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100341 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200342
343 WARN_ON(!alternatives_patched);
344
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100345 XSTATE_XSAVE(xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200346
Ingo Molnar8c05f052015-05-24 09:23:25 +0200347 /* We should never fault when copying to a kernel buffer: */
348 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200349}
350
351/*
352 * Restore processor xstate from xsave area.
353 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200354static inline void copy_kernel_to_xregs(struct xregs_state *xstate, u64 mask)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200355{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200356 u32 lmask = mask;
357 u32 hmask = mask >> 32;
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100358 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200359
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100360 XSTATE_XRESTORE(xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200361
Ingo Molnar8c05f052015-05-24 09:23:25 +0200362 /* We should never fault when copying from a kernel buffer: */
363 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200364}
365
366/*
367 * Save xstate to user space xsave area.
368 *
369 * We don't use modified optimization because xrstor/xrstors might track
370 * a different application.
371 *
372 * We don't use compacted format xsave area for
373 * backward compatibility for old applications which don't understand
374 * compacted format of xsave area.
375 */
376static inline int copy_xregs_to_user(struct xregs_state __user *buf)
377{
378 int err;
379
380 /*
381 * Clear the xsave header first, so that reserved fields are
382 * initialized to zero.
383 */
384 err = __clear_user(&buf->header, sizeof(buf->header));
385 if (unlikely(err))
386 return -EFAULT;
387
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100388 stac();
389 XSTATE_OP(XSAVE, buf, -1, -1, err);
390 clac();
391
Ingo Molnarfd169b02015-05-25 09:55:39 +0200392 return err;
393}
394
395/*
396 * Restore xstate from user space xsave area.
397 */
398static inline int copy_user_to_xregs(struct xregs_state __user *buf, u64 mask)
399{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200400 struct xregs_state *xstate = ((__force struct xregs_state *)buf);
401 u32 lmask = mask;
402 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100403 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200404
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100405 stac();
406 XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
407 clac();
408
Ingo Molnarfd169b02015-05-25 09:55:39 +0200409 return err;
410}
411
Linus Torvalds1361b832012-02-21 13:19:22 -0800412/*
413 * These must be called with preempt disabled. Returns
Ingo Molnar4f836342015-04-27 02:53:16 +0200414 * 'true' if the FPU state is still intact and we can
415 * keep registers active.
416 *
417 * The legacy FNSAVE instruction cleared all FPU state
418 * unconditionally, so registers are essentially destroyed.
419 * Modern FPU state can be kept in registers, if there are
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200420 * no pending FP exceptions.
Linus Torvalds1361b832012-02-21 13:19:22 -0800421 */
Ingo Molnar4f836342015-04-27 02:53:16 +0200422static inline int copy_fpregs_to_fpstate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800423{
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200424 if (likely(use_xsave())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200425 copy_xregs_to_kernel(&fpu->state.xsave);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200426 return 1;
427 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800428
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200429 if (likely(use_fxsr())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200430 copy_fxregs_to_kernel(fpu);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200431 return 1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800432 }
433
434 /*
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200435 * Legacy FPU register saving, FNSAVE always clears FPU registers,
436 * so we have to mark them inactive:
Linus Torvalds1361b832012-02-21 13:19:22 -0800437 */
Ingo Molnar87dafd42015-05-25 10:57:06 +0200438 asm volatile("fnsave %[fp]; fwait" : [fp] "=m" (fpu->state.fsave));
Ingo Molnar4f836342015-04-27 02:53:16 +0200439
Ingo Molnar4f836342015-04-27 02:53:16 +0200440 return 0;
Linus Torvalds1361b832012-02-21 13:19:22 -0800441}
442
Ingo Molnar003e2e82015-05-25 11:59:35 +0200443static inline void __copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800444{
Ingo Molnar8c05f052015-05-24 09:23:25 +0200445 if (use_xsave()) {
Ingo Molnar003e2e82015-05-25 11:59:35 +0200446 copy_kernel_to_xregs(&fpstate->xsave, -1);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200447 } else {
448 if (use_fxsr())
Ingo Molnar003e2e82015-05-25 11:59:35 +0200449 copy_kernel_to_fxregs(&fpstate->fxsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200450 else
Ingo Molnar003e2e82015-05-25 11:59:35 +0200451 copy_kernel_to_fregs(&fpstate->fsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200452 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800453}
454
Ingo Molnar003e2e82015-05-25 11:59:35 +0200455static inline void copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800456{
Borislav Petkov6ca7a8a2014-12-21 15:02:23 +0100457 /*
458 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
459 * pending. Clear the x87 state here by setting it to fixed values.
460 * "m" is a random variable that should be in L1.
461 */
Borislav Petkovbc696ca2016-01-26 22:12:05 +0100462 if (unlikely(static_cpu_has_bug(X86_BUG_FXSAVE_LEAK))) {
Linus Torvalds26bef132014-01-11 19:15:52 -0800463 asm volatile(
464 "fnclex\n\t"
465 "emms\n\t"
466 "fildl %P[addr]" /* set F?P to defined value */
Ingo Molnar003e2e82015-05-25 11:59:35 +0200467 : : [addr] "m" (fpstate));
Linus Torvalds26bef132014-01-11 19:15:52 -0800468 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800469
Ingo Molnar003e2e82015-05-25 11:59:35 +0200470 __copy_kernel_to_fpregs(fpstate);
Linus Torvalds1361b832012-02-21 13:19:22 -0800471}
472
Ingo Molnar87dafd42015-05-25 10:57:06 +0200473extern int copy_fpstate_to_sigframe(void __user *buf, void __user *fp, int size);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200474
475/*
476 * FPU context switch related helper methods:
477 */
478
479DECLARE_PER_CPU(struct fpu *, fpu_fpregs_owner_ctx);
480
481/*
482 * Must be run with preemption disabled: this clears the fpu_fpregs_owner_ctx,
483 * on this CPU.
484 *
485 * This will disable any lazy FPU state restore of the current FPU state,
486 * but if the current thread owns the FPU, it will still be saved by.
487 */
488static inline void __cpu_disable_lazy_restore(unsigned int cpu)
489{
490 per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
491}
492
493static inline int fpu_want_lazy_restore(struct fpu *fpu, unsigned int cpu)
494{
495 return fpu == this_cpu_read_stable(fpu_fpregs_owner_ctx) && cpu == fpu->last_cpu;
496}
497
498
Ingo Molnar723c58e2015-04-24 14:28:01 +0200499static inline void __fpregs_deactivate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800500{
Ingo Molnare97131a2015-05-05 11:34:49 +0200501 WARN_ON_FPU(!fpu->fpregs_active);
502
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200503 fpu->fpregs_active = 0;
Ingo Molnar36b544d2015-04-23 12:18:28 +0200504 this_cpu_write(fpu_fpregs_owner_ctx, NULL);
Dave Hansend1898b72016-06-01 10:42:20 -0700505 trace_x86_fpu_regs_deactivated(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800506}
507
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200508static inline void __fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800509{
Ingo Molnare97131a2015-05-05 11:34:49 +0200510 WARN_ON_FPU(fpu->fpregs_active);
511
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200512 fpu->fpregs_active = 1;
Ingo Molnarc0311f62015-04-23 12:24:59 +0200513 this_cpu_write(fpu_fpregs_owner_ctx, fpu);
Dave Hansend1898b72016-06-01 10:42:20 -0700514 trace_x86_fpu_regs_activated(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800515}
516
517/*
Ingo Molnar952f07e2015-04-26 16:56:05 +0200518 * The question "does this thread have fpu access?"
519 * is slightly racy, since preemption could come in
520 * and revoke it immediately after the test.
521 *
522 * However, even in that very unlikely scenario,
523 * we can just assume we have FPU access - typically
524 * to save the FP state - we'll just take a #NM
525 * fault and get the FPU access back.
526 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200527static inline int fpregs_active(void)
Ingo Molnar952f07e2015-04-26 16:56:05 +0200528{
529 return current->thread.fpu.fpregs_active;
530}
531
532/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800533 * These generally need preemption protection to work,
534 * do try to avoid using these on their own.
535 */
Ingo Molnar232f62c2015-04-24 14:30:38 +0200536static inline void fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800537{
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200538 __fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800539}
540
Ingo Molnar66af8e22015-04-24 14:31:27 +0200541static inline void fpregs_deactivate(struct fpu *fpu)
542{
543 __fpregs_deactivate(fpu);
Ingo Molnar66af8e22015-04-24 14:31:27 +0200544}
545
Borislav Petkovb85e67d2015-03-16 10:21:55 +0100546/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800547 * FPU state switching for scheduling.
548 *
549 * This is a two-stage process:
550 *
551 * - switch_fpu_prepare() saves the old state and
552 * sets the new state of the CR0.TS bit. This is
553 * done within the context of the old process.
554 *
555 * - switch_fpu_finish() restores the new state as
556 * necessary.
557 */
558typedef struct { int preload; } fpu_switch_t;
559
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200560static inline fpu_switch_t
561switch_fpu_prepare(struct fpu *old_fpu, struct fpu *new_fpu, int cpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800562{
563 fpu_switch_t fpu;
564
Suresh Siddha304bced2012-08-24 14:13:02 -0700565 /*
566 * If the task has used the math, pre-load the FPU on xsave processors
567 * or if the past 5 consecutive context-switches used math.
568 */
Andy Lutomirski4ecd16e2016-01-24 14:38:06 -0800569 fpu.preload = static_cpu_has(X86_FEATURE_FPU) &&
Andy Lutomirskic592b572016-10-04 20:34:33 -0400570 new_fpu->fpstate_active;
Rik van Riel1361ef22015-02-06 15:02:03 -0500571
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200572 if (old_fpu->fpregs_active) {
Ingo Molnar4f836342015-04-27 02:53:16 +0200573 if (!copy_fpregs_to_fpstate(old_fpu))
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200574 old_fpu->last_cpu = -1;
Rik van Riel1361ef22015-02-06 15:02:03 -0500575 else
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200576 old_fpu->last_cpu = cpu;
Rik van Riel1361ef22015-02-06 15:02:03 -0500577
Ingo Molnar36b544d2015-04-23 12:18:28 +0200578 /* But leave fpu_fpregs_owner_ctx! */
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200579 old_fpu->fpregs_active = 0;
Dave Hansend1898b72016-06-01 10:42:20 -0700580 trace_x86_fpu_regs_deactivated(old_fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800581
582 /* Don't change CR0.TS if we just switch! */
583 if (fpu.preload) {
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200584 __fpregs_activate(new_fpu);
Dave Hansend1898b72016-06-01 10:42:20 -0700585 trace_x86_fpu_regs_activated(new_fpu);
Ingo Molnar7366ed72015-04-27 04:19:39 +0200586 prefetch(&new_fpu->state);
Ingo Molnar32b49b32015-04-27 08:58:45 +0200587 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800588 } else {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200589 old_fpu->last_cpu = -1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800590 if (fpu.preload) {
Ingo Molnar66ddc2c2015-04-23 17:25:44 +0200591 if (fpu_want_lazy_restore(new_fpu, cpu))
Linus Torvalds1361b832012-02-21 13:19:22 -0800592 fpu.preload = 0;
593 else
Ingo Molnar7366ed72015-04-27 04:19:39 +0200594 prefetch(&new_fpu->state);
Ingo Molnar232f62c2015-04-24 14:30:38 +0200595 fpregs_activate(new_fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800596 }
597 }
598 return fpu;
599}
600
601/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200602 * Misc helper functions:
603 */
604
605/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800606 * By the time this gets called, we've already cleared CR0.TS and
607 * given the process the FPU if we are going to preload the FPU
608 * state - all we need to do is to conditionally restore the register
609 * state itself.
610 */
Ingo Molnar384a23f2015-04-23 17:43:27 +0200611static inline void switch_fpu_finish(struct fpu *new_fpu, fpu_switch_t fpu_switch)
Linus Torvalds1361b832012-02-21 13:19:22 -0800612{
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200613 if (fpu_switch.preload)
Ingo Molnar003e2e82015-05-25 11:59:35 +0200614 copy_kernel_to_fpregs(&new_fpu->state);
Linus Torvalds1361b832012-02-21 13:19:22 -0800615}
616
617/*
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100618 * Needs to be preemption-safe.
Linus Torvalds1361b832012-02-21 13:19:22 -0800619 *
Suresh Siddha377ffbc2012-08-24 14:12:58 -0700620 * NOTE! user_fpu_begin() must be used only immediately before restoring
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100621 * the save state. It does not do any saving/restoring on its own. In
622 * lazy FPU mode, it is just an optimization to avoid a #NM exception,
623 * the task can lose the FPU right after preempt_enable().
Linus Torvalds1361b832012-02-21 13:19:22 -0800624 */
Linus Torvalds1361b832012-02-21 13:19:22 -0800625static inline void user_fpu_begin(void)
626{
Ingo Molnar4540d3f2015-04-23 12:31:17 +0200627 struct fpu *fpu = &current->thread.fpu;
628
Linus Torvalds1361b832012-02-21 13:19:22 -0800629 preempt_disable();
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200630 if (!fpregs_active())
Ingo Molnar232f62c2015-04-24 14:30:38 +0200631 fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800632 preempt_enable();
633}
634
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200635/*
636 * MXCSR and XCR definitions:
637 */
638
639extern unsigned int mxcsr_feature_mask;
640
641#define XCR_XFEATURE_ENABLED_MASK 0x00000000
642
643static inline u64 xgetbv(u32 index)
644{
645 u32 eax, edx;
646
647 asm volatile(".byte 0x0f,0x01,0xd0" /* xgetbv */
648 : "=a" (eax), "=d" (edx)
649 : "c" (index));
650 return eax + ((u64)edx << 32);
651}
652
653static inline void xsetbv(u32 index, u64 value)
654{
655 u32 eax = value;
656 u32 edx = value >> 32;
657
658 asm volatile(".byte 0x0f,0x01,0xd1" /* xsetbv */
659 : : "a" (eax), "d" (edx), "c" (index));
660}
661
Ingo Molnar78f7f1e2015-04-24 02:54:44 +0200662#endif /* _ASM_X86_FPU_INTERNAL_H */