blob: a1f78a9fbf41808b131e2f05427867d80b8b66af [file] [log] [blame]
Linus Torvalds1361b832012-02-21 13:19:22 -08001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020010#ifndef _ASM_X86_FPU_INTERNAL_H
11#define _ASM_X86_FPU_INTERNAL_H
Linus Torvalds1361b832012-02-21 13:19:22 -080012
Suresh Siddha050902c2012-07-24 16:05:27 -070013#include <linux/compat.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020014#include <linux/sched.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080015#include <linux/slab.h>
Ingo Molnarf89e32e2015-04-22 10:58:10 +020016
Linus Torvalds1361b832012-02-21 13:19:22 -080017#include <asm/user.h>
Ingo Molnardf6b35f2015-04-24 02:46:00 +020018#include <asm/fpu/api.h>
Ingo Molnar669ebab2015-04-28 08:41:33 +020019#include <asm/fpu/xstate.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080020
Ingo Molnar6ffc1522015-04-29 20:24:14 +020021/*
22 * High level FPU state handling functions:
23 */
Ingo Molnar0c306bc2015-04-30 12:59:30 +020024extern void fpu__activate_curr(struct fpu *fpu);
Ingo Molnar056028122015-05-27 12:22:29 +020025extern void fpu__activate_fpstate_read(struct fpu *fpu);
Ingo Molnar6a81d7e2015-05-27 12:22:29 +020026extern void fpu__activate_fpstate_write(struct fpu *fpu);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020027extern void fpu__save(struct fpu *fpu);
Ingo Molnare1884d62015-05-04 11:49:58 +020028extern void fpu__restore(struct fpu *fpu);
Ingo Molnar82c0e452015-04-29 21:09:18 +020029extern int fpu__restore_sig(void __user *buf, int ia32_frame);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020030extern void fpu__drop(struct fpu *fpu);
31extern int fpu__copy(struct fpu *dst_fpu, struct fpu *src_fpu);
Ingo Molnar04c8e012015-04-29 20:35:33 +020032extern void fpu__clear(struct fpu *fpu);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020033extern int fpu__exception_code(struct fpu *fpu, int trap_nr);
34extern int dump_fpu(struct pt_regs *ptregs, struct user_i387_struct *fpstate);
Ingo Molnar6ffc1522015-04-29 20:24:14 +020035
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020036/*
37 * Boot time FPU initialization functions:
38 */
39extern void fpu__init_cpu(void);
40extern void fpu__init_system_xstate(void);
41extern void fpu__init_cpu_xstate(void);
42extern void fpu__init_system(struct cpuinfo_x86 *c);
Ingo Molnar952f07e2015-04-26 16:56:05 +020043extern void fpu__init_check_bugs(void);
44extern void fpu__resume_cpu(void);
yu-cheng yua5fe93a2016-01-06 14:24:53 -080045extern u64 fpu__get_supported_xfeatures_mask(void);
Ingo Molnar952f07e2015-04-26 16:56:05 +020046
Ingo Molnare97131a2015-05-05 11:34:49 +020047/*
48 * Debugging facility:
49 */
50#ifdef CONFIG_X86_DEBUG_FPU
51# define WARN_ON_FPU(x) WARN_ON_ONCE(x)
52#else
Ingo Molnar83242c52015-05-27 12:22:29 +020053# define WARN_ON_FPU(x) ({ (void)(x); 0; })
Ingo Molnare97131a2015-05-05 11:34:49 +020054#endif
55
Rik van Riel1c927ee2015-02-06 15:02:01 -050056/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020057 * FPU related CPU feature flag helper routines:
Rik van Riel1c927ee2015-02-06 15:02:01 -050058 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -070059static __always_inline __pure bool use_eager_fpu(void)
60{
Matt Flemingc6b40692014-03-27 15:10:40 -070061 return static_cpu_has_safe(X86_FEATURE_EAGER_FPU);
Suresh Siddha5d2bd702012-09-06 14:58:52 -070062}
63
Linus Torvalds1361b832012-02-21 13:19:22 -080064static __always_inline __pure bool use_xsaveopt(void)
65{
Matt Flemingc6b40692014-03-27 15:10:40 -070066 return static_cpu_has_safe(X86_FEATURE_XSAVEOPT);
Linus Torvalds1361b832012-02-21 13:19:22 -080067}
68
69static __always_inline __pure bool use_xsave(void)
70{
Matt Flemingc6b40692014-03-27 15:10:40 -070071 return static_cpu_has_safe(X86_FEATURE_XSAVE);
Linus Torvalds1361b832012-02-21 13:19:22 -080072}
73
74static __always_inline __pure bool use_fxsr(void)
75{
Matt Flemingc6b40692014-03-27 15:10:40 -070076 return static_cpu_has_safe(X86_FEATURE_FXSR);
Linus Torvalds1361b832012-02-21 13:19:22 -080077}
78
Ingo Molnarb1b64dc2015-05-05 15:56:33 +020079/*
80 * fpstate handling functions:
81 */
82
83extern union fpregs_state init_fpstate;
84
85extern void fpstate_init(union fpregs_state *state);
86#ifdef CONFIG_MATH_EMULATION
87extern void fpstate_init_soft(struct swregs_state *soft);
88#else
89static inline void fpstate_init_soft(struct swregs_state *soft) {}
90#endif
91static inline void fpstate_init_fxstate(struct fxregs_state *fx)
92{
93 fx->cwd = 0x37f;
94 fx->mxcsr = MXCSR_DEFAULT;
95}
Ingo Molnar36e49e7f2015-04-28 11:25:02 +020096extern void fpstate_sanitize_xstate(struct fpu *fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -080097
H. Peter Anvin49b8c692012-09-21 17:18:44 -070098#define user_insn(insn, output, input...) \
99({ \
100 int err; \
101 asm volatile(ASM_STAC "\n" \
102 "1:" #insn "\n\t" \
103 "2: " ASM_CLAC "\n" \
104 ".section .fixup,\"ax\"\n" \
105 "3: movl $-1,%[err]\n" \
106 " jmp 2b\n" \
107 ".previous\n" \
108 _ASM_EXTABLE(1b, 3b) \
109 : [err] "=r" (err), output \
110 : "0"(0), input); \
111 err; \
112})
Linus Torvalds1361b832012-02-21 13:19:22 -0800113
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700114#define check_insn(insn, output, input...) \
115({ \
116 int err; \
117 asm volatile("1:" #insn "\n\t" \
118 "2:\n" \
119 ".section .fixup,\"ax\"\n" \
120 "3: movl $-1,%[err]\n" \
121 " jmp 2b\n" \
122 ".previous\n" \
123 _ASM_EXTABLE(1b, 3b) \
124 : [err] "=r" (err), output \
125 : "0"(0), input); \
126 err; \
127})
Linus Torvalds1361b832012-02-21 13:19:22 -0800128
Ingo Molnarc47ada32015-04-30 17:15:32 +0200129static inline int copy_fregs_to_user(struct fregs_state __user *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700130{
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700131 return user_insn(fnsave %[fx]; fwait, [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800132}
133
Ingo Molnarc47ada32015-04-30 17:15:32 +0200134static inline int copy_fxregs_to_user(struct fxregs_state __user *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800135{
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700136 if (config_enabled(CONFIG_X86_32))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700137 return user_insn(fxsave %[fx], [fx] "=m" (*fx), "m" (*fx));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700138 else if (config_enabled(CONFIG_AS_FXSAVEQ))
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700139 return user_insn(fxsaveq %[fx], [fx] "=m" (*fx), "m" (*fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800140
Ingo Molnarc6813142015-04-30 11:34:09 +0200141 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvin49b8c692012-09-21 17:18:44 -0700142 return user_insn(rex64/fxsave (%[fx]), "=m" (*fx), [fx] "R" (fx));
Linus Torvalds1361b832012-02-21 13:19:22 -0800143}
144
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200145static inline void copy_kernel_to_fxregs(struct fxregs_state *fx)
Linus Torvalds1361b832012-02-21 13:19:22 -0800146{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200147 int err;
Linus Torvalds1361b832012-02-21 13:19:22 -0800148
Ingo Molnar43b287b2015-05-25 10:59:31 +0200149 if (config_enabled(CONFIG_X86_32)) {
150 err = check_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
151 } else {
152 if (config_enabled(CONFIG_AS_FXSAVEQ)) {
153 err = check_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
154 } else {
155 /* See comment in copy_fxregs_to_kernel() below. */
156 err = check_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx), "m" (*fx));
157 }
158 }
159 /* Copying from a kernel buffer to FPU registers should never fail: */
160 WARN_ON_FPU(err);
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700161}
162
Ingo Molnarc47ada32015-04-30 17:15:32 +0200163static inline int copy_user_to_fxregs(struct fxregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700164{
165 if (config_enabled(CONFIG_X86_32))
166 return user_insn(fxrstor %[fx], "=m" (*fx), [fx] "m" (*fx));
167 else if (config_enabled(CONFIG_AS_FXSAVEQ))
168 return user_insn(fxrstorq %[fx], "=m" (*fx), [fx] "m" (*fx));
169
Ingo Molnarc6813142015-04-30 11:34:09 +0200170 /* See comment in copy_fxregs_to_kernel() below. */
H. Peter Anvine139e952012-09-25 15:42:18 -0700171 return user_insn(rex64/fxrstor (%[fx]), "=m" (*fx), [fx] "R" (fx),
172 "m" (*fx));
173}
174
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200175static inline void copy_kernel_to_fregs(struct fregs_state *fx)
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700176{
Ingo Molnar43b287b2015-05-25 10:59:31 +0200177 int err = check_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
178
179 WARN_ON_FPU(err);
Linus Torvalds1361b832012-02-21 13:19:22 -0800180}
181
Ingo Molnarc47ada32015-04-30 17:15:32 +0200182static inline int copy_user_to_fregs(struct fregs_state __user *fx)
H. Peter Anvine139e952012-09-25 15:42:18 -0700183{
184 return user_insn(frstor %[fx], "=m" (*fx), [fx] "m" (*fx));
185}
186
Ingo Molnarc6813142015-04-30 11:34:09 +0200187static inline void copy_fxregs_to_kernel(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800188{
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700189 if (config_enabled(CONFIG_X86_32))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200190 asm volatile( "fxsave %[fx]" : [fx] "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700191 else if (config_enabled(CONFIG_AS_FXSAVEQ))
Ingo Molnar7366ed72015-04-27 04:19:39 +0200192 asm volatile("fxsaveq %[fx]" : [fx] "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700193 else {
194 /* Using "rex64; fxsave %0" is broken because, if the memory
195 * operand uses any extended registers for addressing, a second
196 * REX prefix will be generated (to the assembler, rex64
197 * followed by semicolon is a separate instruction), and hence
198 * the 64-bitness is lost.
199 *
200 * Using "fxsaveq %0" would be the ideal choice, but is only
201 * supported starting with gas 2.16.
202 *
203 * Using, as a workaround, the properly prefixed form below
204 * isn't accepted by any binutils version so far released,
205 * complaining that the same type of prefix is used twice if
206 * an extended register is needed for addressing (fix submitted
207 * to mainline 2005-11-21).
208 *
Ingo Molnar7366ed72015-04-27 04:19:39 +0200209 * asm volatile("rex64/fxsave %0" : "=m" (fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700210 *
211 * This, however, we can work around by forcing the compiler to
212 * select an addressing mode that doesn't require extended
213 * registers.
214 */
215 asm volatile( "rex64/fxsave (%[fx])"
Ingo Molnar7366ed72015-04-27 04:19:39 +0200216 : "=m" (fpu->state.fxsave)
217 : [fx] "R" (&fpu->state.fxsave));
Suresh Siddha0ca5bd02012-07-24 16:05:28 -0700218 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800219}
220
Ingo Molnarfd169b02015-05-25 09:55:39 +0200221/* These macros all use (%edi)/(%rdi) as the single memory argument. */
222#define XSAVE ".byte " REX_PREFIX "0x0f,0xae,0x27"
223#define XSAVEOPT ".byte " REX_PREFIX "0x0f,0xae,0x37"
224#define XSAVES ".byte " REX_PREFIX "0x0f,0xc7,0x2f"
225#define XRSTOR ".byte " REX_PREFIX "0x0f,0xae,0x2f"
226#define XRSTORS ".byte " REX_PREFIX "0x0f,0xc7,0x1f"
227
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100228#define XSTATE_OP(op, st, lmask, hmask, err) \
229 asm volatile("1:" op "\n\t" \
230 "xor %[err], %[err]\n" \
231 "2:\n\t" \
232 ".pushsection .fixup,\"ax\"\n\t" \
233 "3: movl $-2,%[err]\n\t" \
234 "jmp 2b\n\t" \
235 ".popsection\n\t" \
236 _ASM_EXTABLE(1b, 3b) \
237 : [err] "=r" (err) \
238 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
239 : "memory")
240
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100241/*
242 * If XSAVES is enabled, it replaces XSAVEOPT because it supports a compact
243 * format and supervisor states in addition to modified optimization in
244 * XSAVEOPT.
245 *
246 * Otherwise, if XSAVEOPT is enabled, XSAVEOPT replaces XSAVE because XSAVEOPT
247 * supports modified optimization which is not supported by XSAVE.
248 *
249 * We use XSAVE as a fallback.
250 *
251 * The 661 label is defined in the ALTERNATIVE* macros as the address of the
252 * original instruction which gets replaced. We need to use it here as the
253 * address of the instruction where we might get an exception at.
254 */
255#define XSTATE_XSAVE(st, lmask, hmask, err) \
256 asm volatile(ALTERNATIVE_2(XSAVE, \
257 XSAVEOPT, X86_FEATURE_XSAVEOPT, \
258 XSAVES, X86_FEATURE_XSAVES) \
259 "\n" \
260 "xor %[err], %[err]\n" \
261 "3:\n" \
262 ".pushsection .fixup,\"ax\"\n" \
263 "4: movl $-2, %[err]\n" \
264 "jmp 3b\n" \
265 ".popsection\n" \
266 _ASM_EXTABLE(661b, 4b) \
267 : [err] "=r" (err) \
268 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
269 : "memory")
270
271/*
272 * Use XRSTORS to restore context if it is enabled. XRSTORS supports compact
273 * XSAVE area format.
274 */
275#define XSTATE_XRESTORE(st, lmask, hmask, err) \
276 asm volatile(ALTERNATIVE(XRSTOR, \
277 XRSTORS, X86_FEATURE_XSAVES) \
278 "\n" \
279 "xor %[err], %[err]\n" \
280 "3:\n" \
281 ".pushsection .fixup,\"ax\"\n" \
282 "4: movl $-2, %[err]\n" \
283 "jmp 3b\n" \
284 ".popsection\n" \
285 _ASM_EXTABLE(661b, 4b) \
286 : [err] "=r" (err) \
287 : "D" (st), "m" (*st), "a" (lmask), "d" (hmask) \
288 : "memory")
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100289
Ingo Molnarfd169b02015-05-25 09:55:39 +0200290/*
291 * This function is called only during boot time when x86 caps are not set
292 * up and alternative can not be used yet.
293 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200294static inline void copy_xregs_to_kernel_booting(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200295{
296 u64 mask = -1;
297 u32 lmask = mask;
298 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100299 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200300
301 WARN_ON(system_state != SYSTEM_BOOTING);
302
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100303 if (static_cpu_has_safe(X86_FEATURE_XSAVES))
304 XSTATE_OP(XSAVES, xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200305 else
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100306 XSTATE_OP(XSAVE, xstate, lmask, hmask, err);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200307
308 /* We should never fault when copying to a kernel buffer: */
309 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200310}
311
312/*
313 * This function is called only during boot time when x86 caps are not set
314 * up and alternative can not be used yet.
315 */
Ingo Molnard65fcd62015-05-27 14:04:44 +0200316static inline void copy_kernel_to_xregs_booting(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200317{
Ingo Molnard65fcd62015-05-27 14:04:44 +0200318 u64 mask = -1;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200319 u32 lmask = mask;
320 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100321 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200322
323 WARN_ON(system_state != SYSTEM_BOOTING);
324
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100325 if (static_cpu_has_safe(X86_FEATURE_XSAVES))
326 XSTATE_OP(XRSTORS, xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200327 else
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100328 XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200329
330 /* We should never fault when copying from a kernel buffer: */
331 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200332}
333
334/*
335 * Save processor xstate to xsave area.
336 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200337static inline void copy_xregs_to_kernel(struct xregs_state *xstate)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200338{
339 u64 mask = -1;
340 u32 lmask = mask;
341 u32 hmask = mask >> 32;
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100342 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200343
344 WARN_ON(!alternatives_patched);
345
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100346 XSTATE_XSAVE(xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200347
Ingo Molnar8c05f052015-05-24 09:23:25 +0200348 /* We should never fault when copying to a kernel buffer: */
349 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200350}
351
352/*
353 * Restore processor xstate from xsave area.
354 */
Ingo Molnar8c05f052015-05-24 09:23:25 +0200355static inline void copy_kernel_to_xregs(struct xregs_state *xstate, u64 mask)
Ingo Molnarfd169b02015-05-25 09:55:39 +0200356{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200357 u32 lmask = mask;
358 u32 hmask = mask >> 32;
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100359 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200360
Borislav Petkovb7106fa2015-11-19 12:25:26 +0100361 XSTATE_XRESTORE(xstate, lmask, hmask, err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200362
Ingo Molnar8c05f052015-05-24 09:23:25 +0200363 /* We should never fault when copying from a kernel buffer: */
364 WARN_ON_FPU(err);
Ingo Molnarfd169b02015-05-25 09:55:39 +0200365}
366
367/*
368 * Save xstate to user space xsave area.
369 *
370 * We don't use modified optimization because xrstor/xrstors might track
371 * a different application.
372 *
373 * We don't use compacted format xsave area for
374 * backward compatibility for old applications which don't understand
375 * compacted format of xsave area.
376 */
377static inline int copy_xregs_to_user(struct xregs_state __user *buf)
378{
379 int err;
380
381 /*
382 * Clear the xsave header first, so that reserved fields are
383 * initialized to zero.
384 */
385 err = __clear_user(&buf->header, sizeof(buf->header));
386 if (unlikely(err))
387 return -EFAULT;
388
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100389 stac();
390 XSTATE_OP(XSAVE, buf, -1, -1, err);
391 clac();
392
Ingo Molnarfd169b02015-05-25 09:55:39 +0200393 return err;
394}
395
396/*
397 * Restore xstate from user space xsave area.
398 */
399static inline int copy_user_to_xregs(struct xregs_state __user *buf, u64 mask)
400{
Ingo Molnarfd169b02015-05-25 09:55:39 +0200401 struct xregs_state *xstate = ((__force struct xregs_state *)buf);
402 u32 lmask = mask;
403 u32 hmask = mask >> 32;
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100404 int err;
Ingo Molnarfd169b02015-05-25 09:55:39 +0200405
Borislav Petkovb74a0cf2015-11-19 12:25:25 +0100406 stac();
407 XSTATE_OP(XRSTOR, xstate, lmask, hmask, err);
408 clac();
409
Ingo Molnarfd169b02015-05-25 09:55:39 +0200410 return err;
411}
412
Linus Torvalds1361b832012-02-21 13:19:22 -0800413/*
414 * These must be called with preempt disabled. Returns
Ingo Molnar4f836342015-04-27 02:53:16 +0200415 * 'true' if the FPU state is still intact and we can
416 * keep registers active.
417 *
418 * The legacy FNSAVE instruction cleared all FPU state
419 * unconditionally, so registers are essentially destroyed.
420 * Modern FPU state can be kept in registers, if there are
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200421 * no pending FP exceptions.
Linus Torvalds1361b832012-02-21 13:19:22 -0800422 */
Ingo Molnar4f836342015-04-27 02:53:16 +0200423static inline int copy_fpregs_to_fpstate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800424{
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200425 if (likely(use_xsave())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200426 copy_xregs_to_kernel(&fpu->state.xsave);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200427 return 1;
428 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800429
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200430 if (likely(use_fxsr())) {
Ingo Molnarc6813142015-04-30 11:34:09 +0200431 copy_fxregs_to_kernel(fpu);
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200432 return 1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800433 }
434
435 /*
Ingo Molnar1bc6b052015-04-27 03:32:18 +0200436 * Legacy FPU register saving, FNSAVE always clears FPU registers,
437 * so we have to mark them inactive:
Linus Torvalds1361b832012-02-21 13:19:22 -0800438 */
Ingo Molnar87dafd42015-05-25 10:57:06 +0200439 asm volatile("fnsave %[fp]; fwait" : [fp] "=m" (fpu->state.fsave));
Ingo Molnar4f836342015-04-27 02:53:16 +0200440
Ingo Molnar4f836342015-04-27 02:53:16 +0200441 return 0;
Linus Torvalds1361b832012-02-21 13:19:22 -0800442}
443
Ingo Molnar003e2e82015-05-25 11:59:35 +0200444static inline void __copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800445{
Ingo Molnar8c05f052015-05-24 09:23:25 +0200446 if (use_xsave()) {
Ingo Molnar003e2e82015-05-25 11:59:35 +0200447 copy_kernel_to_xregs(&fpstate->xsave, -1);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200448 } else {
449 if (use_fxsr())
Ingo Molnar003e2e82015-05-25 11:59:35 +0200450 copy_kernel_to_fxregs(&fpstate->fxsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200451 else
Ingo Molnar003e2e82015-05-25 11:59:35 +0200452 copy_kernel_to_fregs(&fpstate->fsave);
Ingo Molnar8c05f052015-05-24 09:23:25 +0200453 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800454}
455
Ingo Molnar003e2e82015-05-25 11:59:35 +0200456static inline void copy_kernel_to_fpregs(union fpregs_state *fpstate)
Linus Torvalds1361b832012-02-21 13:19:22 -0800457{
Borislav Petkov6ca7a8a2014-12-21 15:02:23 +0100458 /*
459 * AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception is
460 * pending. Clear the x87 state here by setting it to fixed values.
461 * "m" is a random variable that should be in L1.
462 */
Borislav Petkov9b13a932014-06-18 00:06:23 +0200463 if (unlikely(static_cpu_has_bug_safe(X86_BUG_FXSAVE_LEAK))) {
Linus Torvalds26bef132014-01-11 19:15:52 -0800464 asm volatile(
465 "fnclex\n\t"
466 "emms\n\t"
467 "fildl %P[addr]" /* set F?P to defined value */
Ingo Molnar003e2e82015-05-25 11:59:35 +0200468 : : [addr] "m" (fpstate));
Linus Torvalds26bef132014-01-11 19:15:52 -0800469 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800470
Ingo Molnar003e2e82015-05-25 11:59:35 +0200471 __copy_kernel_to_fpregs(fpstate);
Linus Torvalds1361b832012-02-21 13:19:22 -0800472}
473
Ingo Molnar87dafd42015-05-25 10:57:06 +0200474extern int copy_fpstate_to_sigframe(void __user *buf, void __user *fp, int size);
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200475
476/*
477 * FPU context switch related helper methods:
478 */
479
480DECLARE_PER_CPU(struct fpu *, fpu_fpregs_owner_ctx);
481
482/*
483 * Must be run with preemption disabled: this clears the fpu_fpregs_owner_ctx,
484 * on this CPU.
485 *
486 * This will disable any lazy FPU state restore of the current FPU state,
487 * but if the current thread owns the FPU, it will still be saved by.
488 */
489static inline void __cpu_disable_lazy_restore(unsigned int cpu)
490{
491 per_cpu(fpu_fpregs_owner_ctx, cpu) = NULL;
492}
493
494static inline int fpu_want_lazy_restore(struct fpu *fpu, unsigned int cpu)
495{
496 return fpu == this_cpu_read_stable(fpu_fpregs_owner_ctx) && cpu == fpu->last_cpu;
497}
498
499
Ingo Molnar32b49b32015-04-27 08:58:45 +0200500/*
501 * Wrap lazy FPU TS handling in a 'hw fpregs activation/deactivation'
502 * idiom, which is then paired with the sw-flag (fpregs_active) later on:
503 */
504
505static inline void __fpregs_activate_hw(void)
506{
507 if (!use_eager_fpu())
508 clts();
509}
510
511static inline void __fpregs_deactivate_hw(void)
512{
513 if (!use_eager_fpu())
514 stts();
515}
516
517/* Must be paired with an 'stts' (fpregs_deactivate_hw()) after! */
Ingo Molnar723c58e2015-04-24 14:28:01 +0200518static inline void __fpregs_deactivate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800519{
Ingo Molnare97131a2015-05-05 11:34:49 +0200520 WARN_ON_FPU(!fpu->fpregs_active);
521
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200522 fpu->fpregs_active = 0;
Ingo Molnar36b544d2015-04-23 12:18:28 +0200523 this_cpu_write(fpu_fpregs_owner_ctx, NULL);
Linus Torvalds1361b832012-02-21 13:19:22 -0800524}
525
Ingo Molnar32b49b32015-04-27 08:58:45 +0200526/* Must be paired with a 'clts' (fpregs_activate_hw()) before! */
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200527static inline void __fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800528{
Ingo Molnare97131a2015-05-05 11:34:49 +0200529 WARN_ON_FPU(fpu->fpregs_active);
530
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200531 fpu->fpregs_active = 1;
Ingo Molnarc0311f62015-04-23 12:24:59 +0200532 this_cpu_write(fpu_fpregs_owner_ctx, fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800533}
534
535/*
Ingo Molnar952f07e2015-04-26 16:56:05 +0200536 * The question "does this thread have fpu access?"
537 * is slightly racy, since preemption could come in
538 * and revoke it immediately after the test.
539 *
540 * However, even in that very unlikely scenario,
541 * we can just assume we have FPU access - typically
542 * to save the FP state - we'll just take a #NM
543 * fault and get the FPU access back.
544 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200545static inline int fpregs_active(void)
Ingo Molnar952f07e2015-04-26 16:56:05 +0200546{
547 return current->thread.fpu.fpregs_active;
548}
549
550/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800551 * Encapsulate the CR0.TS handling together with the
552 * software flag.
553 *
554 * These generally need preemption protection to work,
555 * do try to avoid using these on their own.
556 */
Ingo Molnar232f62c2015-04-24 14:30:38 +0200557static inline void fpregs_activate(struct fpu *fpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800558{
Ingo Molnar32b49b32015-04-27 08:58:45 +0200559 __fpregs_activate_hw();
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200560 __fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800561}
562
Ingo Molnar66af8e22015-04-24 14:31:27 +0200563static inline void fpregs_deactivate(struct fpu *fpu)
564{
565 __fpregs_deactivate(fpu);
Ingo Molnar32b49b32015-04-27 08:58:45 +0200566 __fpregs_deactivate_hw();
Ingo Molnar66af8e22015-04-24 14:31:27 +0200567}
568
Borislav Petkovb85e67d2015-03-16 10:21:55 +0100569/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800570 * FPU state switching for scheduling.
571 *
572 * This is a two-stage process:
573 *
574 * - switch_fpu_prepare() saves the old state and
575 * sets the new state of the CR0.TS bit. This is
576 * done within the context of the old process.
577 *
578 * - switch_fpu_finish() restores the new state as
579 * necessary.
580 */
581typedef struct { int preload; } fpu_switch_t;
582
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200583static inline fpu_switch_t
584switch_fpu_prepare(struct fpu *old_fpu, struct fpu *new_fpu, int cpu)
Linus Torvalds1361b832012-02-21 13:19:22 -0800585{
586 fpu_switch_t fpu;
587
Suresh Siddha304bced2012-08-24 14:13:02 -0700588 /*
589 * If the task has used the math, pre-load the FPU on xsave processors
590 * or if the past 5 consecutive context-switches used math.
591 */
Andy Lutomirski4ecd16e2016-01-24 14:38:06 -0800592 fpu.preload = static_cpu_has(X86_FEATURE_FPU) &&
593 new_fpu->fpstate_active &&
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200594 (use_eager_fpu() || new_fpu->counter > 5);
Rik van Riel1361ef22015-02-06 15:02:03 -0500595
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200596 if (old_fpu->fpregs_active) {
Ingo Molnar4f836342015-04-27 02:53:16 +0200597 if (!copy_fpregs_to_fpstate(old_fpu))
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200598 old_fpu->last_cpu = -1;
Rik van Riel1361ef22015-02-06 15:02:03 -0500599 else
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200600 old_fpu->last_cpu = cpu;
Rik van Riel1361ef22015-02-06 15:02:03 -0500601
Ingo Molnar36b544d2015-04-23 12:18:28 +0200602 /* But leave fpu_fpregs_owner_ctx! */
Ingo Molnard5cea9b2015-04-24 14:19:26 +0200603 old_fpu->fpregs_active = 0;
Linus Torvalds1361b832012-02-21 13:19:22 -0800604
605 /* Don't change CR0.TS if we just switch! */
606 if (fpu.preload) {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200607 new_fpu->counter++;
Ingo Molnardfaea4e2015-04-24 14:26:47 +0200608 __fpregs_activate(new_fpu);
Ingo Molnar7366ed72015-04-27 04:19:39 +0200609 prefetch(&new_fpu->state);
Ingo Molnar32b49b32015-04-27 08:58:45 +0200610 } else {
611 __fpregs_deactivate_hw();
612 }
Linus Torvalds1361b832012-02-21 13:19:22 -0800613 } else {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200614 old_fpu->counter = 0;
615 old_fpu->last_cpu = -1;
Linus Torvalds1361b832012-02-21 13:19:22 -0800616 if (fpu.preload) {
Ingo Molnarcb8818b2015-04-23 17:39:04 +0200617 new_fpu->counter++;
Ingo Molnar66ddc2c2015-04-23 17:25:44 +0200618 if (fpu_want_lazy_restore(new_fpu, cpu))
Linus Torvalds1361b832012-02-21 13:19:22 -0800619 fpu.preload = 0;
620 else
Ingo Molnar7366ed72015-04-27 04:19:39 +0200621 prefetch(&new_fpu->state);
Ingo Molnar232f62c2015-04-24 14:30:38 +0200622 fpregs_activate(new_fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800623 }
624 }
625 return fpu;
626}
627
628/*
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200629 * Misc helper functions:
630 */
631
632/*
Linus Torvalds1361b832012-02-21 13:19:22 -0800633 * By the time this gets called, we've already cleared CR0.TS and
634 * given the process the FPU if we are going to preload the FPU
635 * state - all we need to do is to conditionally restore the register
636 * state itself.
637 */
Ingo Molnar384a23f2015-04-23 17:43:27 +0200638static inline void switch_fpu_finish(struct fpu *new_fpu, fpu_switch_t fpu_switch)
Linus Torvalds1361b832012-02-21 13:19:22 -0800639{
Ingo Molnar9ccc27a2015-05-25 11:27:46 +0200640 if (fpu_switch.preload)
Ingo Molnar003e2e82015-05-25 11:59:35 +0200641 copy_kernel_to_fpregs(&new_fpu->state);
Linus Torvalds1361b832012-02-21 13:19:22 -0800642}
643
644/*
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100645 * Needs to be preemption-safe.
Linus Torvalds1361b832012-02-21 13:19:22 -0800646 *
Suresh Siddha377ffbc2012-08-24 14:12:58 -0700647 * NOTE! user_fpu_begin() must be used only immediately before restoring
Oleg Nesterovfb14b4e2015-03-11 18:34:09 +0100648 * the save state. It does not do any saving/restoring on its own. In
649 * lazy FPU mode, it is just an optimization to avoid a #NM exception,
650 * the task can lose the FPU right after preempt_enable().
Linus Torvalds1361b832012-02-21 13:19:22 -0800651 */
Linus Torvalds1361b832012-02-21 13:19:22 -0800652static inline void user_fpu_begin(void)
653{
Ingo Molnar4540d3f2015-04-23 12:31:17 +0200654 struct fpu *fpu = &current->thread.fpu;
655
Linus Torvalds1361b832012-02-21 13:19:22 -0800656 preempt_disable();
Ingo Molnar3c6dffa2015-04-28 12:28:08 +0200657 if (!fpregs_active())
Ingo Molnar232f62c2015-04-24 14:30:38 +0200658 fpregs_activate(fpu);
Linus Torvalds1361b832012-02-21 13:19:22 -0800659 preempt_enable();
660}
661
Ingo Molnarb1b64dc2015-05-05 15:56:33 +0200662/*
663 * MXCSR and XCR definitions:
664 */
665
666extern unsigned int mxcsr_feature_mask;
667
668#define XCR_XFEATURE_ENABLED_MASK 0x00000000
669
670static inline u64 xgetbv(u32 index)
671{
672 u32 eax, edx;
673
674 asm volatile(".byte 0x0f,0x01,0xd0" /* xgetbv */
675 : "=a" (eax), "=d" (edx)
676 : "c" (index));
677 return eax + ((u64)edx << 32);
678}
679
680static inline void xsetbv(u32 index, u64 value)
681{
682 u32 eax = value;
683 u32 edx = value >> 32;
684
685 asm volatile(".byte 0x0f,0x01,0xd1" /* xsetbv */
686 : : "a" (eax), "d" (edx), "c" (index));
687}
688
Ingo Molnar78f7f1e2015-04-24 02:54:44 +0200689#endif /* _ASM_X86_FPU_INTERNAL_H */