blob: 4fa6eb27cc56b51cf0a58ef9162031a5f5050714 [file] [log] [blame]
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001/****************************************************************************
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002 * Driver for Solarflare network controllers and boards
3 * Copyright 2009-2013 Solarflare Communications Inc.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10
11#ifndef MCDI_PCOL_H
12#define MCDI_PCOL_H
13
14/* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
15/* Power-on reset state */
16#define MC_FW_STATE_POR (1)
17/* If this is set in MC_RESET_STATE_REG then it should be
18 * possible to jump into IMEM without loading code from flash. */
19#define MC_FW_WARM_BOOT_OK (2)
20/* The MC main image has started to boot. */
21#define MC_FW_STATE_BOOTING (4)
22/* The Scheduler has started. */
23#define MC_FW_STATE_SCHED (8)
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +010024/* If this is set in MC_RESET_STATE_REG then it should be
25 * possible to jump into IMEM without loading code from flash.
26 * Unlike a warm boot, assume DMEM has been reloaded, so that
27 * the MC persistent data must be reinitialised. */
28#define MC_FW_TEPID_BOOT_OK (16)
29/* BIST state has been initialized */
30#define MC_FW_BIST_INIT_OK (128)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000031
Ben Hutchings05a93202011-12-20 00:44:06 +000032/* Siena MC shared memmory offsets */
33/* The 'doorbell' addresses are hard-wired to alert the MC when written */
34#define MC_SMEM_P0_DOORBELL_OFST 0x000
35#define MC_SMEM_P1_DOORBELL_OFST 0x004
36/* The rest of these are firmware-defined */
37#define MC_SMEM_P0_PDU_OFST 0x008
38#define MC_SMEM_P1_PDU_OFST 0x108
39#define MC_SMEM_PDU_LEN 0x100
40#define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
41#define MC_SMEM_P0_STATUS_OFST 0x7f8
42#define MC_SMEM_P1_STATUS_OFST 0x7fc
43
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000044/* Values to be written to the per-port status dword in shared
45 * memory on reboot and assert */
46#define MC_STATUS_DWORD_REBOOT (0xb007b007)
47#define MC_STATUS_DWORD_ASSERT (0xdeaddead)
48
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +010049/* Check whether an mcfw version (in host order) belongs to a bootloader */
50#define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007)
51
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000052/* The current version of the MCDI protocol.
53 *
54 * Note that the ROM burnt into the card only talks V0, so at the very
55 * least every driver must support version 0 and MCDI_PCOL_VERSION
56 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +010057#define MCDI_PCOL_VERSION 2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000058
Ben Hutchings05a93202011-12-20 00:44:06 +000059/* Unused commands: 0x23, 0x27, 0x30, 0x31 */
60
Ben Hutchings1aa8b472012-07-10 10:56:59 +000061/* MCDI version 1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000062 *
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +010063 * Each MCDI request starts with an MCDI_HEADER, which is a 32bit
Steve Hodgsonf0d37f42009-11-29 15:15:07 +000064 * structure, filled in by the client.
65 *
66 * 0 7 8 16 20 22 23 24 31
67 * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
68 * | | |
69 * | | \--- Response
70 * | \------- Error
71 * \------------------------------ Resync (always set)
72 *
73 * The client writes it's request into MC shared memory, and rings the
74 * doorbell. Each request is completed by either by the MC writting
75 * back into shared memory, or by writting out an event.
76 *
77 * All MCDI commands support completion by shared memory response. Each
78 * request may also contain additional data (accounted for by HEADER.LEN),
79 * and some response's may also contain additional data (again, accounted
80 * for by HEADER.LEN).
81 *
82 * Some MCDI commands support completion by event, in which any associated
83 * response data is included in the event.
84 *
85 * The protocol requires one response to be delivered for every request, a
86 * request should not be sent unless the response for the previous request
87 * has been received (either by polling shared memory, or by receiving
88 * an event).
89 */
90
91/** Request/Response structure */
92#define MCDI_HEADER_OFST 0
93#define MCDI_HEADER_CODE_LBN 0
94#define MCDI_HEADER_CODE_WIDTH 7
95#define MCDI_HEADER_RESYNC_LBN 7
96#define MCDI_HEADER_RESYNC_WIDTH 1
97#define MCDI_HEADER_DATALEN_LBN 8
98#define MCDI_HEADER_DATALEN_WIDTH 8
99#define MCDI_HEADER_SEQ_LBN 16
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000100#define MCDI_HEADER_SEQ_WIDTH 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100101#define MCDI_HEADER_RSVD_LBN 20
102#define MCDI_HEADER_RSVD_WIDTH 1
103#define MCDI_HEADER_NOT_EPOCH_LBN 21
104#define MCDI_HEADER_NOT_EPOCH_WIDTH 1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000105#define MCDI_HEADER_ERROR_LBN 22
106#define MCDI_HEADER_ERROR_WIDTH 1
107#define MCDI_HEADER_RESPONSE_LBN 23
108#define MCDI_HEADER_RESPONSE_WIDTH 1
109#define MCDI_HEADER_XFLAGS_LBN 24
110#define MCDI_HEADER_XFLAGS_WIDTH 8
111/* Request response using event */
112#define MCDI_HEADER_XFLAGS_EVREQ 0x01
113
114/* Maximum number of payload bytes */
Ben Hutchingsd0c2ee92013-08-20 15:47:12 +0100115#define MCDI_CTL_SDU_LEN_MAX_V1 0xfc
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100116#define MCDI_CTL_SDU_LEN_MAX_V2 0x400
Ben Hutchingsd0c2ee92013-08-20 15:47:12 +0100117
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100118#define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2
119
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000120
121/* The MC can generate events for two reasons:
122 * - To complete a shared memory request if XFLAGS_EVREQ was set
123 * - As a notification (link state, i2c event), controlled
124 * via MC_CMD_LOG_CTRL
125 *
126 * Both events share a common structure:
127 *
128 * 0 32 33 36 44 52 60
129 * | Data | Cont | Level | Src | Code | Rsvd |
130 * |
131 * \ There is another event pending in this notification
132 *
133 * If Code==CMDDONE, then the fields are further interpreted as:
134 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300135 * - LEVEL==INFO Command succeeded
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000136 * - LEVEL==ERR Command failed
137 *
138 * 0 8 16 24 32
139 * | Seq | Datalen | Errno | Rsvd |
140 *
141 * These fields are taken directly out of the standard MCDI header, i.e.,
142 * LEVEL==ERR, Datalen == 0 => Reboot
143 *
144 * Events can be squirted out of the UART (using LOG_CTRL) without a
145 * MCDI header. An event can be distinguished from a MCDI response by
146 * examining the first byte which is 0xc0. This corresponds to the
147 * non-existent MCDI command MC_CMD_DEBUG_LOG.
148 *
149 * 0 7 8
150 * | command | Resync | = 0xc0
151 *
152 * Since the event is written in big-endian byte order, this works
153 * providing bits 56-63 of the event are 0xc0.
154 *
155 * 56 60 63
156 * | Rsvd | Code | = 0xc0
157 *
158 * Which means for convenience the event code is 0xc for all MC
159 * generated events.
160 */
161#define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
162
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000163
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100164/* Operation not permitted. */
165#define MC_CMD_ERR_EPERM 1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000166/* Non-existent command target */
167#define MC_CMD_ERR_ENOENT 2
168/* assert() has killed the MC */
169#define MC_CMD_ERR_EINTR 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100170/* I/O failure */
171#define MC_CMD_ERR_EIO 5
172/* Try again */
173#define MC_CMD_ERR_EAGAIN 11
174/* Out of memory */
175#define MC_CMD_ERR_ENOMEM 12
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000176/* Caller does not hold required locks */
177#define MC_CMD_ERR_EACCES 13
178/* Resource is currently unavailable (e.g. lock contention) */
179#define MC_CMD_ERR_EBUSY 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100180/* No such device */
181#define MC_CMD_ERR_ENODEV 19
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000182/* Invalid argument to target */
183#define MC_CMD_ERR_EINVAL 22
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100184/* Out of range */
185#define MC_CMD_ERR_ERANGE 34
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000186/* Non-recursive resource is already acquired */
187#define MC_CMD_ERR_EDEADLK 35
188/* Operation not implemented */
189#define MC_CMD_ERR_ENOSYS 38
190/* Operation timed out */
191#define MC_CMD_ERR_ETIME 62
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100192/* Link has been severed */
193#define MC_CMD_ERR_ENOLINK 67
194/* Protocol error */
195#define MC_CMD_ERR_EPROTO 71
196/* Operation not supported */
197#define MC_CMD_ERR_ENOTSUP 95
198/* Address not available */
199#define MC_CMD_ERR_EADDRNOTAVAIL 99
200/* Not connected */
201#define MC_CMD_ERR_ENOTCONN 107
202/* Operation already in progress */
203#define MC_CMD_ERR_EALREADY 114
204
205/* Resource allocation failed. */
206#define MC_CMD_ERR_ALLOC_FAIL 0x1000
207/* V-adaptor not found. */
208#define MC_CMD_ERR_NO_VADAPTOR 0x1001
209/* EVB port not found. */
210#define MC_CMD_ERR_NO_EVB_PORT 0x1002
211/* V-switch not found. */
212#define MC_CMD_ERR_NO_VSWITCH 0x1003
213/* Too many VLAN tags. */
214#define MC_CMD_ERR_VLAN_LIMIT 0x1004
215/* Bad PCI function number. */
216#define MC_CMD_ERR_BAD_PCI_FUNC 0x1005
217/* Invalid VLAN mode. */
218#define MC_CMD_ERR_BAD_VLAN_MODE 0x1006
219/* Invalid v-switch type. */
220#define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007
221/* Invalid v-port type. */
222#define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008
223/* MAC address exists. */
224#define MC_CMD_ERR_MAC_EXIST 0x1009
225/* Slave core not present */
226#define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a
Ben Hutchings512bb062013-12-04 19:48:07 +0000227/* The datapath is disabled. */
228#define MC_CMD_ERR_DATAPATH_DISABLED 0x100b
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000229
230#define MC_CMD_ERR_CODE_OFST 0
231
Ben Hutchings05a93202011-12-20 00:44:06 +0000232/* We define 8 "escape" commands to allow
233 for command number space extension */
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000234
Ben Hutchings05a93202011-12-20 00:44:06 +0000235#define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
236#define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
237#define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
238#define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
239#define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
240#define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
241#define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
242#define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000243
244/* Vectors in the boot ROM */
245/* Point to the copycode entry point. */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100246#define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4)
247#define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000248/* Points to the recovery mode entry point. */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100249#define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4)
250#define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000251
Ben Hutchings05a93202011-12-20 00:44:06 +0000252/* The command set exported by the boot ROM (MCDI v0) */
253#define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
254 (1 << MC_CMD_READ32) | \
255 (1 << MC_CMD_WRITE32) | \
256 (1 << MC_CMD_COPYCODE) | \
257 (1 << MC_CMD_GET_VERSION), \
258 0, 0, 0 }
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000259
Ben Hutchings05a93202011-12-20 00:44:06 +0000260#define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
261 (MC_CMD_SENSOR_ENTRY_OFST + (_x))
262
263#define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
264 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
265 MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
266 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
267
268#define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
269 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
270 MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
271 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
272
273#define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
274 (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
275 MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
276 (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
277
278
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100279/* Version 2 adds an optional argument to error returns: the errno value
280 * may be followed by the (0-based) number of the first argument that
281 * could not be processed.
282 */
283#define MC_CMD_ERR_ARG_OFST 4
284
285/* No space */
286#define MC_CMD_ERR_ENOSPC 28
287
Ben Hutchings05a93202011-12-20 00:44:06 +0000288/* MCDI_EVENT structuredef */
289#define MCDI_EVENT_LEN 8
290#define MCDI_EVENT_CONT_LBN 32
291#define MCDI_EVENT_CONT_WIDTH 1
292#define MCDI_EVENT_LEVEL_LBN 33
293#define MCDI_EVENT_LEVEL_WIDTH 3
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100294/* enum: Info. */
295#define MCDI_EVENT_LEVEL_INFO 0x0
296/* enum: Warning. */
297#define MCDI_EVENT_LEVEL_WARN 0x1
298/* enum: Error. */
299#define MCDI_EVENT_LEVEL_ERR 0x2
300/* enum: Fatal. */
301#define MCDI_EVENT_LEVEL_FATAL 0x3
Ben Hutchings05a93202011-12-20 00:44:06 +0000302#define MCDI_EVENT_DATA_OFST 0
303#define MCDI_EVENT_CMDDONE_SEQ_LBN 0
304#define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
305#define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
306#define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
307#define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
308#define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
309#define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
310#define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
311#define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
312#define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100313/* enum: 100Mbs */
314#define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1
315/* enum: 1Gbs */
316#define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2
317/* enum: 10Gbs */
318#define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3
319/* enum: 40Gbs */
320#define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4
Ben Hutchings05a93202011-12-20 00:44:06 +0000321#define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
322#define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
323#define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
324#define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
325#define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
326#define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
327#define MCDI_EVENT_SENSOREVT_STATE_LBN 8
328#define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
329#define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
330#define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
331#define MCDI_EVENT_FWALERT_DATA_LBN 8
332#define MCDI_EVENT_FWALERT_DATA_WIDTH 24
333#define MCDI_EVENT_FWALERT_REASON_LBN 0
334#define MCDI_EVENT_FWALERT_REASON_WIDTH 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100335/* enum: SRAM Access. */
336#define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1
Ben Hutchings05a93202011-12-20 00:44:06 +0000337#define MCDI_EVENT_FLR_VF_LBN 0
338#define MCDI_EVENT_FLR_VF_WIDTH 8
339#define MCDI_EVENT_TX_ERR_TXQ_LBN 0
340#define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
341#define MCDI_EVENT_TX_ERR_TYPE_LBN 12
342#define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100343/* enum: Descriptor loader reported failure */
344#define MCDI_EVENT_TX_ERR_DL_FAIL 0x1
345/* enum: Descriptor ring empty and no EOP seen for packet */
346#define MCDI_EVENT_TX_ERR_NO_EOP 0x2
347/* enum: Overlength packet */
348#define MCDI_EVENT_TX_ERR_2BIG 0x3
349/* enum: Malformed option descriptor */
350#define MCDI_EVENT_TX_BAD_OPTDESC 0x5
351/* enum: Option descriptor part way through a packet */
352#define MCDI_EVENT_TX_OPT_IN_PKT 0x8
353/* enum: DMA or PIO data access error */
354#define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9
Ben Hutchings05a93202011-12-20 00:44:06 +0000355#define MCDI_EVENT_TX_ERR_INFO_LBN 16
356#define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100357#define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12
358#define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1
Ben Hutchings05a93202011-12-20 00:44:06 +0000359#define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
360#define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
361#define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
362#define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100363/* enum: PLL lost lock */
364#define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1
365/* enum: Filter overflow (PDMA) */
366#define MCDI_EVENT_PTP_ERR_FILTER 0x2
367/* enum: FIFO overflow (FPGA) */
368#define MCDI_EVENT_PTP_ERR_FIFO 0x3
369/* enum: Merge queue overflow */
370#define MCDI_EVENT_PTP_ERR_QUEUE 0x4
371#define MCDI_EVENT_AOE_ERR_TYPE_LBN 0
372#define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8
373/* enum: AOE failed to load - no valid image? */
374#define MCDI_EVENT_AOE_NO_LOAD 0x1
375/* enum: AOE FC reported an exception */
376#define MCDI_EVENT_AOE_FC_ASSERT 0x2
377/* enum: AOE FC watchdogged */
378#define MCDI_EVENT_AOE_FC_WATCHDOG 0x3
379/* enum: AOE FC failed to start */
380#define MCDI_EVENT_AOE_FC_NO_START 0x4
381/* enum: Generic AOE fault - likely to have been reported via other means too
382 * but intended for use by aoex driver.
383 */
384#define MCDI_EVENT_AOE_FAULT 0x5
385/* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */
386#define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6
387/* enum: AOE loaded successfully */
388#define MCDI_EVENT_AOE_LOAD 0x7
389/* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */
390#define MCDI_EVENT_AOE_DMA 0x8
391/* enum: AOE byteblaster connected/disconnected (Connection status in
392 * AOE_ERR_DATA)
393 */
394#define MCDI_EVENT_AOE_BYTEBLASTER 0x9
Ben Hutchings512bb062013-12-04 19:48:07 +0000395/* enum: DDR ECC status update */
396#define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100397#define MCDI_EVENT_AOE_ERR_DATA_LBN 8
398#define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8
399#define MCDI_EVENT_RX_ERR_RXQ_LBN 0
400#define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12
401#define MCDI_EVENT_RX_ERR_TYPE_LBN 12
402#define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4
403#define MCDI_EVENT_RX_ERR_INFO_LBN 16
404#define MCDI_EVENT_RX_ERR_INFO_WIDTH 16
405#define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12
406#define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1
407#define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0
408#define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12
409#define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0
410#define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16
Ben Hutchings05a93202011-12-20 00:44:06 +0000411#define MCDI_EVENT_DATA_LBN 0
412#define MCDI_EVENT_DATA_WIDTH 32
413#define MCDI_EVENT_SRC_LBN 36
414#define MCDI_EVENT_SRC_WIDTH 8
415#define MCDI_EVENT_EV_CODE_LBN 60
416#define MCDI_EVENT_EV_CODE_WIDTH 4
417#define MCDI_EVENT_CODE_LBN 44
418#define MCDI_EVENT_CODE_WIDTH 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100419/* enum: Bad assert. */
420#define MCDI_EVENT_CODE_BADSSERT 0x1
421/* enum: PM Notice. */
422#define MCDI_EVENT_CODE_PMNOTICE 0x2
423/* enum: Command done. */
424#define MCDI_EVENT_CODE_CMDDONE 0x3
425/* enum: Link change. */
426#define MCDI_EVENT_CODE_LINKCHANGE 0x4
427/* enum: Sensor Event. */
428#define MCDI_EVENT_CODE_SENSOREVT 0x5
429/* enum: Schedule error. */
430#define MCDI_EVENT_CODE_SCHEDERR 0x6
431/* enum: Reboot. */
432#define MCDI_EVENT_CODE_REBOOT 0x7
433/* enum: Mac stats DMA. */
434#define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8
435/* enum: Firmware alert. */
436#define MCDI_EVENT_CODE_FWALERT 0x9
437/* enum: Function level reset. */
438#define MCDI_EVENT_CODE_FLR 0xa
439/* enum: Transmit error */
440#define MCDI_EVENT_CODE_TX_ERR 0xb
441/* enum: Tx flush has completed */
442#define MCDI_EVENT_CODE_TX_FLUSH 0xc
443/* enum: PTP packet received timestamp */
444#define MCDI_EVENT_CODE_PTP_RX 0xd
445/* enum: PTP NIC failure */
446#define MCDI_EVENT_CODE_PTP_FAULT 0xe
447/* enum: PTP PPS event */
448#define MCDI_EVENT_CODE_PTP_PPS 0xf
449/* enum: Rx flush has completed */
450#define MCDI_EVENT_CODE_RX_FLUSH 0x10
451/* enum: Receive error */
452#define MCDI_EVENT_CODE_RX_ERR 0x11
453/* enum: AOE fault */
454#define MCDI_EVENT_CODE_AOE 0x12
455/* enum: Network port calibration failed (VCAL). */
456#define MCDI_EVENT_CODE_VCAL_FAIL 0x13
457/* enum: HW PPS event */
458#define MCDI_EVENT_CODE_HW_PPS 0x14
459/* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and
460 * a different format)
461 */
462#define MCDI_EVENT_CODE_MC_REBOOT 0x15
463/* enum: the MC has detected a parity error */
464#define MCDI_EVENT_CODE_PAR_ERR 0x16
465/* enum: the MC has detected a correctable error */
466#define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17
467/* enum: the MC has detected an uncorrectable error */
468#define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18
Ben Hutchings512bb062013-12-04 19:48:07 +0000469/* enum: The MC has entered offline BIST mode */
470#define MCDI_EVENT_CODE_MC_BIST 0x19
471/* enum: PTP tick event providing current NIC time */
472#define MCDI_EVENT_CODE_PTP_TIME 0x1a
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100473/* enum: Artificial event generated by host and posted via MC for test
474 * purposes.
475 */
476#define MCDI_EVENT_CODE_TESTGEN 0xfa
Ben Hutchings05a93202011-12-20 00:44:06 +0000477#define MCDI_EVENT_CMDDONE_DATA_OFST 0
478#define MCDI_EVENT_CMDDONE_DATA_LBN 0
479#define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
480#define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
481#define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
482#define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
483#define MCDI_EVENT_SENSOREVT_DATA_OFST 0
484#define MCDI_EVENT_SENSOREVT_DATA_LBN 0
485#define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
486#define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
487#define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
488#define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
489#define MCDI_EVENT_TX_ERR_DATA_OFST 0
490#define MCDI_EVENT_TX_ERR_DATA_LBN 0
491#define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
Ben Hutchings512bb062013-12-04 19:48:07 +0000492/* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of
493 * timestamp
494 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000495#define MCDI_EVENT_PTP_SECONDS_OFST 0
496#define MCDI_EVENT_PTP_SECONDS_LBN 0
497#define MCDI_EVENT_PTP_SECONDS_WIDTH 32
Ben Hutchings512bb062013-12-04 19:48:07 +0000498/* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of
499 * timestamp
500 */
501#define MCDI_EVENT_PTP_MAJOR_OFST 0
502#define MCDI_EVENT_PTP_MAJOR_LBN 0
503#define MCDI_EVENT_PTP_MAJOR_WIDTH 32
504/* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field
505 * of timestamp
506 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000507#define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
508#define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
509#define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
Ben Hutchings512bb062013-12-04 19:48:07 +0000510/* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of
511 * timestamp
512 */
513#define MCDI_EVENT_PTP_MINOR_OFST 0
514#define MCDI_EVENT_PTP_MINOR_LBN 0
515#define MCDI_EVENT_PTP_MINOR_WIDTH 32
516/* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet
517 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000518#define MCDI_EVENT_PTP_UUID_OFST 0
519#define MCDI_EVENT_PTP_UUID_LBN 0
520#define MCDI_EVENT_PTP_UUID_WIDTH 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100521#define MCDI_EVENT_RX_ERR_DATA_OFST 0
522#define MCDI_EVENT_RX_ERR_DATA_LBN 0
523#define MCDI_EVENT_RX_ERR_DATA_WIDTH 32
524#define MCDI_EVENT_PAR_ERR_DATA_OFST 0
525#define MCDI_EVENT_PAR_ERR_DATA_LBN 0
526#define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32
527#define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0
528#define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0
529#define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32
530#define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0
531#define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0
532#define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32
Ben Hutchings512bb062013-12-04 19:48:07 +0000533/* For CODE_PTP_TIME events, the major value of the PTP clock */
534#define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0
535#define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0
536#define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32
537/* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */
538#define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36
539#define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100540
541/* FCDI_EVENT structuredef */
542#define FCDI_EVENT_LEN 8
543#define FCDI_EVENT_CONT_LBN 32
544#define FCDI_EVENT_CONT_WIDTH 1
545#define FCDI_EVENT_LEVEL_LBN 33
546#define FCDI_EVENT_LEVEL_WIDTH 3
547/* enum: Info. */
548#define FCDI_EVENT_LEVEL_INFO 0x0
549/* enum: Warning. */
550#define FCDI_EVENT_LEVEL_WARN 0x1
551/* enum: Error. */
552#define FCDI_EVENT_LEVEL_ERR 0x2
553/* enum: Fatal. */
554#define FCDI_EVENT_LEVEL_FATAL 0x3
555#define FCDI_EVENT_DATA_OFST 0
556#define FCDI_EVENT_LINK_STATE_STATUS_LBN 0
557#define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1
558#define FCDI_EVENT_LINK_DOWN 0x0 /* enum */
559#define FCDI_EVENT_LINK_UP 0x1 /* enum */
560#define FCDI_EVENT_DATA_LBN 0
561#define FCDI_EVENT_DATA_WIDTH 32
562#define FCDI_EVENT_SRC_LBN 36
563#define FCDI_EVENT_SRC_WIDTH 8
564#define FCDI_EVENT_EV_CODE_LBN 60
565#define FCDI_EVENT_EV_CODE_WIDTH 4
566#define FCDI_EVENT_CODE_LBN 44
567#define FCDI_EVENT_CODE_WIDTH 8
568/* enum: The FC was rebooted. */
569#define FCDI_EVENT_CODE_REBOOT 0x1
570/* enum: Bad assert. */
571#define FCDI_EVENT_CODE_ASSERT 0x2
572/* enum: DDR3 test result. */
573#define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3
574/* enum: Link status. */
575#define FCDI_EVENT_CODE_LINK_STATE 0x4
576/* enum: A timed read is ready to be serviced. */
577#define FCDI_EVENT_CODE_TIMED_READ 0x5
578/* enum: One or more PPS IN events */
579#define FCDI_EVENT_CODE_PPS_IN 0x6
Ben Hutchings512bb062013-12-04 19:48:07 +0000580/* enum: Tick event from PTP clock */
581#define FCDI_EVENT_CODE_PTP_TICK 0x7
582/* enum: ECC error counters */
583#define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100584#define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0
585#define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0
586#define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32
587#define FCDI_EVENT_ASSERT_TYPE_LBN 36
588#define FCDI_EVENT_ASSERT_TYPE_WIDTH 8
589#define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36
590#define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8
591#define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0
592#define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0
593#define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32
594#define FCDI_EVENT_LINK_STATE_DATA_OFST 0
595#define FCDI_EVENT_LINK_STATE_DATA_LBN 0
596#define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32
Ben Hutchings512bb062013-12-04 19:48:07 +0000597#define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36
598#define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8
599#define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0
600#define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0
601#define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100602
Ben Hutchings512bb062013-12-04 19:48:07 +0000603/* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events
604 * to the MC. Note that this structure | is overlayed over a normal FCDI event
605 * such that bits 32-63 containing | event code, level, source etc remain the
606 * same. In this case the data | field of the header is defined to be the
607 * number of timestamps
608 */
609#define FCDI_EXTENDED_EVENT_PPS_LENMIN 16
610#define FCDI_EXTENDED_EVENT_PPS_LENMAX 248
611#define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100612/* Number of timestamps following */
613#define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0
614#define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0
615#define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32
616/* Seconds field of a timestamp record */
617#define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8
618#define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64
619#define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32
620/* Nanoseconds field of a timestamp record */
621#define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12
622#define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96
623#define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32
624/* Timestamp records comprising the event */
Ben Hutchings512bb062013-12-04 19:48:07 +0000625#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8
626#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8
627#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8
628#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12
629#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1
630#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30
631#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64
632#define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64
Ben Hutchings05a93202011-12-20 00:44:06 +0000633
634
635/***********************************/
636/* MC_CMD_READ32
637 * Read multiple 32byte words from MC memory.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000638 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000639#define MC_CMD_READ32 0x1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000640
Ben Hutchings05a93202011-12-20 00:44:06 +0000641/* MC_CMD_READ32_IN msgrequest */
642#define MC_CMD_READ32_IN_LEN 8
643#define MC_CMD_READ32_IN_ADDR_OFST 0
644#define MC_CMD_READ32_IN_NUMWORDS_OFST 4
645
646/* MC_CMD_READ32_OUT msgresponse */
647#define MC_CMD_READ32_OUT_LENMIN 4
648#define MC_CMD_READ32_OUT_LENMAX 252
649#define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
650#define MC_CMD_READ32_OUT_BUFFER_OFST 0
651#define MC_CMD_READ32_OUT_BUFFER_LEN 4
652#define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
653#define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
654
655
656/***********************************/
657/* MC_CMD_WRITE32
658 * Write multiple 32byte words to MC memory.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000659 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000660#define MC_CMD_WRITE32 0x2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000661
Ben Hutchings05a93202011-12-20 00:44:06 +0000662/* MC_CMD_WRITE32_IN msgrequest */
663#define MC_CMD_WRITE32_IN_LENMIN 8
664#define MC_CMD_WRITE32_IN_LENMAX 252
665#define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
666#define MC_CMD_WRITE32_IN_ADDR_OFST 0
667#define MC_CMD_WRITE32_IN_BUFFER_OFST 4
668#define MC_CMD_WRITE32_IN_BUFFER_LEN 4
669#define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
670#define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
671
672/* MC_CMD_WRITE32_OUT msgresponse */
673#define MC_CMD_WRITE32_OUT_LEN 0
674
675
676/***********************************/
677/* MC_CMD_COPYCODE
678 * Copy MC code between two locations and jump.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000679 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000680#define MC_CMD_COPYCODE 0x3
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000681
Ben Hutchings05a93202011-12-20 00:44:06 +0000682/* MC_CMD_COPYCODE_IN msgrequest */
683#define MC_CMD_COPYCODE_IN_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100684/* Source address */
Ben Hutchings05a93202011-12-20 00:44:06 +0000685#define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
Ben Hutchings512bb062013-12-04 19:48:07 +0000686/* enum: The main image should be entered via a copy of a single word from and
687 * to this address when none of the other magic behaviours are required.
688 */
689#define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100690/* enum: Entering the main image via a copy of a single word from and to this
691 * address indicates that it should not attempt to start the datapath CPUs.
692 * This is useful for certain soft rebooting scenarios. (Huntington only)
693 */
694#define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0
695/* enum: Entering the main image via a copy of a single word from and to this
696 * address indicates that it should not attempt to parse any configuration from
697 * flash. (In addition, the datapath CPUs will not be started, as for
698 * MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR above.) This is useful for
699 * certain soft rebooting scenarios. (Huntington only)
700 */
701#define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc
702/* Destination address */
Ben Hutchings05a93202011-12-20 00:44:06 +0000703#define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
704#define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100705/* Address of where to jump after copy. */
Ben Hutchings05a93202011-12-20 00:44:06 +0000706#define MC_CMD_COPYCODE_IN_JUMP_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100707/* enum: Control should return to the caller rather than jumping */
708#define MC_CMD_COPYCODE_JUMP_NONE 0x1
Ben Hutchings05a93202011-12-20 00:44:06 +0000709
710/* MC_CMD_COPYCODE_OUT msgresponse */
711#define MC_CMD_COPYCODE_OUT_LEN 0
712
713
714/***********************************/
715/* MC_CMD_SET_FUNC
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100716 * Select function for function-specific commands.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000717 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000718#define MC_CMD_SET_FUNC 0x4
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000719
Ben Hutchings05a93202011-12-20 00:44:06 +0000720/* MC_CMD_SET_FUNC_IN msgrequest */
721#define MC_CMD_SET_FUNC_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100722/* Set function */
Ben Hutchings05a93202011-12-20 00:44:06 +0000723#define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
724
725/* MC_CMD_SET_FUNC_OUT msgresponse */
726#define MC_CMD_SET_FUNC_OUT_LEN 0
727
728
729/***********************************/
730/* MC_CMD_GET_BOOT_STATUS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100731 * Get the instruction address from which the MC booted.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000732 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000733#define MC_CMD_GET_BOOT_STATUS 0x5
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000734
Ben Hutchings05a93202011-12-20 00:44:06 +0000735/* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
736#define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
737
738/* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
739#define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100740/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +0000741#define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100742/* enum: indicates that the MC wasn't flash booted */
743#define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef
Ben Hutchings05a93202011-12-20 00:44:06 +0000744#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
745#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
746#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
747#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
748#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
749#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
750#define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
751
752
753/***********************************/
754/* MC_CMD_GET_ASSERTS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100755 * Get (and optionally clear) the current assertion status. Only
756 * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other
757 * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000758 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000759#define MC_CMD_GET_ASSERTS 0x6
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000760
Ben Hutchings05a93202011-12-20 00:44:06 +0000761/* MC_CMD_GET_ASSERTS_IN msgrequest */
762#define MC_CMD_GET_ASSERTS_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100763/* Set to clear assertion */
Ben Hutchings05a93202011-12-20 00:44:06 +0000764#define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
765
766/* MC_CMD_GET_ASSERTS_OUT msgresponse */
767#define MC_CMD_GET_ASSERTS_OUT_LEN 140
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100768/* Assertion status flag. */
Ben Hutchings05a93202011-12-20 00:44:06 +0000769#define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100770/* enum: No assertions have failed. */
771#define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1
772/* enum: A system-level assertion has failed. */
773#define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2
774/* enum: A thread-level assertion has failed. */
775#define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3
776/* enum: The system was reset by the watchdog. */
777#define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4
778/* enum: An illegal address trap stopped the system (huntington and later) */
779#define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5
780/* Failing PC value */
Ben Hutchings05a93202011-12-20 00:44:06 +0000781#define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100782/* Saved GP regs */
Ben Hutchings05a93202011-12-20 00:44:06 +0000783#define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
784#define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
785#define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100786/* Failing thread address */
Ben Hutchings05a93202011-12-20 00:44:06 +0000787#define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
788#define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
789
790
791/***********************************/
792/* MC_CMD_LOG_CTRL
793 * Configure the output stream for various events and messages.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000794 */
Ben Hutchings05a93202011-12-20 00:44:06 +0000795#define MC_CMD_LOG_CTRL 0x7
Steve Hodgsonf0d37f42009-11-29 15:15:07 +0000796
Ben Hutchings05a93202011-12-20 00:44:06 +0000797/* MC_CMD_LOG_CTRL_IN msgrequest */
798#define MC_CMD_LOG_CTRL_IN_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100799/* Log destination */
Ben Hutchings05a93202011-12-20 00:44:06 +0000800#define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100801/* enum: UART. */
802#define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1
803/* enum: Event queue. */
804#define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2
Ben Hutchings05a93202011-12-20 00:44:06 +0000805#define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
806
807/* MC_CMD_LOG_CTRL_OUT msgresponse */
808#define MC_CMD_LOG_CTRL_OUT_LEN 0
809
810
811/***********************************/
812/* MC_CMD_GET_VERSION
813 * Get version information about the MC firmware.
814 */
815#define MC_CMD_GET_VERSION 0x8
816
817/* MC_CMD_GET_VERSION_IN msgrequest */
818#define MC_CMD_GET_VERSION_IN_LEN 0
819
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100820/* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */
821#define MC_CMD_GET_VERSION_EXT_IN_LEN 4
822/* placeholder, set to 0 */
823#define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0
824
825/* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */
Ben Hutchings05a93202011-12-20 00:44:06 +0000826#define MC_CMD_GET_VERSION_V0_OUT_LEN 4
827#define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100828/* enum: Reserved version number to indicate "any" version. */
829#define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff
830/* enum: Bootrom version value for Siena. */
831#define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000
832/* enum: Bootrom version value for Huntington. */
833#define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001
Ben Hutchings05a93202011-12-20 00:44:06 +0000834
835/* MC_CMD_GET_VERSION_OUT msgresponse */
836#define MC_CMD_GET_VERSION_OUT_LEN 32
837/* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
838/* Enum values, see field(s): */
839/* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
840#define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100841/* 128bit mask of functions supported by the current firmware */
Ben Hutchings05a93202011-12-20 00:44:06 +0000842#define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
843#define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
844#define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
845#define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
846#define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
847#define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
848
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100849/* MC_CMD_GET_VERSION_EXT_OUT msgresponse */
850#define MC_CMD_GET_VERSION_EXT_OUT_LEN 48
851/* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
852/* Enum values, see field(s): */
853/* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
854#define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4
855/* 128bit mask of functions supported by the current firmware */
856#define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8
857#define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16
858#define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24
859#define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8
860#define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24
861#define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28
862/* extra info */
863#define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32
864#define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16
Ben Hutchings05a93202011-12-20 00:44:06 +0000865
866
867/***********************************/
868/* MC_CMD_PTP
869 * Perform PTP operation
870 */
871#define MC_CMD_PTP 0xb
872
873/* MC_CMD_PTP_IN msgrequest */
874#define MC_CMD_PTP_IN_LEN 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100875/* PTP operation code */
Ben Hutchings05a93202011-12-20 00:44:06 +0000876#define MC_CMD_PTP_IN_OP_OFST 0
877#define MC_CMD_PTP_IN_OP_LEN 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100878/* enum: Enable PTP packet timestamping operation. */
879#define MC_CMD_PTP_OP_ENABLE 0x1
880/* enum: Disable PTP packet timestamping operation. */
881#define MC_CMD_PTP_OP_DISABLE 0x2
882/* enum: Send a PTP packet. */
883#define MC_CMD_PTP_OP_TRANSMIT 0x3
884/* enum: Read the current NIC time. */
885#define MC_CMD_PTP_OP_READ_NIC_TIME 0x4
886/* enum: Get the current PTP status. */
887#define MC_CMD_PTP_OP_STATUS 0x5
888/* enum: Adjust the PTP NIC's time. */
889#define MC_CMD_PTP_OP_ADJUST 0x6
890/* enum: Synchronize host and NIC time. */
891#define MC_CMD_PTP_OP_SYNCHRONIZE 0x7
892/* enum: Basic manufacturing tests. */
893#define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8
894/* enum: Packet based manufacturing tests. */
895#define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9
896/* enum: Reset some of the PTP related statistics */
897#define MC_CMD_PTP_OP_RESET_STATS 0xa
898/* enum: Debug operations to MC. */
899#define MC_CMD_PTP_OP_DEBUG 0xb
900/* enum: Read an FPGA register */
901#define MC_CMD_PTP_OP_FPGAREAD 0xc
902/* enum: Write an FPGA register */
903#define MC_CMD_PTP_OP_FPGAWRITE 0xd
904/* enum: Apply an offset to the NIC clock */
905#define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe
906/* enum: Change Apply an offset to the NIC clock */
907#define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf
908/* enum: Set the MC packet filter VLAN tags for received PTP packets */
909#define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10
910/* enum: Set the MC packet filter UUID for received PTP packets */
911#define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11
912/* enum: Set the MC packet filter Domain for received PTP packets */
913#define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12
914/* enum: Set the clock source */
915#define MC_CMD_PTP_OP_SET_CLK_SRC 0x13
916/* enum: Reset value of Timer Reg. */
917#define MC_CMD_PTP_OP_RST_CLK 0x14
918/* enum: Enable the forwarding of PPS events to the host */
919#define MC_CMD_PTP_OP_PPS_ENABLE 0x15
Ben Hutchings512bb062013-12-04 19:48:07 +0000920/* enum: Get the time format used by this NIC for PTP operations */
921#define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16
922/* enum: Get the clock attributes. NOTE- extended version of
923 * MC_CMD_PTP_OP_GET_TIME_FORMAT
924 */
925#define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16
926/* enum: Get corrections that should be applied to the various different
927 * timestamps
928 */
929#define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17
930/* enum: Subscribe to receive periodic time events indicating the current NIC
931 * time
932 */
933#define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18
934/* enum: Unsubscribe to stop receiving time events */
935#define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19
936/* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS
937 * input on the same NIC.
938 */
939#define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100940/* enum: Above this for future use. */
Ben Hutchings512bb062013-12-04 19:48:07 +0000941#define MC_CMD_PTP_OP_MAX 0x1b
Ben Hutchings05a93202011-12-20 00:44:06 +0000942
943/* MC_CMD_PTP_IN_ENABLE msgrequest */
944#define MC_CMD_PTP_IN_ENABLE_LEN 16
945#define MC_CMD_PTP_IN_CMD_OFST 0
946#define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100947/* Event queue for PTP events */
Ben Hutchings05a93202011-12-20 00:44:06 +0000948#define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100949/* PTP timestamping mode */
Ben Hutchings05a93202011-12-20 00:44:06 +0000950#define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100951/* enum: PTP, version 1 */
952#define MC_CMD_PTP_MODE_V1 0x0
953/* enum: PTP, version 1, with VLAN headers - deprecated */
954#define MC_CMD_PTP_MODE_V1_VLAN 0x1
955/* enum: PTP, version 2 */
956#define MC_CMD_PTP_MODE_V2 0x2
957/* enum: PTP, version 2, with VLAN headers - deprecated */
958#define MC_CMD_PTP_MODE_V2_VLAN 0x3
959/* enum: PTP, version 2, with improved UUID filtering */
960#define MC_CMD_PTP_MODE_V2_ENHANCED 0x4
961/* enum: FCoE (seconds and microseconds) */
962#define MC_CMD_PTP_MODE_FCOE 0x5
Ben Hutchings05a93202011-12-20 00:44:06 +0000963
964/* MC_CMD_PTP_IN_DISABLE msgrequest */
965#define MC_CMD_PTP_IN_DISABLE_LEN 8
966/* MC_CMD_PTP_IN_CMD_OFST 0 */
967/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
968
969/* MC_CMD_PTP_IN_TRANSMIT msgrequest */
970#define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
Ben Hutchings576eda82012-09-19 02:46:37 +0100971#define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252
Ben Hutchings05a93202011-12-20 00:44:06 +0000972#define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
973/* MC_CMD_PTP_IN_CMD_OFST 0 */
974/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100975/* Transmit packet length */
Ben Hutchings05a93202011-12-20 00:44:06 +0000976#define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100977/* Transmit packet data */
Ben Hutchings05a93202011-12-20 00:44:06 +0000978#define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
979#define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
980#define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
Ben Hutchings576eda82012-09-19 02:46:37 +0100981#define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240
Ben Hutchings05a93202011-12-20 00:44:06 +0000982
983/* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
984#define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
985/* MC_CMD_PTP_IN_CMD_OFST 0 */
986/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
987
988/* MC_CMD_PTP_IN_STATUS msgrequest */
989#define MC_CMD_PTP_IN_STATUS_LEN 8
990/* MC_CMD_PTP_IN_CMD_OFST 0 */
991/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
992
993/* MC_CMD_PTP_IN_ADJUST msgrequest */
994#define MC_CMD_PTP_IN_ADJUST_LEN 24
995/* MC_CMD_PTP_IN_CMD_OFST 0 */
996/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +0100997/* Frequency adjustment 40 bit fixed point ns */
Ben Hutchings05a93202011-12-20 00:44:06 +0000998#define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
999#define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
1000#define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
1001#define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001002/* enum: Number of fractional bits in frequency adjustment */
1003#define MC_CMD_PTP_IN_ADJUST_BITS 0x28
1004/* Time adjustment in seconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001005#define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
Ben Hutchings512bb062013-12-04 19:48:07 +00001006/* Time adjustment major value */
1007#define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001008/* Time adjustment in nanoseconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001009#define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
Ben Hutchings512bb062013-12-04 19:48:07 +00001010/* Time adjustment minor value */
1011#define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20
Ben Hutchings05a93202011-12-20 00:44:06 +00001012
1013/* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
1014#define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
1015/* MC_CMD_PTP_IN_CMD_OFST 0 */
1016/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001017/* Number of time readings to capture */
Ben Hutchings05a93202011-12-20 00:44:06 +00001018#define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001019/* Host address in which to write "synchronization started" indication (64
1020 * bits)
1021 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001022#define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
1023#define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
1024#define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
1025#define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
1026
1027/* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
1028#define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
1029/* MC_CMD_PTP_IN_CMD_OFST 0 */
1030/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1031
1032/* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
1033#define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
1034/* MC_CMD_PTP_IN_CMD_OFST 0 */
1035/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001036/* Enable or disable packet testing */
Ben Hutchings05a93202011-12-20 00:44:06 +00001037#define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
1038
1039/* MC_CMD_PTP_IN_RESET_STATS msgrequest */
1040#define MC_CMD_PTP_IN_RESET_STATS_LEN 8
1041/* MC_CMD_PTP_IN_CMD_OFST 0 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001042/* Reset PTP statistics */
Ben Hutchings05a93202011-12-20 00:44:06 +00001043/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1044
1045/* MC_CMD_PTP_IN_DEBUG msgrequest */
1046#define MC_CMD_PTP_IN_DEBUG_LEN 12
1047/* MC_CMD_PTP_IN_CMD_OFST 0 */
1048/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001049/* Debug operations */
Ben Hutchings05a93202011-12-20 00:44:06 +00001050#define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
1051
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001052/* MC_CMD_PTP_IN_FPGAREAD msgrequest */
1053#define MC_CMD_PTP_IN_FPGAREAD_LEN 16
1054/* MC_CMD_PTP_IN_CMD_OFST 0 */
1055/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1056#define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8
1057#define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12
1058
1059/* MC_CMD_PTP_IN_FPGAWRITE msgrequest */
1060#define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13
1061#define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252
1062#define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num))
1063/* MC_CMD_PTP_IN_CMD_OFST 0 */
1064/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1065#define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8
1066#define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12
1067#define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1
1068#define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1
1069#define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240
1070
1071/* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */
1072#define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16
1073/* MC_CMD_PTP_IN_CMD_OFST 0 */
1074/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1075/* Time adjustment in seconds */
1076#define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8
Ben Hutchings512bb062013-12-04 19:48:07 +00001077/* Time adjustment major value */
1078#define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001079/* Time adjustment in nanoseconds */
1080#define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12
Ben Hutchings512bb062013-12-04 19:48:07 +00001081/* Time adjustment minor value */
1082#define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001083
1084/* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */
1085#define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16
1086/* MC_CMD_PTP_IN_CMD_OFST 0 */
1087/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1088/* Frequency adjustment 40 bit fixed point ns */
1089#define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8
1090#define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8
1091#define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8
1092#define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12
1093/* enum: Number of fractional bits in frequency adjustment */
1094/* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */
1095
1096/* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */
1097#define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24
1098/* MC_CMD_PTP_IN_CMD_OFST 0 */
1099/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1100/* Number of VLAN tags, 0 if not VLAN */
1101#define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8
1102/* Set of VLAN tags to filter against */
1103#define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12
1104#define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4
1105#define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3
1106
1107/* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */
1108#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20
1109/* MC_CMD_PTP_IN_CMD_OFST 0 */
1110/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1111/* 1 to enable UUID filtering, 0 to disable */
1112#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8
1113/* UUID to filter against */
1114#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12
1115#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8
1116#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12
1117#define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16
1118
1119/* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */
1120#define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16
1121/* MC_CMD_PTP_IN_CMD_OFST 0 */
1122/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1123/* 1 to enable Domain filtering, 0 to disable */
1124#define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8
1125/* Domain number to filter against */
1126#define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12
1127
1128/* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */
1129#define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12
1130/* MC_CMD_PTP_IN_CMD_OFST 0 */
1131/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1132/* Set the clock source. */
1133#define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8
1134/* enum: Internal. */
1135#define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0
1136/* enum: External. */
1137#define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1
1138
1139/* MC_CMD_PTP_IN_RST_CLK msgrequest */
1140#define MC_CMD_PTP_IN_RST_CLK_LEN 8
1141/* MC_CMD_PTP_IN_CMD_OFST 0 */
1142/* Reset value of Timer Reg. */
1143/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1144
1145/* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */
1146#define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12
1147/* MC_CMD_PTP_IN_CMD_OFST 0 */
1148/* Enable or disable */
1149#define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4
1150/* enum: Enable */
1151#define MC_CMD_PTP_ENABLE_PPS 0x0
1152/* enum: Disable */
1153#define MC_CMD_PTP_DISABLE_PPS 0x1
Ben Hutchings512bb062013-12-04 19:48:07 +00001154/* Queue id to send events back */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001155#define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8
1156
Ben Hutchings512bb062013-12-04 19:48:07 +00001157/* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */
1158#define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8
1159/* MC_CMD_PTP_IN_CMD_OFST 0 */
1160/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1161
1162/* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */
1163#define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8
1164/* MC_CMD_PTP_IN_CMD_OFST 0 */
1165/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1166
1167/* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */
1168#define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8
1169/* MC_CMD_PTP_IN_CMD_OFST 0 */
1170/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1171
1172/* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */
1173#define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12
1174/* MC_CMD_PTP_IN_CMD_OFST 0 */
1175/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1176/* Event queue to send PTP time events to */
1177#define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8
1178
1179/* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */
1180#define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16
1181/* MC_CMD_PTP_IN_CMD_OFST 0 */
1182/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1183/* Unsubscribe options */
1184#define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8
1185/* enum: Unsubscribe a single queue */
1186#define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0
1187/* enum: Unsubscribe all queues */
1188#define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1
1189/* Event queue ID */
1190#define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12
1191
1192/* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */
1193#define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12
1194/* MC_CMD_PTP_IN_CMD_OFST 0 */
1195/* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
1196/* 1 to enable PPS test mode, 0 to disable and return result. */
1197#define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8
1198
Ben Hutchings05a93202011-12-20 00:44:06 +00001199/* MC_CMD_PTP_OUT msgresponse */
1200#define MC_CMD_PTP_OUT_LEN 0
1201
1202/* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
1203#define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001204/* Value of seconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001205#define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
Ben Hutchings512bb062013-12-04 19:48:07 +00001206/* Timestamp major value */
1207#define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001208/* Value of nanoseconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001209#define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
Ben Hutchings512bb062013-12-04 19:48:07 +00001210/* Timestamp minor value */
1211#define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4
1212
1213/* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */
1214#define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0
1215
1216/* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */
1217#define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0
Ben Hutchings05a93202011-12-20 00:44:06 +00001218
1219/* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
1220#define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001221/* Value of seconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001222#define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
Ben Hutchings512bb062013-12-04 19:48:07 +00001223/* Timestamp major value */
1224#define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001225/* Value of nanoseconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001226#define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
Ben Hutchings512bb062013-12-04 19:48:07 +00001227/* Timestamp minor value */
1228#define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4
Ben Hutchings05a93202011-12-20 00:44:06 +00001229
1230/* MC_CMD_PTP_OUT_STATUS msgresponse */
1231#define MC_CMD_PTP_OUT_STATUS_LEN 64
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001232/* Frequency of NIC's hardware clock */
Ben Hutchings05a93202011-12-20 00:44:06 +00001233#define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001234/* Number of packets transmitted and timestamped */
Ben Hutchings05a93202011-12-20 00:44:06 +00001235#define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001236/* Number of packets received and timestamped */
Ben Hutchings05a93202011-12-20 00:44:06 +00001237#define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001238/* Number of packets timestamped by the FPGA */
Ben Hutchings05a93202011-12-20 00:44:06 +00001239#define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001240/* Number of packets filter matched */
Ben Hutchings05a93202011-12-20 00:44:06 +00001241#define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001242/* Number of packets not filter matched */
Ben Hutchings05a93202011-12-20 00:44:06 +00001243#define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001244/* Number of PPS overflows (noise on input?) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001245#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001246/* Number of PPS bad periods */
Ben Hutchings05a93202011-12-20 00:44:06 +00001247#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
Ben Hutchings512bb062013-12-04 19:48:07 +00001248/* Minimum period of PPS pulse in nanoseconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001249#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
Ben Hutchings512bb062013-12-04 19:48:07 +00001250/* Maximum period of PPS pulse in nanoseconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001251#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
Ben Hutchings512bb062013-12-04 19:48:07 +00001252/* Last period of PPS pulse in nanoseconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001253#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
Ben Hutchings512bb062013-12-04 19:48:07 +00001254/* Mean period of PPS pulse in nanoseconds */
Ben Hutchings05a93202011-12-20 00:44:06 +00001255#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
Ben Hutchings512bb062013-12-04 19:48:07 +00001256/* Minimum offset of PPS pulse in nanoseconds (signed) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001257#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
Ben Hutchings512bb062013-12-04 19:48:07 +00001258/* Maximum offset of PPS pulse in nanoseconds (signed) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001259#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
Ben Hutchings512bb062013-12-04 19:48:07 +00001260/* Last offset of PPS pulse in nanoseconds (signed) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001261#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
Ben Hutchings512bb062013-12-04 19:48:07 +00001262/* Mean offset of PPS pulse in nanoseconds (signed) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001263#define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
1264
1265/* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
1266#define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
1267#define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
1268#define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001269/* A set of host and NIC times */
Ben Hutchings05a93202011-12-20 00:44:06 +00001270#define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
1271#define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
1272#define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
1273#define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001274/* Host time immediately before NIC's hardware clock read */
Ben Hutchings05a93202011-12-20 00:44:06 +00001275#define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001276/* Value of seconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001277#define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
Ben Hutchings512bb062013-12-04 19:48:07 +00001278/* Timestamp major value */
1279#define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001280/* Value of nanoseconds timestamp */
Ben Hutchings05a93202011-12-20 00:44:06 +00001281#define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
Ben Hutchings512bb062013-12-04 19:48:07 +00001282/* Timestamp minor value */
1283#define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001284/* Host time immediately after NIC's hardware clock read */
Ben Hutchings05a93202011-12-20 00:44:06 +00001285#define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001286/* Number of nanoseconds waited after reading NIC's hardware clock */
Ben Hutchings05a93202011-12-20 00:44:06 +00001287#define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
1288
1289/* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
1290#define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001291/* Results of testing */
Ben Hutchings05a93202011-12-20 00:44:06 +00001292#define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001293/* enum: Successful test */
1294#define MC_CMD_PTP_MANF_SUCCESS 0x0
1295/* enum: FPGA load failed */
1296#define MC_CMD_PTP_MANF_FPGA_LOAD 0x1
1297/* enum: FPGA version invalid */
1298#define MC_CMD_PTP_MANF_FPGA_VERSION 0x2
1299/* enum: FPGA registers incorrect */
1300#define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3
1301/* enum: Oscillator possibly not working? */
1302#define MC_CMD_PTP_MANF_OSCILLATOR 0x4
1303/* enum: Timestamps not increasing */
1304#define MC_CMD_PTP_MANF_TIMESTAMPS 0x5
1305/* enum: Mismatched packet count */
1306#define MC_CMD_PTP_MANF_PACKET_COUNT 0x6
1307/* enum: Mismatched packet count (Siena filter and FPGA) */
1308#define MC_CMD_PTP_MANF_FILTER_COUNT 0x7
1309/* enum: Not enough packets to perform timestamp check */
1310#define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8
1311/* enum: Timestamp trigger GPIO not working */
1312#define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9
Ben Hutchings512bb062013-12-04 19:48:07 +00001313/* enum: Insufficient PPS events to perform checks */
1314#define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa
1315/* enum: PPS time event period not sufficiently close to 1s. */
1316#define MC_CMD_PTP_MANF_PPS_PERIOD 0xb
1317/* enum: PPS time event nS reading not sufficiently close to zero. */
1318#define MC_CMD_PTP_MANF_PPS_NS 0xc
1319/* enum: PTP peripheral registers incorrect */
1320#define MC_CMD_PTP_MANF_REGISTERS 0xd
1321/* enum: Failed to read time from PTP peripheral */
1322#define MC_CMD_PTP_MANF_CLOCK_READ 0xe
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001323/* Presence of external oscillator */
Ben Hutchings05a93202011-12-20 00:44:06 +00001324#define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
1325
1326/* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
1327#define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001328/* Results of testing */
Ben Hutchings05a93202011-12-20 00:44:06 +00001329#define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001330/* Number of packets received by FPGA */
Ben Hutchings05a93202011-12-20 00:44:06 +00001331#define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001332/* Number of packets received by Siena filters */
Ben Hutchings05a93202011-12-20 00:44:06 +00001333#define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
1334
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001335/* MC_CMD_PTP_OUT_FPGAREAD msgresponse */
1336#define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1
1337#define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252
1338#define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num))
1339#define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0
1340#define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1
1341#define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1
1342#define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252
1343
Ben Hutchings512bb062013-12-04 19:48:07 +00001344/* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */
1345#define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4
1346/* Time format required/used by for this NIC. Applies to all PTP MCDI
1347 * operations that pass times between the host and firmware. If this operation
1348 * is not supported (older firmware) a format of seconds and nanoseconds should
1349 * be assumed.
1350 */
1351#define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0
1352/* enum: Times are in seconds and nanoseconds */
1353#define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0
1354/* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
1355#define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1
1356/* enum: Major register has units of seconds, minor 2^-27s per tick */
1357#define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2
1358
1359/* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */
1360#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 8
1361/* Time format required/used by for this NIC. Applies to all PTP MCDI
1362 * operations that pass times between the host and firmware. If this operation
1363 * is not supported (older firmware) a format of seconds and nanoseconds should
1364 * be assumed.
1365 */
1366#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0
1367/* enum: Times are in seconds and nanoseconds */
1368#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0
1369/* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
1370#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1
1371/* enum: Major register has units of seconds, minor 2^-27s per tick */
1372#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2
1373/* Minimum acceptable value for a corrected synchronization timeset. When
1374 * comparing host and NIC clock times, the MC returns a set of samples that
1375 * contain the host start and end time, the MC time when the host start was
1376 * detected and the time the MC waited between reading the time and detecting
1377 * the host end. The corrected sync window is the difference between the host
1378 * end and start times minus the time that the MC waited for host end.
1379 */
1380#define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4
1381
1382/* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */
1383#define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16
1384/* Uncorrected error on transmit timestamps in NIC clock format */
1385#define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0
1386/* Uncorrected error on receive timestamps in NIC clock format */
1387#define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4
1388/* Uncorrected error on PPS output in NIC clock format */
1389#define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8
1390/* Uncorrected error on PPS input in NIC clock format */
1391#define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12
1392
1393/* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */
1394#define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4
1395/* Results of testing */
1396#define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0
1397/* Enum values, see field(s): */
1398/* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */
1399
Ben Hutchings05a93202011-12-20 00:44:06 +00001400
1401/***********************************/
1402/* MC_CMD_CSR_READ32
1403 * Read 32bit words from the indirect memory map.
1404 */
1405#define MC_CMD_CSR_READ32 0xc
1406
1407/* MC_CMD_CSR_READ32_IN msgrequest */
1408#define MC_CMD_CSR_READ32_IN_LEN 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001409/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001410#define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
1411#define MC_CMD_CSR_READ32_IN_STEP_OFST 4
1412#define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
1413
1414/* MC_CMD_CSR_READ32_OUT msgresponse */
1415#define MC_CMD_CSR_READ32_OUT_LENMIN 4
1416#define MC_CMD_CSR_READ32_OUT_LENMAX 252
1417#define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001418/* The last dword is the status, not a value read */
Ben Hutchings05a93202011-12-20 00:44:06 +00001419#define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
1420#define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
1421#define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
1422#define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
1423
1424
1425/***********************************/
1426/* MC_CMD_CSR_WRITE32
1427 * Write 32bit dwords to the indirect memory map.
1428 */
1429#define MC_CMD_CSR_WRITE32 0xd
1430
1431/* MC_CMD_CSR_WRITE32_IN msgrequest */
1432#define MC_CMD_CSR_WRITE32_IN_LENMIN 12
1433#define MC_CMD_CSR_WRITE32_IN_LENMAX 252
1434#define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001435/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001436#define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
1437#define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
1438#define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
1439#define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
1440#define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
1441#define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
1442
1443/* MC_CMD_CSR_WRITE32_OUT msgresponse */
1444#define MC_CMD_CSR_WRITE32_OUT_LEN 4
1445#define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
1446
1447
1448/***********************************/
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001449/* MC_CMD_HP
1450 * These commands are used for HP related features. They are grouped under one
1451 * MCDI command to avoid creating too many MCDI commands.
1452 */
1453#define MC_CMD_HP 0x54
1454
1455/* MC_CMD_HP_IN msgrequest */
1456#define MC_CMD_HP_IN_LEN 16
1457/* HP OCSD sub-command. When address is not NULL, request activation of OCSD at
1458 * the specified address with the specified interval.When address is NULL,
1459 * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current
1460 * state / 2: (debug) Show temperature reported by one of the supported
1461 * sensors.
1462 */
1463#define MC_CMD_HP_IN_SUBCMD_OFST 0
1464/* enum: OCSD (Option Card Sensor Data) sub-command. */
1465#define MC_CMD_HP_IN_OCSD_SUBCMD 0x0
1466/* enum: Last known valid HP sub-command. */
1467#define MC_CMD_HP_IN_LAST_SUBCMD 0x0
1468/* The address to the array of sensor fields. (Or NULL to use a sub-command.)
1469 */
1470#define MC_CMD_HP_IN_OCSD_ADDR_OFST 4
1471#define MC_CMD_HP_IN_OCSD_ADDR_LEN 8
1472#define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4
1473#define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8
1474/* The requested update interval, in seconds. (Or the sub-command if ADDR is
1475 * NULL.)
1476 */
1477#define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12
1478
1479/* MC_CMD_HP_OUT msgresponse */
1480#define MC_CMD_HP_OUT_LEN 4
1481#define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0
1482/* enum: OCSD stopped for this card. */
1483#define MC_CMD_HP_OUT_OCSD_STOPPED 0x1
1484/* enum: OCSD was successfully started with the address provided. */
1485#define MC_CMD_HP_OUT_OCSD_STARTED 0x2
1486/* enum: OCSD was already started for this card. */
1487#define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3
1488
1489
1490/***********************************/
Ben Hutchings05a93202011-12-20 00:44:06 +00001491/* MC_CMD_STACKINFO
1492 * Get stack information.
1493 */
1494#define MC_CMD_STACKINFO 0xf
1495
1496/* MC_CMD_STACKINFO_IN msgrequest */
1497#define MC_CMD_STACKINFO_IN_LEN 0
1498
1499/* MC_CMD_STACKINFO_OUT msgresponse */
1500#define MC_CMD_STACKINFO_OUT_LENMIN 12
1501#define MC_CMD_STACKINFO_OUT_LENMAX 252
1502#define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001503/* (thread ptr, stack size, free space) for each thread in system */
Ben Hutchings05a93202011-12-20 00:44:06 +00001504#define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
1505#define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
1506#define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
1507#define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
1508
1509
1510/***********************************/
1511/* MC_CMD_MDIO_READ
1512 * MDIO register read.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001513 */
1514#define MC_CMD_MDIO_READ 0x10
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001515
Ben Hutchings05a93202011-12-20 00:44:06 +00001516/* MC_CMD_MDIO_READ_IN msgrequest */
1517#define MC_CMD_MDIO_READ_IN_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001518/* Bus number; there are two MDIO buses: one for the internal PHY, and one for
1519 * external devices.
1520 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001521#define MC_CMD_MDIO_READ_IN_BUS_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001522/* enum: Internal. */
1523#define MC_CMD_MDIO_BUS_INTERNAL 0x0
1524/* enum: External. */
1525#define MC_CMD_MDIO_BUS_EXTERNAL 0x1
1526/* Port address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001527#define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001528/* Device Address or clause 22. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001529#define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001530/* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
1531 * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
1532 */
1533#define MC_CMD_MDIO_CLAUSE22 0x20
1534/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001535#define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
1536
1537/* MC_CMD_MDIO_READ_OUT msgresponse */
1538#define MC_CMD_MDIO_READ_OUT_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001539/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001540#define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001541/* Status the MDIO commands return the raw status bits from the MDIO block. A
1542 * "good" transaction should have the DONE bit set and all other bits clear.
1543 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001544#define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001545/* enum: Good. */
1546#define MC_CMD_MDIO_STATUS_GOOD 0x8
Ben Hutchings05a93202011-12-20 00:44:06 +00001547
1548
1549/***********************************/
1550/* MC_CMD_MDIO_WRITE
1551 * MDIO register write.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001552 */
1553#define MC_CMD_MDIO_WRITE 0x11
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001554
Ben Hutchings05a93202011-12-20 00:44:06 +00001555/* MC_CMD_MDIO_WRITE_IN msgrequest */
1556#define MC_CMD_MDIO_WRITE_IN_LEN 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001557/* Bus number; there are two MDIO buses: one for the internal PHY, and one for
1558 * external devices.
1559 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001560#define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001561/* enum: Internal. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001562/* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001563/* enum: External. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001564/* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001565/* Port address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001566#define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001567/* Device Address or clause 22. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001568#define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001569/* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
1570 * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
1571 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001572/* MC_CMD_MDIO_CLAUSE22 0x20 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001573/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001574#define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001575/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001576#define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001577
Ben Hutchings05a93202011-12-20 00:44:06 +00001578/* MC_CMD_MDIO_WRITE_OUT msgresponse */
1579#define MC_CMD_MDIO_WRITE_OUT_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001580/* Status; the MDIO commands return the raw status bits from the MDIO block. A
1581 * "good" transaction should have the DONE bit set and all other bits clear.
1582 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001583#define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001584/* enum: Good. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001585/* MC_CMD_MDIO_STATUS_GOOD 0x8 */
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001586
1587
Ben Hutchings05a93202011-12-20 00:44:06 +00001588/***********************************/
1589/* MC_CMD_DBI_WRITE
1590 * Write DBI register(s).
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001591 */
1592#define MC_CMD_DBI_WRITE 0x12
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001593
Ben Hutchings05a93202011-12-20 00:44:06 +00001594/* MC_CMD_DBI_WRITE_IN msgrequest */
1595#define MC_CMD_DBI_WRITE_IN_LENMIN 12
1596#define MC_CMD_DBI_WRITE_IN_LENMAX 252
1597#define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001598/* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset
1599 * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF.
1600 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001601#define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
1602#define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
1603#define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
1604#define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001605
Ben Hutchings05a93202011-12-20 00:44:06 +00001606/* MC_CMD_DBI_WRITE_OUT msgresponse */
1607#define MC_CMD_DBI_WRITE_OUT_LEN 0
1608
1609/* MC_CMD_DBIWROP_TYPEDEF structuredef */
1610#define MC_CMD_DBIWROP_TYPEDEF_LEN 12
1611#define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
1612#define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
1613#define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001614#define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4
1615#define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16
1616#define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16
1617#define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15
1618#define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1
1619#define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14
1620#define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1
1621#define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32
1622#define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32
Ben Hutchings05a93202011-12-20 00:44:06 +00001623#define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
1624#define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
1625#define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
1626
1627
1628/***********************************/
1629/* MC_CMD_PORT_READ32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001630 * Read a 32-bit register from the indirect port register map. The port to
1631 * access is implied by the Shared memory channel used.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001632 */
1633#define MC_CMD_PORT_READ32 0x14
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001634
Ben Hutchings05a93202011-12-20 00:44:06 +00001635/* MC_CMD_PORT_READ32_IN msgrequest */
1636#define MC_CMD_PORT_READ32_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001637/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001638#define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
1639
1640/* MC_CMD_PORT_READ32_OUT msgresponse */
1641#define MC_CMD_PORT_READ32_OUT_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001642/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001643#define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001644/* Status */
Ben Hutchings05a93202011-12-20 00:44:06 +00001645#define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
1646
1647
1648/***********************************/
1649/* MC_CMD_PORT_WRITE32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001650 * Write a 32-bit register to the indirect port register map. The port to
1651 * access is implied by the Shared memory channel used.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001652 */
1653#define MC_CMD_PORT_WRITE32 0x15
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001654
Ben Hutchings05a93202011-12-20 00:44:06 +00001655/* MC_CMD_PORT_WRITE32_IN msgrequest */
1656#define MC_CMD_PORT_WRITE32_IN_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001657/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001658#define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001659/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001660#define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
1661
1662/* MC_CMD_PORT_WRITE32_OUT msgresponse */
1663#define MC_CMD_PORT_WRITE32_OUT_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001664/* Status */
Ben Hutchings05a93202011-12-20 00:44:06 +00001665#define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
1666
1667
1668/***********************************/
1669/* MC_CMD_PORT_READ128
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001670 * Read a 128-bit register from the indirect port register map. The port to
1671 * access is implied by the Shared memory channel used.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001672 */
1673#define MC_CMD_PORT_READ128 0x16
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001674
Ben Hutchings05a93202011-12-20 00:44:06 +00001675/* MC_CMD_PORT_READ128_IN msgrequest */
1676#define MC_CMD_PORT_READ128_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001677/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001678#define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
1679
1680/* MC_CMD_PORT_READ128_OUT msgresponse */
1681#define MC_CMD_PORT_READ128_OUT_LEN 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001682/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001683#define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
1684#define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001685/* Status */
Ben Hutchings05a93202011-12-20 00:44:06 +00001686#define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
1687
1688
1689/***********************************/
1690/* MC_CMD_PORT_WRITE128
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001691 * Write a 128-bit register to the indirect port register map. The port to
1692 * access is implied by the Shared memory channel used.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001693 */
1694#define MC_CMD_PORT_WRITE128 0x17
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001695
Ben Hutchings05a93202011-12-20 00:44:06 +00001696/* MC_CMD_PORT_WRITE128_IN msgrequest */
1697#define MC_CMD_PORT_WRITE128_IN_LEN 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001698/* Address */
Ben Hutchings05a93202011-12-20 00:44:06 +00001699#define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001700/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001701#define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
1702#define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
1703
1704/* MC_CMD_PORT_WRITE128_OUT msgresponse */
1705#define MC_CMD_PORT_WRITE128_OUT_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001706/* Status */
Ben Hutchings05a93202011-12-20 00:44:06 +00001707#define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
1708
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001709/* MC_CMD_CAPABILITIES structuredef */
1710#define MC_CMD_CAPABILITIES_LEN 4
1711/* Small buf table. */
1712#define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0
1713#define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1
1714/* Turbo mode (for Maranello). */
1715#define MC_CMD_CAPABILITIES_TURBO_LBN 1
1716#define MC_CMD_CAPABILITIES_TURBO_WIDTH 1
1717/* Turbo mode active (for Maranello). */
1718#define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2
1719#define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1
1720/* PTP offload. */
1721#define MC_CMD_CAPABILITIES_PTP_LBN 3
1722#define MC_CMD_CAPABILITIES_PTP_WIDTH 1
1723/* AOE mode. */
1724#define MC_CMD_CAPABILITIES_AOE_LBN 4
1725#define MC_CMD_CAPABILITIES_AOE_WIDTH 1
1726/* AOE mode active. */
1727#define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5
1728#define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1
1729/* AOE mode active. */
1730#define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6
1731#define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1
1732#define MC_CMD_CAPABILITIES_RESERVED_LBN 7
1733#define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25
1734
Ben Hutchings05a93202011-12-20 00:44:06 +00001735
1736/***********************************/
1737/* MC_CMD_GET_BOARD_CFG
1738 * Returns the MC firmware configuration structure.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001739 */
1740#define MC_CMD_GET_BOARD_CFG 0x18
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001741
Ben Hutchings05a93202011-12-20 00:44:06 +00001742/* MC_CMD_GET_BOARD_CFG_IN msgrequest */
1743#define MC_CMD_GET_BOARD_CFG_IN_LEN 0
1744
1745/* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
1746#define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
1747#define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
1748#define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
1749#define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
1750#define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
1751#define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001752/* See MC_CMD_CAPABILITIES */
Ben Hutchings05a93202011-12-20 00:44:06 +00001753#define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001754/* See MC_CMD_CAPABILITIES */
Ben Hutchings05a93202011-12-20 00:44:06 +00001755#define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
Ben Hutchings05a93202011-12-20 00:44:06 +00001756#define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
1757#define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
1758#define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
1759#define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
1760#define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
1761#define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
1762#define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
1763#define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001764/* This field contains a 16-bit value for each of the types of NVRAM area. The
1765 * values are defined in the firmware/mc/platform/.c file for a specific board
1766 * type, but otherwise have no meaning to the MC; they are used by the driver
1767 * to manage selection of appropriate firmware updates.
1768 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001769#define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
1770#define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
1771#define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
1772#define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
1773
1774
1775/***********************************/
1776/* MC_CMD_DBI_READX
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001777 * Read DBI register(s) -- extended functionality
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001778 */
1779#define MC_CMD_DBI_READX 0x19
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001780
Ben Hutchings05a93202011-12-20 00:44:06 +00001781/* MC_CMD_DBI_READX_IN msgrequest */
1782#define MC_CMD_DBI_READX_IN_LENMIN 8
1783#define MC_CMD_DBI_READX_IN_LENMAX 248
1784#define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001785/* Each Read op consists of an address (offset 0), VF/CS2) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001786#define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
1787#define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
1788#define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
1789#define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
1790#define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
1791#define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
1792
1793/* MC_CMD_DBI_READX_OUT msgresponse */
1794#define MC_CMD_DBI_READX_OUT_LENMIN 4
1795#define MC_CMD_DBI_READX_OUT_LENMAX 252
1796#define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001797/* Value */
Ben Hutchings05a93202011-12-20 00:44:06 +00001798#define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
1799#define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
1800#define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
1801#define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
1802
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001803/* MC_CMD_DBIRDOP_TYPEDEF structuredef */
1804#define MC_CMD_DBIRDOP_TYPEDEF_LEN 8
1805#define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0
1806#define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0
1807#define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32
1808#define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4
1809#define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16
1810#define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16
1811#define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15
1812#define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1
1813#define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14
1814#define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1
1815#define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32
1816#define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32
1817
Ben Hutchings05a93202011-12-20 00:44:06 +00001818
1819/***********************************/
1820/* MC_CMD_SET_RAND_SEED
1821 * Set the 16byte seed for the MC pseudo-random generator.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001822 */
1823#define MC_CMD_SET_RAND_SEED 0x1a
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001824
Ben Hutchings05a93202011-12-20 00:44:06 +00001825/* MC_CMD_SET_RAND_SEED_IN msgrequest */
1826#define MC_CMD_SET_RAND_SEED_IN_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001827/* Seed value. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001828#define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
1829#define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
1830
1831/* MC_CMD_SET_RAND_SEED_OUT msgresponse */
1832#define MC_CMD_SET_RAND_SEED_OUT_LEN 0
1833
1834
1835/***********************************/
1836/* MC_CMD_LTSSM_HIST
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001837 * Retrieve the history of the LTSSM, if the build supports it.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001838 */
1839#define MC_CMD_LTSSM_HIST 0x1b
1840
Ben Hutchings05a93202011-12-20 00:44:06 +00001841/* MC_CMD_LTSSM_HIST_IN msgrequest */
1842#define MC_CMD_LTSSM_HIST_IN_LEN 0
1843
1844/* MC_CMD_LTSSM_HIST_OUT msgresponse */
1845#define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
1846#define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
1847#define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001848/* variable number of LTSSM values, as bytes. The history is read-to-clear. */
Ben Hutchings05a93202011-12-20 00:44:06 +00001849#define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
1850#define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
1851#define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
1852#define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
1853
1854
1855/***********************************/
1856/* MC_CMD_DRV_ATTACH
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001857 * Inform MCPU that this port is managed on the host (i.e. driver active). For
1858 * Huntington, also request the preferred datapath firmware to use if possible
1859 * (it may not be possible for this request to be fulfilled; the driver must
1860 * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which
1861 * features are actually available). The FIRMWARE_ID field is ignored by older
1862 * platforms.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001863 */
1864#define MC_CMD_DRV_ATTACH 0x1c
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001865
Ben Hutchings05a93202011-12-20 00:44:06 +00001866/* MC_CMD_DRV_ATTACH_IN msgrequest */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001867#define MC_CMD_DRV_ATTACH_IN_LEN 12
1868/* new state (0=detached, 1=attached) to set if UPDATE=1 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001869#define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001870/* 1 to set new state, or 0 to just report the existing state */
Ben Hutchings05a93202011-12-20 00:44:06 +00001871#define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001872/* preferred datapath firmware (for Huntington; ignored for Siena) */
1873#define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8
1874/* enum: Prefer to use full featured firmware */
1875#define MC_CMD_FW_FULL_FEATURED 0x0
1876/* enum: Prefer to use firmware with fewer features but lower latency */
1877#define MC_CMD_FW_LOW_LATENCY 0x1
Edward Cree267d9d72015-05-06 00:59:18 +01001878/* enum: Only this option is allowed for non-admin functions */
1879#define MC_CMD_FW_DONT_CARE 0xffffffff
Ben Hutchings05a93202011-12-20 00:44:06 +00001880
1881/* MC_CMD_DRV_ATTACH_OUT msgresponse */
1882#define MC_CMD_DRV_ATTACH_OUT_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001883/* previous or existing state (0=detached, 1=attached) */
Ben Hutchings05a93202011-12-20 00:44:06 +00001884#define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
1885
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001886/* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */
1887#define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8
1888/* previous or existing state (0=detached, 1=attached) */
1889#define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0
1890/* Flags associated with this function */
1891#define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4
1892/* enum: Labels the lowest-numbered function visible to the OS */
1893#define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0
1894/* enum: The function can control the link state of the physical port it is
1895 * bound to.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001896 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001897#define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1
1898/* enum: The function can perform privileged operations */
1899#define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001900
Ben Hutchings05a93202011-12-20 00:44:06 +00001901
1902/***********************************/
1903/* MC_CMD_SHMUART
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001904 * Route UART output to circular buffer in shared memory instead.
1905 */
1906#define MC_CMD_SHMUART 0x1f
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001907
Ben Hutchings05a93202011-12-20 00:44:06 +00001908/* MC_CMD_SHMUART_IN msgrequest */
1909#define MC_CMD_SHMUART_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001910/* ??? */
Ben Hutchings05a93202011-12-20 00:44:06 +00001911#define MC_CMD_SHMUART_IN_FLAG_OFST 0
1912
1913/* MC_CMD_SHMUART_OUT msgresponse */
1914#define MC_CMD_SHMUART_OUT_LEN 0
1915
1916
1917/***********************************/
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001918/* MC_CMD_PORT_RESET
1919 * Generic per-port reset. There is no equivalent for per-board reset. Locks
1920 * required: None; Return code: 0, ETIME. NOTE: This command is deprecated -
1921 * use MC_CMD_ENTITY_RESET instead.
1922 */
1923#define MC_CMD_PORT_RESET 0x20
1924
1925/* MC_CMD_PORT_RESET_IN msgrequest */
1926#define MC_CMD_PORT_RESET_IN_LEN 0
1927
1928/* MC_CMD_PORT_RESET_OUT msgresponse */
1929#define MC_CMD_PORT_RESET_OUT_LEN 0
1930
1931
1932/***********************************/
Ben Hutchings05a93202011-12-20 00:44:06 +00001933/* MC_CMD_ENTITY_RESET
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001934 * Generic per-resource reset. There is no equivalent for per-board reset.
1935 * Locks required: None; Return code: 0, ETIME. NOTE: This command is an
1936 * extended version of the deprecated MC_CMD_PORT_RESET with added fields.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001937 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001938#define MC_CMD_ENTITY_RESET 0x20
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001939
Ben Hutchings05a93202011-12-20 00:44:06 +00001940/* MC_CMD_ENTITY_RESET_IN msgrequest */
1941#define MC_CMD_ENTITY_RESET_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001942/* Optional flags field. Omitting this will perform a "legacy" reset action
1943 * (TBD).
1944 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001945#define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
1946#define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
1947#define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
1948
1949/* MC_CMD_ENTITY_RESET_OUT msgresponse */
1950#define MC_CMD_ENTITY_RESET_OUT_LEN 0
1951
1952
1953/***********************************/
1954/* MC_CMD_PCIE_CREDITS
1955 * Read instantaneous and minimum flow control thresholds.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001956 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001957#define MC_CMD_PCIE_CREDITS 0x21
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001958
Ben Hutchings05a93202011-12-20 00:44:06 +00001959/* MC_CMD_PCIE_CREDITS_IN msgrequest */
1960#define MC_CMD_PCIE_CREDITS_IN_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001961/* poll period. 0 is disabled */
Ben Hutchings05a93202011-12-20 00:44:06 +00001962#define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01001963/* wipe statistics */
Ben Hutchings05a93202011-12-20 00:44:06 +00001964#define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
1965
1966/* MC_CMD_PCIE_CREDITS_OUT msgresponse */
1967#define MC_CMD_PCIE_CREDITS_OUT_LEN 16
1968#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
1969#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
1970#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
1971#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
1972#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
1973#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
1974#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
1975#define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
1976#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
1977#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
1978#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
1979#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
1980#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
1981#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
1982#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
1983#define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
1984
1985
1986/***********************************/
1987/* MC_CMD_RXD_MONITOR
1988 * Get histogram of RX queue fill level.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001989 */
Ben Hutchings05a93202011-12-20 00:44:06 +00001990#define MC_CMD_RXD_MONITOR 0x22
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00001991
Ben Hutchings05a93202011-12-20 00:44:06 +00001992/* MC_CMD_RXD_MONITOR_IN msgrequest */
1993#define MC_CMD_RXD_MONITOR_IN_LEN 12
1994#define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
1995#define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
1996#define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
1997
1998/* MC_CMD_RXD_MONITOR_OUT msgresponse */
1999#define MC_CMD_RXD_MONITOR_OUT_LEN 80
2000#define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
2001#define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
2002#define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
2003#define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
2004#define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
2005#define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
2006#define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
2007#define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
2008#define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
2009#define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
2010#define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
2011#define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
2012#define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
2013#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
2014#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
2015#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
2016#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
2017#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
2018#define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
2019#define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
2020
2021
2022/***********************************/
2023/* MC_CMD_PUTS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002024 * Copy the given ASCII string out onto UART and/or out of the network port.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002025 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002026#define MC_CMD_PUTS 0x23
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002027
Ben Hutchings05a93202011-12-20 00:44:06 +00002028/* MC_CMD_PUTS_IN msgrequest */
2029#define MC_CMD_PUTS_IN_LENMIN 13
Ben Hutchings576eda82012-09-19 02:46:37 +01002030#define MC_CMD_PUTS_IN_LENMAX 252
Ben Hutchings05a93202011-12-20 00:44:06 +00002031#define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
2032#define MC_CMD_PUTS_IN_DEST_OFST 0
2033#define MC_CMD_PUTS_IN_UART_LBN 0
2034#define MC_CMD_PUTS_IN_UART_WIDTH 1
2035#define MC_CMD_PUTS_IN_PORT_LBN 1
2036#define MC_CMD_PUTS_IN_PORT_WIDTH 1
2037#define MC_CMD_PUTS_IN_DHOST_OFST 4
2038#define MC_CMD_PUTS_IN_DHOST_LEN 6
2039#define MC_CMD_PUTS_IN_STRING_OFST 12
2040#define MC_CMD_PUTS_IN_STRING_LEN 1
2041#define MC_CMD_PUTS_IN_STRING_MINNUM 1
Ben Hutchings576eda82012-09-19 02:46:37 +01002042#define MC_CMD_PUTS_IN_STRING_MAXNUM 240
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002043
Ben Hutchings05a93202011-12-20 00:44:06 +00002044/* MC_CMD_PUTS_OUT msgresponse */
2045#define MC_CMD_PUTS_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002046
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002047
Ben Hutchings05a93202011-12-20 00:44:06 +00002048/***********************************/
2049/* MC_CMD_GET_PHY_CFG
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002050 * Report PHY configuration. This guarantees to succeed even if the PHY is in a
2051 * 'zombie' state. Locks required: None
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002052 */
2053#define MC_CMD_GET_PHY_CFG 0x24
2054
Ben Hutchings05a93202011-12-20 00:44:06 +00002055/* MC_CMD_GET_PHY_CFG_IN msgrequest */
2056#define MC_CMD_GET_PHY_CFG_IN_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002057
Ben Hutchings05a93202011-12-20 00:44:06 +00002058/* MC_CMD_GET_PHY_CFG_OUT msgresponse */
2059#define MC_CMD_GET_PHY_CFG_OUT_LEN 72
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002060/* flags */
Ben Hutchings05a93202011-12-20 00:44:06 +00002061#define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
2062#define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
2063#define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
2064#define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
2065#define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
2066#define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
2067#define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
2068#define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
2069#define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
2070#define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
2071#define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
2072#define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
2073#define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
2074#define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
2075#define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002076/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002077#define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002078/* Bitmask of supported capabilities */
Ben Hutchings05a93202011-12-20 00:44:06 +00002079#define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
2080#define MC_CMD_PHY_CAP_10HDX_LBN 1
2081#define MC_CMD_PHY_CAP_10HDX_WIDTH 1
2082#define MC_CMD_PHY_CAP_10FDX_LBN 2
2083#define MC_CMD_PHY_CAP_10FDX_WIDTH 1
2084#define MC_CMD_PHY_CAP_100HDX_LBN 3
2085#define MC_CMD_PHY_CAP_100HDX_WIDTH 1
2086#define MC_CMD_PHY_CAP_100FDX_LBN 4
2087#define MC_CMD_PHY_CAP_100FDX_WIDTH 1
2088#define MC_CMD_PHY_CAP_1000HDX_LBN 5
2089#define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
2090#define MC_CMD_PHY_CAP_1000FDX_LBN 6
2091#define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
2092#define MC_CMD_PHY_CAP_10000FDX_LBN 7
2093#define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
2094#define MC_CMD_PHY_CAP_PAUSE_LBN 8
2095#define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
2096#define MC_CMD_PHY_CAP_ASYM_LBN 9
2097#define MC_CMD_PHY_CAP_ASYM_WIDTH 1
2098#define MC_CMD_PHY_CAP_AN_LBN 10
2099#define MC_CMD_PHY_CAP_AN_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002100#define MC_CMD_PHY_CAP_40000FDX_LBN 11
2101#define MC_CMD_PHY_CAP_40000FDX_WIDTH 1
2102#define MC_CMD_PHY_CAP_DDM_LBN 12
2103#define MC_CMD_PHY_CAP_DDM_WIDTH 1
2104/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002105#define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002106/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002107#define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002108/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002109#define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002110/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002111#define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
2112#define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002113/* ?? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002114#define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002115/* enum: Xaui. */
2116#define MC_CMD_MEDIA_XAUI 0x1
2117/* enum: CX4. */
2118#define MC_CMD_MEDIA_CX4 0x2
2119/* enum: KX4. */
2120#define MC_CMD_MEDIA_KX4 0x3
2121/* enum: XFP Far. */
2122#define MC_CMD_MEDIA_XFP 0x4
2123/* enum: SFP+. */
2124#define MC_CMD_MEDIA_SFP_PLUS 0x5
2125/* enum: 10GBaseT. */
2126#define MC_CMD_MEDIA_BASE_T 0x6
Ben Hutchings512bb062013-12-04 19:48:07 +00002127/* enum: QSFP+. */
2128#define MC_CMD_MEDIA_QSFP_PLUS 0x7
Ben Hutchings05a93202011-12-20 00:44:06 +00002129#define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002130/* enum: Native clause 22 */
2131#define MC_CMD_MMD_CLAUSE22 0x0
Ben Hutchings05a93202011-12-20 00:44:06 +00002132#define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
2133#define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
2134#define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
2135#define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
2136#define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
2137#define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
2138#define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002139/* enum: Clause22 proxied over clause45 by PHY. */
2140#define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d
Ben Hutchings05a93202011-12-20 00:44:06 +00002141#define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
2142#define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
2143#define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
2144#define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002145
Ben Hutchings05a93202011-12-20 00:44:06 +00002146
2147/***********************************/
2148/* MC_CMD_START_BIST
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002149 * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST
2150 * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002151 */
2152#define MC_CMD_START_BIST 0x25
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002153
Ben Hutchings05a93202011-12-20 00:44:06 +00002154/* MC_CMD_START_BIST_IN msgrequest */
2155#define MC_CMD_START_BIST_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002156/* Type of test. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002157#define MC_CMD_START_BIST_IN_TYPE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002158/* enum: Run the PHY's short cable BIST. */
2159#define MC_CMD_PHY_BIST_CABLE_SHORT 0x1
2160/* enum: Run the PHY's long cable BIST. */
2161#define MC_CMD_PHY_BIST_CABLE_LONG 0x2
2162/* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */
2163#define MC_CMD_BPX_SERDES_BIST 0x3
2164/* enum: Run the MC loopback tests. */
2165#define MC_CMD_MC_LOOPBACK_BIST 0x4
2166/* enum: Run the PHY's standard BIST. */
2167#define MC_CMD_PHY_BIST 0x5
2168/* enum: Run MC RAM test. */
2169#define MC_CMD_MC_MEM_BIST 0x6
2170/* enum: Run Port RAM test. */
2171#define MC_CMD_PORT_MEM_BIST 0x7
2172/* enum: Run register test. */
2173#define MC_CMD_REG_BIST 0x8
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002174
Ben Hutchings05a93202011-12-20 00:44:06 +00002175/* MC_CMD_START_BIST_OUT msgresponse */
2176#define MC_CMD_START_BIST_OUT_LEN 0
2177
2178
2179/***********************************/
2180/* MC_CMD_POLL_BIST
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002181 * Poll for BIST completion. Returns a single status code, and optionally some
2182 * PHY specific bist output. The driver should only consume the BIST output
2183 * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't
2184 * successfully parse the BIST output, it should still respect the pass/Fail in
2185 * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0,
2186 * EACCES (if PHY_LOCK is not held).
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002187 */
2188#define MC_CMD_POLL_BIST 0x26
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002189
Ben Hutchings05a93202011-12-20 00:44:06 +00002190/* MC_CMD_POLL_BIST_IN msgrequest */
2191#define MC_CMD_POLL_BIST_IN_LEN 0
2192
2193/* MC_CMD_POLL_BIST_OUT msgresponse */
2194#define MC_CMD_POLL_BIST_OUT_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002195/* result */
Ben Hutchings05a93202011-12-20 00:44:06 +00002196#define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002197/* enum: Running. */
2198#define MC_CMD_POLL_BIST_RUNNING 0x1
2199/* enum: Passed. */
2200#define MC_CMD_POLL_BIST_PASSED 0x2
2201/* enum: Failed. */
2202#define MC_CMD_POLL_BIST_FAILED 0x3
2203/* enum: Timed-out. */
2204#define MC_CMD_POLL_BIST_TIMEOUT 0x4
Ben Hutchings05a93202011-12-20 00:44:06 +00002205#define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
2206
2207/* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
2208#define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002209/* result */
Ben Hutchings05a93202011-12-20 00:44:06 +00002210/* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
2211/* Enum values, see field(s): */
2212/* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
2213#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
2214#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
2215#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
2216#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002217/* Status of each channel A */
Ben Hutchings05a93202011-12-20 00:44:06 +00002218#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002219/* enum: Ok. */
2220#define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1
2221/* enum: Open. */
2222#define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2
2223/* enum: Intra-pair short. */
2224#define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3
2225/* enum: Inter-pair short. */
2226#define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4
2227/* enum: Busy. */
2228#define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9
2229/* Status of each channel B */
Ben Hutchings05a93202011-12-20 00:44:06 +00002230#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
2231/* Enum values, see field(s): */
2232/* CABLE_STATUS_A */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002233/* Status of each channel C */
Ben Hutchings05a93202011-12-20 00:44:06 +00002234#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
2235/* Enum values, see field(s): */
2236/* CABLE_STATUS_A */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002237/* Status of each channel D */
Ben Hutchings05a93202011-12-20 00:44:06 +00002238#define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
2239/* Enum values, see field(s): */
2240/* CABLE_STATUS_A */
2241
2242/* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
2243#define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002244/* result */
Ben Hutchings05a93202011-12-20 00:44:06 +00002245/* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
2246/* Enum values, see field(s): */
2247/* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
2248#define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002249/* enum: Complete. */
2250#define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0
2251/* enum: Bus switch off I2C write. */
2252#define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1
2253/* enum: Bus switch off I2C no access IO exp. */
2254#define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2
2255/* enum: Bus switch off I2C no access module. */
2256#define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3
2257/* enum: IO exp I2C configure. */
2258#define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4
2259/* enum: Bus switch I2C no cross talk. */
2260#define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5
2261/* enum: Module presence. */
2262#define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6
2263/* enum: Module ID I2C access. */
2264#define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7
2265/* enum: Module ID sane value. */
2266#define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8
2267
2268/* MC_CMD_POLL_BIST_OUT_MEM msgresponse */
2269#define MC_CMD_POLL_BIST_OUT_MEM_LEN 36
2270/* result */
2271/* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
2272/* Enum values, see field(s): */
2273/* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
2274#define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4
2275/* enum: Test has completed. */
2276#define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0
2277/* enum: RAM test - walk ones. */
2278#define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1
2279/* enum: RAM test - walk zeros. */
2280#define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2
2281/* enum: RAM test - walking inversions zeros/ones. */
2282#define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3
2283/* enum: RAM test - walking inversions checkerboard. */
2284#define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4
2285/* enum: Register test - set / clear individual bits. */
2286#define MC_CMD_POLL_BIST_MEM_REG 0x5
2287/* enum: ECC error detected. */
2288#define MC_CMD_POLL_BIST_MEM_ECC 0x6
2289/* Failure address, only valid if result is POLL_BIST_FAILED */
2290#define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8
2291/* Bus or address space to which the failure address corresponds */
2292#define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12
2293/* enum: MC MIPS bus. */
2294#define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0
2295/* enum: CSR IREG bus. */
2296#define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1
2297/* enum: RX DPCPU bus. */
2298#define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2
2299/* enum: TX0 DPCPU bus. */
2300#define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3
2301/* enum: TX1 DPCPU bus. */
2302#define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4
2303/* enum: RX DICPU bus. */
2304#define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5
2305/* enum: TX DICPU bus. */
2306#define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6
2307/* Pattern written to RAM / register */
2308#define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16
2309/* Actual value read from RAM / register */
2310#define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20
2311/* ECC error mask */
2312#define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24
2313/* ECC parity error mask */
2314#define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28
2315/* ECC fatal error mask */
2316#define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32
Ben Hutchings05a93202011-12-20 00:44:06 +00002317
2318
2319/***********************************/
2320/* MC_CMD_FLUSH_RX_QUEUES
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002321 * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ
2322 * flushes should be initiated via this MCDI operation, rather than via
2323 * directly writing FLUSH_CMD.
2324 *
2325 * The flush is completed (either done/fail) asynchronously (after this command
2326 * returns). The driver must still wait for flush done/failure events as usual.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002327 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002328#define MC_CMD_FLUSH_RX_QUEUES 0x27
2329
2330/* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
2331#define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
2332#define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
2333#define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
2334#define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
2335#define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
2336#define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
2337#define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
2338
2339/* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
2340#define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002341
2342
Ben Hutchings05a93202011-12-20 00:44:06 +00002343/***********************************/
2344/* MC_CMD_GET_LOOPBACK_MODES
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002345 * Returns a bitmask of loopback modes available at each speed.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002346 */
2347#define MC_CMD_GET_LOOPBACK_MODES 0x28
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002348
Ben Hutchings05a93202011-12-20 00:44:06 +00002349/* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
2350#define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002351
Ben Hutchings05a93202011-12-20 00:44:06 +00002352/* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002353#define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40
2354/* Supported loopbacks. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002355#define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
2356#define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
2357#define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
2358#define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002359/* enum: None. */
2360#define MC_CMD_LOOPBACK_NONE 0x0
2361/* enum: Data. */
2362#define MC_CMD_LOOPBACK_DATA 0x1
2363/* enum: GMAC. */
2364#define MC_CMD_LOOPBACK_GMAC 0x2
2365/* enum: XGMII. */
2366#define MC_CMD_LOOPBACK_XGMII 0x3
2367/* enum: XGXS. */
2368#define MC_CMD_LOOPBACK_XGXS 0x4
2369/* enum: XAUI. */
2370#define MC_CMD_LOOPBACK_XAUI 0x5
2371/* enum: GMII. */
2372#define MC_CMD_LOOPBACK_GMII 0x6
2373/* enum: SGMII. */
2374#define MC_CMD_LOOPBACK_SGMII 0x7
2375/* enum: XGBR. */
2376#define MC_CMD_LOOPBACK_XGBR 0x8
2377/* enum: XFI. */
2378#define MC_CMD_LOOPBACK_XFI 0x9
2379/* enum: XAUI Far. */
2380#define MC_CMD_LOOPBACK_XAUI_FAR 0xa
2381/* enum: GMII Far. */
2382#define MC_CMD_LOOPBACK_GMII_FAR 0xb
2383/* enum: SGMII Far. */
2384#define MC_CMD_LOOPBACK_SGMII_FAR 0xc
2385/* enum: XFI Far. */
2386#define MC_CMD_LOOPBACK_XFI_FAR 0xd
2387/* enum: GPhy. */
2388#define MC_CMD_LOOPBACK_GPHY 0xe
2389/* enum: PhyXS. */
2390#define MC_CMD_LOOPBACK_PHYXS 0xf
2391/* enum: PCS. */
2392#define MC_CMD_LOOPBACK_PCS 0x10
2393/* enum: PMA-PMD. */
2394#define MC_CMD_LOOPBACK_PMAPMD 0x11
2395/* enum: Cross-Port. */
2396#define MC_CMD_LOOPBACK_XPORT 0x12
2397/* enum: XGMII-Wireside. */
2398#define MC_CMD_LOOPBACK_XGMII_WS 0x13
2399/* enum: XAUI Wireside. */
2400#define MC_CMD_LOOPBACK_XAUI_WS 0x14
2401/* enum: XAUI Wireside Far. */
2402#define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15
2403/* enum: XAUI Wireside near. */
2404#define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16
2405/* enum: GMII Wireside. */
2406#define MC_CMD_LOOPBACK_GMII_WS 0x17
2407/* enum: XFI Wireside. */
2408#define MC_CMD_LOOPBACK_XFI_WS 0x18
2409/* enum: XFI Wireside Far. */
2410#define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19
2411/* enum: PhyXS Wireside. */
2412#define MC_CMD_LOOPBACK_PHYXS_WS 0x1a
2413/* enum: PMA lanes MAC-Serdes. */
2414#define MC_CMD_LOOPBACK_PMA_INT 0x1b
2415/* enum: KR Serdes Parallel (Encoder). */
2416#define MC_CMD_LOOPBACK_SD_NEAR 0x1c
2417/* enum: KR Serdes Serial. */
2418#define MC_CMD_LOOPBACK_SD_FAR 0x1d
2419/* enum: PMA lanes MAC-Serdes Wireside. */
2420#define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e
2421/* enum: KR Serdes Parallel Wireside (Full PCS). */
2422#define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f
2423/* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
2424#define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20
2425/* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
2426#define MC_CMD_LOOPBACK_SD_FEP_WS 0x21
2427/* enum: KR Serdes Serial Wireside. */
2428#define MC_CMD_LOOPBACK_SD_FES_WS 0x22
Ben Hutchings512bb062013-12-04 19:48:07 +00002429/* enum: Near side of AOE Siena side port */
2430#define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002431/* Supported loopbacks. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002432#define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
2433#define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
2434#define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
2435#define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
2436/* Enum values, see field(s): */
2437/* 100M */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002438/* Supported loopbacks. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002439#define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
2440#define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
2441#define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
2442#define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
2443/* Enum values, see field(s): */
2444/* 100M */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002445/* Supported loopbacks. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002446#define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
2447#define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
2448#define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
2449#define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
2450/* Enum values, see field(s): */
2451/* 100M */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002452/* Supported loopbacks. */
2453#define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32
2454#define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8
2455#define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32
2456#define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36
2457/* Enum values, see field(s): */
2458/* 100M */
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002459
Ben Hutchings05a93202011-12-20 00:44:06 +00002460
2461/***********************************/
2462/* MC_CMD_GET_LINK
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002463 * Read the unified MAC/PHY link state. Locks required: None Return code: 0,
2464 * ETIME.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002465 */
2466#define MC_CMD_GET_LINK 0x29
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002467
Ben Hutchings05a93202011-12-20 00:44:06 +00002468/* MC_CMD_GET_LINK_IN msgrequest */
2469#define MC_CMD_GET_LINK_IN_LEN 0
2470
2471/* MC_CMD_GET_LINK_OUT msgresponse */
2472#define MC_CMD_GET_LINK_OUT_LEN 28
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002473/* near-side advertised capabilities */
Ben Hutchings05a93202011-12-20 00:44:06 +00002474#define MC_CMD_GET_LINK_OUT_CAP_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002475/* link-partner advertised capabilities */
Ben Hutchings05a93202011-12-20 00:44:06 +00002476#define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002477/* Autonegotiated speed in mbit/s. The link may still be down even if this
2478 * reads non-zero.
2479 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002480#define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002481/* Current loopback setting. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002482#define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
2483/* Enum values, see field(s): */
2484/* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
2485#define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
2486#define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
2487#define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
2488#define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
2489#define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
2490#define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
2491#define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
2492#define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
2493#define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
Ben Hutchings512bb062013-12-04 19:48:07 +00002494#define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6
2495#define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1
2496#define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7
2497#define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002498/* This returns the negotiated flow control value. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002499#define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002500/* enum: Flow control is off. */
2501#define MC_CMD_FCNTL_OFF 0x0
2502/* enum: Respond to flow control. */
2503#define MC_CMD_FCNTL_RESPOND 0x1
2504/* enum: Respond to and Issue flow control. */
2505#define MC_CMD_FCNTL_BIDIR 0x2
Ben Hutchings05a93202011-12-20 00:44:06 +00002506#define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
2507#define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
2508#define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
2509#define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
2510#define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
2511#define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
2512#define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
2513#define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
2514#define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
2515
2516
2517/***********************************/
2518/* MC_CMD_SET_LINK
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002519 * Write the unified MAC/PHY link configuration. Locks required: None. Return
2520 * code: 0, EINVAL, ETIME
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002521 */
2522#define MC_CMD_SET_LINK 0x2a
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002523
Ben Hutchings05a93202011-12-20 00:44:06 +00002524/* MC_CMD_SET_LINK_IN msgrequest */
2525#define MC_CMD_SET_LINK_IN_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002526/* ??? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002527#define MC_CMD_SET_LINK_IN_CAP_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002528/* Flags */
Ben Hutchings05a93202011-12-20 00:44:06 +00002529#define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
2530#define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
2531#define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
2532#define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
2533#define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
2534#define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
2535#define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002536/* Loopback mode. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002537#define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
2538/* Enum values, see field(s): */
2539/* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002540/* A loopback speed of "0" is supported, and means (choose any available
2541 * speed).
2542 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002543#define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
2544
2545/* MC_CMD_SET_LINK_OUT msgresponse */
2546#define MC_CMD_SET_LINK_OUT_LEN 0
2547
2548
2549/***********************************/
2550/* MC_CMD_SET_ID_LED
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002551 * Set identification LED state. Locks required: None. Return code: 0, EINVAL
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002552 */
2553#define MC_CMD_SET_ID_LED 0x2b
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002554
Ben Hutchings05a93202011-12-20 00:44:06 +00002555/* MC_CMD_SET_ID_LED_IN msgrequest */
2556#define MC_CMD_SET_ID_LED_IN_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002557/* Set LED state. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002558#define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
2559#define MC_CMD_LED_OFF 0x0 /* enum */
2560#define MC_CMD_LED_ON 0x1 /* enum */
2561#define MC_CMD_LED_DEFAULT 0x2 /* enum */
2562
2563/* MC_CMD_SET_ID_LED_OUT msgresponse */
2564#define MC_CMD_SET_ID_LED_OUT_LEN 0
2565
2566
2567/***********************************/
2568/* MC_CMD_SET_MAC
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002569 * Set MAC configuration. Locks required: None. Return code: 0, EINVAL
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002570 */
2571#define MC_CMD_SET_MAC 0x2c
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002572
Ben Hutchings05a93202011-12-20 00:44:06 +00002573/* MC_CMD_SET_MAC_IN msgrequest */
2574#define MC_CMD_SET_MAC_IN_LEN 24
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002575/* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
2576 * EtherII, VLAN, bug16011 padding).
2577 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002578#define MC_CMD_SET_MAC_IN_MTU_OFST 0
2579#define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
2580#define MC_CMD_SET_MAC_IN_ADDR_OFST 8
2581#define MC_CMD_SET_MAC_IN_ADDR_LEN 8
2582#define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
2583#define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
2584#define MC_CMD_SET_MAC_IN_REJECT_OFST 16
2585#define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
2586#define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
2587#define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
2588#define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
2589#define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002590/* enum: Flow control is off. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002591/* MC_CMD_FCNTL_OFF 0x0 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002592/* enum: Respond to flow control. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002593/* MC_CMD_FCNTL_RESPOND 0x1 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002594/* enum: Respond to and Issue flow control. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002595/* MC_CMD_FCNTL_BIDIR 0x2 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002596/* enum: Auto neg flow control. */
2597#define MC_CMD_FCNTL_AUTO 0x3
Ben Hutchings05a93202011-12-20 00:44:06 +00002598
2599/* MC_CMD_SET_MAC_OUT msgresponse */
2600#define MC_CMD_SET_MAC_OUT_LEN 0
2601
2602
2603/***********************************/
2604/* MC_CMD_PHY_STATS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002605 * Get generic PHY statistics. This call returns the statistics for a generic
2606 * PHY in a sparse array (indexed by the enumerate). Each value is represented
2607 * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the
2608 * statistics may be read from the message response. If DMA_ADDR != 0, then the
2609 * statistics are dmad to that (page-aligned location). Locks required: None.
2610 * Returns: 0, ETIME
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002611 */
2612#define MC_CMD_PHY_STATS 0x2d
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002613
Ben Hutchings05a93202011-12-20 00:44:06 +00002614/* MC_CMD_PHY_STATS_IN msgrequest */
2615#define MC_CMD_PHY_STATS_IN_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002616/* ??? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002617#define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
2618#define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
2619#define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
2620#define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002621
Ben Hutchings05a93202011-12-20 00:44:06 +00002622/* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
2623#define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
2624
2625/* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
2626#define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
2627#define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
2628#define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
2629#define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002630/* enum: OUI. */
2631#define MC_CMD_OUI 0x0
2632/* enum: PMA-PMD Link Up. */
2633#define MC_CMD_PMA_PMD_LINK_UP 0x1
2634/* enum: PMA-PMD RX Fault. */
2635#define MC_CMD_PMA_PMD_RX_FAULT 0x2
2636/* enum: PMA-PMD TX Fault. */
2637#define MC_CMD_PMA_PMD_TX_FAULT 0x3
2638/* enum: PMA-PMD Signal */
2639#define MC_CMD_PMA_PMD_SIGNAL 0x4
2640/* enum: PMA-PMD SNR A. */
2641#define MC_CMD_PMA_PMD_SNR_A 0x5
2642/* enum: PMA-PMD SNR B. */
2643#define MC_CMD_PMA_PMD_SNR_B 0x6
2644/* enum: PMA-PMD SNR C. */
2645#define MC_CMD_PMA_PMD_SNR_C 0x7
2646/* enum: PMA-PMD SNR D. */
2647#define MC_CMD_PMA_PMD_SNR_D 0x8
2648/* enum: PCS Link Up. */
2649#define MC_CMD_PCS_LINK_UP 0x9
2650/* enum: PCS RX Fault. */
2651#define MC_CMD_PCS_RX_FAULT 0xa
2652/* enum: PCS TX Fault. */
2653#define MC_CMD_PCS_TX_FAULT 0xb
2654/* enum: PCS BER. */
2655#define MC_CMD_PCS_BER 0xc
2656/* enum: PCS Block Errors. */
2657#define MC_CMD_PCS_BLOCK_ERRORS 0xd
2658/* enum: PhyXS Link Up. */
2659#define MC_CMD_PHYXS_LINK_UP 0xe
2660/* enum: PhyXS RX Fault. */
2661#define MC_CMD_PHYXS_RX_FAULT 0xf
2662/* enum: PhyXS TX Fault. */
2663#define MC_CMD_PHYXS_TX_FAULT 0x10
2664/* enum: PhyXS Align. */
2665#define MC_CMD_PHYXS_ALIGN 0x11
2666/* enum: PhyXS Sync. */
2667#define MC_CMD_PHYXS_SYNC 0x12
2668/* enum: AN link-up. */
2669#define MC_CMD_AN_LINK_UP 0x13
2670/* enum: AN Complete. */
2671#define MC_CMD_AN_COMPLETE 0x14
2672/* enum: AN 10GBaseT Status. */
2673#define MC_CMD_AN_10GBT_STATUS 0x15
2674/* enum: Clause 22 Link-Up. */
2675#define MC_CMD_CL22_LINK_UP 0x16
2676/* enum: (Last entry) */
2677#define MC_CMD_PHY_NSTATS 0x17
Ben Hutchings05a93202011-12-20 00:44:06 +00002678
2679
2680/***********************************/
2681/* MC_CMD_MAC_STATS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002682 * Get generic MAC statistics. This call returns unified statistics maintained
2683 * by the MC as it switches between the GMAC and XMAC. The MC will write out
2684 * all supported stats. The driver should zero initialise the buffer to
2685 * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is
2686 * performed, and the statistics may be read from the message response. If
2687 * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location).
2688 * Locks required: None. Returns: 0, ETIME
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002689 */
2690#define MC_CMD_MAC_STATS 0x2e
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002691
Ben Hutchings05a93202011-12-20 00:44:06 +00002692/* MC_CMD_MAC_STATS_IN msgrequest */
2693#define MC_CMD_MAC_STATS_IN_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002694/* ??? */
Ben Hutchings05a93202011-12-20 00:44:06 +00002695#define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
2696#define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
2697#define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
2698#define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
2699#define MC_CMD_MAC_STATS_IN_CMD_OFST 8
2700#define MC_CMD_MAC_STATS_IN_DMA_LBN 0
2701#define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
2702#define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
2703#define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
2704#define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
2705#define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
2706#define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
2707#define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
2708#define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
2709#define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
2710#define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
2711#define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
2712#define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
2713#define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
2714#define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002715
Ben Hutchings05a93202011-12-20 00:44:06 +00002716/* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
2717#define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002718
Ben Hutchings05a93202011-12-20 00:44:06 +00002719/* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
2720#define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
2721#define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
2722#define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
2723#define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
2724#define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
2725#define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
2726#define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
2727#define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
2728#define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
2729#define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
2730#define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
2731#define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
2732#define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
2733#define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
2734#define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
2735#define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
2736#define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
2737#define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
2738#define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
2739#define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
2740#define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
2741#define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
2742#define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
2743#define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
2744#define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
2745#define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
2746#define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
2747#define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
2748#define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
2749#define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
2750#define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
2751#define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
2752#define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
2753#define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
2754#define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
2755#define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
2756#define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
2757#define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
2758#define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
2759#define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
2760#define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
2761#define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
2762#define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
2763#define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
2764#define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
2765#define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
2766#define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
2767#define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
2768#define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
2769#define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
2770#define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
2771#define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
2772#define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
2773#define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
2774#define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
2775#define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
2776#define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
2777#define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
2778#define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
2779#define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
2780#define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
2781#define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
2782#define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
2783#define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
2784#define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
2785#define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
Matthew Slattery2ca10a72013-09-10 19:06:27 +01002786/* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
2787 * capability only.
2788 */
2789#define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c
2790/* enum: PM discard_bb_overflow counter. Valid for EF10 with
2791 * PM_AND_RXDP_COUNTERS capability only.
2792 */
2793#define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d
2794/* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
2795 * capability only.
2796 */
2797#define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e
2798/* enum: PM discard_vfifo_full counter. Valid for EF10 with
2799 * PM_AND_RXDP_COUNTERS capability only.
2800 */
2801#define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f
2802/* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
2803 * capability only.
2804 */
2805#define MC_CMD_MAC_PM_TRUNC_QBB 0x40
2806/* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
2807 * capability only.
2808 */
2809#define MC_CMD_MAC_PM_DISCARD_QBB 0x41
2810/* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
2811 * capability only.
2812 */
2813#define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42
2814/* enum: RXDP counter: Number of packets dropped due to the queue being
2815 * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
2816 */
2817#define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43
2818/* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10
2819 * with PM_AND_RXDP_COUNTERS capability only.
2820 */
2821#define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45
2822/* enum: RXDP counter: Number of non-host packets. Valid for EF10 with
2823 * PM_AND_RXDP_COUNTERS capability only.
2824 */
2825#define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46
2826/* enum: RXDP counter: Number of times an emergency descriptor fetch was
2827 * performed. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
2828 */
2829#define MC_CMD_MAC_RXDP_EMERGENCY_FETCH_CONDITIONS 0x47
2830/* enum: RXDP counter: Number of times the DPCPU waited for an existing
2831 * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
2832 */
2833#define MC_CMD_MAC_RXDP_EMERGENCY_WAIT_CONDITIONS 0x48
2834/* enum: Start of GMAC stats buffer space, for Siena only. */
2835#define MC_CMD_GMAC_DMABUF_START 0x40
2836/* enum: End of GMAC stats buffer space, for Siena only. */
2837#define MC_CMD_GMAC_DMABUF_END 0x5f
Ben Hutchings05a93202011-12-20 00:44:06 +00002838#define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
2839#define MC_CMD_MAC_NSTATS 0x61 /* enum */
2840
2841
2842/***********************************/
2843/* MC_CMD_SRIOV
2844 * to be documented
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002845 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002846#define MC_CMD_SRIOV 0x30
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002847
Ben Hutchings05a93202011-12-20 00:44:06 +00002848/* MC_CMD_SRIOV_IN msgrequest */
2849#define MC_CMD_SRIOV_IN_LEN 12
2850#define MC_CMD_SRIOV_IN_ENABLE_OFST 0
2851#define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
2852#define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
2853
2854/* MC_CMD_SRIOV_OUT msgresponse */
2855#define MC_CMD_SRIOV_OUT_LEN 8
2856#define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
2857#define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
2858
2859/* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
2860#define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002861/* this is only used for the first record */
Ben Hutchings05a93202011-12-20 00:44:06 +00002862#define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
2863#define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
2864#define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
2865#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
2866#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
2867#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
2868#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
2869#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
2870#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
2871#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
2872#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
2873#define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
2874#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
2875#define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
2876#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
2877#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
2878#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
2879#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
2880#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
2881#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
2882#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
2883#define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
2884#define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
2885#define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
2886#define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
2887
2888
2889/***********************************/
2890/* MC_CMD_MEMCPY
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002891 * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data
2892 * embedded directly in the command.
2893 *
2894 * A common pattern is for a client to use generation counts to signal a dma
2895 * update of a datastructure. To facilitate this, this MCDI operation can
2896 * contain multiple requests which are executed in strict order. Requests take
2897 * the form of duplicating the entire MCDI request continuously (including the
2898 * requests record, which is ignored in all but the first structure)
2899 *
2900 * The source data can either come from a DMA from the host, or it can be
2901 * embedded within the request directly, thereby eliminating a DMA read. To
2902 * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and
2903 * ADDR_LO=offset, and inserts the data at %offset from the start of the
2904 * payload. It's the callers responsibility to ensure that the embedded data
2905 * doesn't overlap the records.
2906 *
2907 * Returns: 0, EINVAL (invalid RID)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002908 */
Ben Hutchings05a93202011-12-20 00:44:06 +00002909#define MC_CMD_MEMCPY 0x31
2910
2911/* MC_CMD_MEMCPY_IN msgrequest */
2912#define MC_CMD_MEMCPY_IN_LENMIN 32
2913#define MC_CMD_MEMCPY_IN_LENMAX 224
2914#define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002915/* see MC_CMD_MEMCPY_RECORD_TYPEDEF */
Ben Hutchings05a93202011-12-20 00:44:06 +00002916#define MC_CMD_MEMCPY_IN_RECORD_OFST 0
2917#define MC_CMD_MEMCPY_IN_RECORD_LEN 32
2918#define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
2919#define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
2920
2921/* MC_CMD_MEMCPY_OUT msgresponse */
2922#define MC_CMD_MEMCPY_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002923
2924
Ben Hutchings05a93202011-12-20 00:44:06 +00002925/***********************************/
2926/* MC_CMD_WOL_FILTER_SET
2927 * Set a WoL filter.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002928 */
2929#define MC_CMD_WOL_FILTER_SET 0x32
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002930
Ben Hutchings05a93202011-12-20 00:44:06 +00002931/* MC_CMD_WOL_FILTER_SET_IN msgrequest */
2932#define MC_CMD_WOL_FILTER_SET_IN_LEN 192
2933#define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
2934#define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
2935#define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002936/* A type value of 1 is unused. */
Ben Hutchings05a93202011-12-20 00:44:06 +00002937#define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01002938/* enum: Magic */
2939#define MC_CMD_WOL_TYPE_MAGIC 0x0
2940/* enum: MS Windows Magic */
2941#define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2
2942/* enum: IPv4 Syn */
2943#define MC_CMD_WOL_TYPE_IPV4_SYN 0x3
2944/* enum: IPv6 Syn */
2945#define MC_CMD_WOL_TYPE_IPV6_SYN 0x4
2946/* enum: Bitmap */
2947#define MC_CMD_WOL_TYPE_BITMAP 0x5
2948/* enum: Link */
2949#define MC_CMD_WOL_TYPE_LINK 0x6
2950/* enum: (Above this for future use) */
2951#define MC_CMD_WOL_TYPE_MAX 0x7
Ben Hutchings05a93202011-12-20 00:44:06 +00002952#define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
2953#define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
2954#define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002955
Ben Hutchings05a93202011-12-20 00:44:06 +00002956/* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
2957#define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
2958/* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
2959/* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
2960#define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
2961#define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
2962#define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
2963#define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002964
Ben Hutchings05a93202011-12-20 00:44:06 +00002965/* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
2966#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
2967/* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
2968/* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
2969#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
2970#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
2971#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
2972#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
2973#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
2974#define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002975
Ben Hutchings05a93202011-12-20 00:44:06 +00002976/* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
2977#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
2978/* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
2979/* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
2980#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
2981#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
2982#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
2983#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
2984#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
2985#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
2986#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
2987#define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00002988
Ben Hutchings05a93202011-12-20 00:44:06 +00002989/* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
2990#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
2991/* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
2992/* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
2993#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
2994#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
2995#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
2996#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
2997#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
2998#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
2999#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
3000#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
3001#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
3002#define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003003
Ben Hutchings05a93202011-12-20 00:44:06 +00003004/* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
3005#define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
3006/* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
3007/* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
3008#define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
3009#define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
3010#define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
3011#define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
3012#define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
Ben Hutchings5297a982010-02-03 09:28:14 +00003013
Ben Hutchings05a93202011-12-20 00:44:06 +00003014/* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
3015#define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
3016#define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003017
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003018
Ben Hutchings05a93202011-12-20 00:44:06 +00003019/***********************************/
3020/* MC_CMD_WOL_FILTER_REMOVE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003021 * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003022 */
3023#define MC_CMD_WOL_FILTER_REMOVE 0x33
Ben Hutchings05a93202011-12-20 00:44:06 +00003024
3025/* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
3026#define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
3027#define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
3028
3029/* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
3030#define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003031
3032
Ben Hutchings05a93202011-12-20 00:44:06 +00003033/***********************************/
3034/* MC_CMD_WOL_FILTER_RESET
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003035 * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0,
3036 * ENOSYS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003037 */
3038#define MC_CMD_WOL_FILTER_RESET 0x34
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003039
Ben Hutchings05a93202011-12-20 00:44:06 +00003040/* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
3041#define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
3042#define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
3043#define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
3044#define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
3045
3046/* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
3047#define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
3048
3049
3050/***********************************/
3051/* MC_CMD_SET_MCAST_HASH
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003052 * Set the MCAST hash value without otherwise reconfiguring the MAC
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003053 */
3054#define MC_CMD_SET_MCAST_HASH 0x35
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003055
Ben Hutchings05a93202011-12-20 00:44:06 +00003056/* MC_CMD_SET_MCAST_HASH_IN msgrequest */
3057#define MC_CMD_SET_MCAST_HASH_IN_LEN 32
3058#define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
3059#define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
3060#define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
3061#define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
3062
3063/* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
3064#define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
3065
3066
3067/***********************************/
3068/* MC_CMD_NVRAM_TYPES
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003069 * Return bitfield indicating available types of virtual NVRAM partitions.
3070 * Locks required: none. Returns: 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003071 */
3072#define MC_CMD_NVRAM_TYPES 0x36
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003073
Ben Hutchings05a93202011-12-20 00:44:06 +00003074/* MC_CMD_NVRAM_TYPES_IN msgrequest */
3075#define MC_CMD_NVRAM_TYPES_IN_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003076
Ben Hutchings05a93202011-12-20 00:44:06 +00003077/* MC_CMD_NVRAM_TYPES_OUT msgresponse */
3078#define MC_CMD_NVRAM_TYPES_OUT_LEN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003079/* Bit mask of supported types. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003080#define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003081/* enum: Disabled callisto. */
3082#define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0
3083/* enum: MC firmware. */
3084#define MC_CMD_NVRAM_TYPE_MC_FW 0x1
3085/* enum: MC backup firmware. */
3086#define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2
3087/* enum: Static configuration Port0. */
3088#define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3
3089/* enum: Static configuration Port1. */
3090#define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4
3091/* enum: Dynamic configuration Port0. */
3092#define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5
3093/* enum: Dynamic configuration Port1. */
3094#define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6
3095/* enum: Expansion Rom. */
3096#define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7
3097/* enum: Expansion Rom Configuration Port0. */
3098#define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8
3099/* enum: Expansion Rom Configuration Port1. */
3100#define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9
3101/* enum: Phy Configuration Port0. */
3102#define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa
3103/* enum: Phy Configuration Port1. */
3104#define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb
3105/* enum: Log. */
3106#define MC_CMD_NVRAM_TYPE_LOG 0xc
3107/* enum: FPGA image. */
3108#define MC_CMD_NVRAM_TYPE_FPGA 0xd
3109/* enum: FPGA backup image */
3110#define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe
3111/* enum: FC firmware. */
3112#define MC_CMD_NVRAM_TYPE_FC_FW 0xf
3113/* enum: FC backup firmware. */
3114#define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10
3115/* enum: CPLD image. */
3116#define MC_CMD_NVRAM_TYPE_CPLD 0x11
3117/* enum: Licensing information. */
3118#define MC_CMD_NVRAM_TYPE_LICENSE 0x12
3119/* enum: FC Log. */
3120#define MC_CMD_NVRAM_TYPE_FC_LOG 0x13
Ben Hutchings05a93202011-12-20 00:44:06 +00003121
3122
3123/***********************************/
3124/* MC_CMD_NVRAM_INFO
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003125 * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0,
3126 * EINVAL (bad type).
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003127 */
3128#define MC_CMD_NVRAM_INFO 0x37
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003129
Ben Hutchings05a93202011-12-20 00:44:06 +00003130/* MC_CMD_NVRAM_INFO_IN msgrequest */
3131#define MC_CMD_NVRAM_INFO_IN_LEN 4
3132#define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
3133/* Enum values, see field(s): */
3134/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3135
3136/* MC_CMD_NVRAM_INFO_OUT msgresponse */
3137#define MC_CMD_NVRAM_INFO_OUT_LEN 24
3138#define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
3139/* Enum values, see field(s): */
3140/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3141#define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
3142#define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
3143#define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
3144#define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
3145#define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003146#define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1
3147#define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1
3148#define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7
3149#define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1
Ben Hutchings05a93202011-12-20 00:44:06 +00003150#define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
3151#define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
3152
3153
3154/***********************************/
3155/* MC_CMD_NVRAM_UPDATE_START
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003156 * Start a group of update operations on a virtual NVRAM partition. Locks
3157 * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if
3158 * PHY_LOCK required and not held).
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003159 */
3160#define MC_CMD_NVRAM_UPDATE_START 0x38
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003161
Ben Hutchings05a93202011-12-20 00:44:06 +00003162/* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
3163#define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
3164#define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
3165/* Enum values, see field(s): */
3166/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3167
3168/* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
3169#define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
3170
3171
3172/***********************************/
3173/* MC_CMD_NVRAM_READ
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003174 * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if
3175 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
3176 * PHY_LOCK required and not held)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003177 */
3178#define MC_CMD_NVRAM_READ 0x39
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003179
Ben Hutchings05a93202011-12-20 00:44:06 +00003180/* MC_CMD_NVRAM_READ_IN msgrequest */
3181#define MC_CMD_NVRAM_READ_IN_LEN 12
3182#define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
3183/* Enum values, see field(s): */
3184/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3185#define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003186/* amount to read in bytes */
Ben Hutchings05a93202011-12-20 00:44:06 +00003187#define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
3188
3189/* MC_CMD_NVRAM_READ_OUT msgresponse */
3190#define MC_CMD_NVRAM_READ_OUT_LENMIN 1
Ben Hutchings576eda82012-09-19 02:46:37 +01003191#define MC_CMD_NVRAM_READ_OUT_LENMAX 252
Ben Hutchings05a93202011-12-20 00:44:06 +00003192#define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
3193#define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
3194#define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
3195#define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
Ben Hutchings576eda82012-09-19 02:46:37 +01003196#define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252
Ben Hutchings05a93202011-12-20 00:44:06 +00003197
3198
3199/***********************************/
3200/* MC_CMD_NVRAM_WRITE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003201 * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if
3202 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
3203 * PHY_LOCK required and not held)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003204 */
3205#define MC_CMD_NVRAM_WRITE 0x3a
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003206
Ben Hutchings05a93202011-12-20 00:44:06 +00003207/* MC_CMD_NVRAM_WRITE_IN msgrequest */
3208#define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
Ben Hutchings576eda82012-09-19 02:46:37 +01003209#define MC_CMD_NVRAM_WRITE_IN_LENMAX 252
Ben Hutchings05a93202011-12-20 00:44:06 +00003210#define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
3211#define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
3212/* Enum values, see field(s): */
3213/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3214#define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
3215#define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
3216#define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
3217#define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
3218#define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
Ben Hutchings576eda82012-09-19 02:46:37 +01003219#define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240
Ben Hutchings05a93202011-12-20 00:44:06 +00003220
3221/* MC_CMD_NVRAM_WRITE_OUT msgresponse */
3222#define MC_CMD_NVRAM_WRITE_OUT_LEN 0
3223
3224
3225/***********************************/
3226/* MC_CMD_NVRAM_ERASE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003227 * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if
3228 * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
3229 * PHY_LOCK required and not held)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003230 */
3231#define MC_CMD_NVRAM_ERASE 0x3b
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003232
Ben Hutchings05a93202011-12-20 00:44:06 +00003233/* MC_CMD_NVRAM_ERASE_IN msgrequest */
3234#define MC_CMD_NVRAM_ERASE_IN_LEN 12
3235#define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
3236/* Enum values, see field(s): */
3237/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3238#define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
3239#define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
3240
3241/* MC_CMD_NVRAM_ERASE_OUT msgresponse */
3242#define MC_CMD_NVRAM_ERASE_OUT_LEN 0
3243
3244
3245/***********************************/
3246/* MC_CMD_NVRAM_UPDATE_FINISH
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003247 * Finish a group of update operations on a virtual NVRAM partition. Locks
3248 * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad
3249 * type/offset/length), EACCES (if PHY_LOCK required and not held)
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003250 */
3251#define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003252
Ben Hutchings05a93202011-12-20 00:44:06 +00003253/* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
3254#define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
3255#define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
3256/* Enum values, see field(s): */
3257/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3258#define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
3259
3260/* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
3261#define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
3262
3263
3264/***********************************/
3265/* MC_CMD_REBOOT
Ben Hutchings5297a982010-02-03 09:28:14 +00003266 * Reboot the MC.
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003267 *
3268 * The AFTER_ASSERTION flag is intended to be used when the driver notices an
3269 * assertion failure (at which point it is expected to perform a complete tear
3270 * down and reinitialise), to allow both ports to reset the MC once in an
3271 * atomic fashion.
3272 *
3273 * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1,
3274 * which means that they will automatically reboot out of the assertion
3275 * handler, so this is in practise an optional operation. It is still
3276 * recommended that drivers execute this to support custom firmwares with
3277 * REBOOT_ON_ASSERT=0.
3278 *
3279 * Locks required: NONE Returns: Nothing. You get back a response with ERR=1,
3280 * DATALEN=0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003281 */
3282#define MC_CMD_REBOOT 0x3d
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003283
Ben Hutchings05a93202011-12-20 00:44:06 +00003284/* MC_CMD_REBOOT_IN msgrequest */
3285#define MC_CMD_REBOOT_IN_LEN 4
3286#define MC_CMD_REBOOT_IN_FLAGS_OFST 0
3287#define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
3288
3289/* MC_CMD_REBOOT_OUT msgresponse */
3290#define MC_CMD_REBOOT_OUT_LEN 0
3291
3292
3293/***********************************/
3294/* MC_CMD_SCHEDINFO
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003295 * Request scheduler info. Locks required: NONE. Returns: An array of
3296 * (timeslice,maximum overrun), one for each thread, in ascending order of
3297 * thread address.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003298 */
3299#define MC_CMD_SCHEDINFO 0x3e
Ben Hutchings05a93202011-12-20 00:44:06 +00003300
3301/* MC_CMD_SCHEDINFO_IN msgrequest */
3302#define MC_CMD_SCHEDINFO_IN_LEN 0
3303
3304/* MC_CMD_SCHEDINFO_OUT msgresponse */
3305#define MC_CMD_SCHEDINFO_OUT_LENMIN 4
3306#define MC_CMD_SCHEDINFO_OUT_LENMAX 252
3307#define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
3308#define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
3309#define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
3310#define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
3311#define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003312
3313
Ben Hutchings05a93202011-12-20 00:44:06 +00003314/***********************************/
3315/* MC_CMD_REBOOT_MODE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003316 * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot
3317 * mode to the specified value. Returns the old mode.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003318 */
3319#define MC_CMD_REBOOT_MODE 0x3f
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003320
Ben Hutchings05a93202011-12-20 00:44:06 +00003321/* MC_CMD_REBOOT_MODE_IN msgrequest */
3322#define MC_CMD_REBOOT_MODE_IN_LEN 4
3323#define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003324/* enum: Normal. */
3325#define MC_CMD_REBOOT_MODE_NORMAL 0x0
3326/* enum: Power-on Reset. */
3327#define MC_CMD_REBOOT_MODE_POR 0x2
3328/* enum: Snapper. */
3329#define MC_CMD_REBOOT_MODE_SNAPPER 0x3
3330/* enum: snapper fake POR */
3331#define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4
3332#define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7
3333#define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003334
Ben Hutchings05a93202011-12-20 00:44:06 +00003335/* MC_CMD_REBOOT_MODE_OUT msgresponse */
3336#define MC_CMD_REBOOT_MODE_OUT_LEN 4
3337#define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003338
3339
Ben Hutchings05a93202011-12-20 00:44:06 +00003340/***********************************/
3341/* MC_CMD_SENSOR_INFO
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003342 * Returns information about every available sensor.
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003343 *
3344 * Each sensor has a single (16bit) value, and a corresponding state. The
3345 * mapping between value and state is nominally determined by the MC, but may
3346 * be implemented using up to 2 ranges per sensor.
3347 *
3348 * This call returns a mask (32bit) of the sensors that are supported by this
3349 * platform, then an array of sensor information structures, in order of sensor
3350 * type (but without gaps for unimplemented sensors). Each structure defines
3351 * the ranges for the corresponding sensor. An unused range is indicated by
3352 * equal limit values. If one range is used, a value outside that range results
3353 * in STATE_FATAL. If two ranges are used, a value outside the second range
3354 * results in STATE_FATAL while a value outside the first and inside the second
3355 * range results in STATE_WARNING.
3356 *
3357 * Sensor masks and sensor information arrays are organised into pages. For
3358 * backward compatibility, older host software can only use sensors in page 0.
3359 * Bit 32 in the sensor mask was previously unused, and is no reserved for use
3360 * as the next page flag.
3361 *
3362 * If the request does not contain a PAGE value then firmware will only return
3363 * page 0 of sensor information, with bit 31 in the sensor mask cleared.
3364 *
3365 * If the request contains a PAGE value then firmware responds with the sensor
3366 * mask and sensor information array for that page of sensors. In this case bit
3367 * 31 in the mask is set if another page exists.
3368 *
3369 * Locks required: None Returns: 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003370 */
3371#define MC_CMD_SENSOR_INFO 0x41
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003372
Ben Hutchings05a93202011-12-20 00:44:06 +00003373/* MC_CMD_SENSOR_INFO_IN msgrequest */
3374#define MC_CMD_SENSOR_INFO_IN_LEN 0
3375
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003376/* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */
3377#define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4
3378/* Which page of sensors to report.
3379 *
3380 * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
3381 *
3382 * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
3383 */
3384#define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0
3385
Ben Hutchings05a93202011-12-20 00:44:06 +00003386/* MC_CMD_SENSOR_INFO_OUT msgresponse */
Ben Hutchings512bb062013-12-04 19:48:07 +00003387#define MC_CMD_SENSOR_INFO_OUT_LENMIN 4
Ben Hutchings05a93202011-12-20 00:44:06 +00003388#define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
3389#define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
3390#define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003391/* enum: Controller temperature: degC */
3392#define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0
3393/* enum: Phy common temperature: degC */
3394#define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1
3395/* enum: Controller cooling: bool */
3396#define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2
3397/* enum: Phy 0 temperature: degC */
3398#define MC_CMD_SENSOR_PHY0_TEMP 0x3
3399/* enum: Phy 0 cooling: bool */
3400#define MC_CMD_SENSOR_PHY0_COOLING 0x4
3401/* enum: Phy 1 temperature: degC */
3402#define MC_CMD_SENSOR_PHY1_TEMP 0x5
3403/* enum: Phy 1 cooling: bool */
3404#define MC_CMD_SENSOR_PHY1_COOLING 0x6
3405/* enum: 1.0v power: mV */
3406#define MC_CMD_SENSOR_IN_1V0 0x7
3407/* enum: 1.2v power: mV */
3408#define MC_CMD_SENSOR_IN_1V2 0x8
3409/* enum: 1.8v power: mV */
3410#define MC_CMD_SENSOR_IN_1V8 0x9
3411/* enum: 2.5v power: mV */
3412#define MC_CMD_SENSOR_IN_2V5 0xa
3413/* enum: 3.3v power: mV */
3414#define MC_CMD_SENSOR_IN_3V3 0xb
3415/* enum: 12v power: mV */
3416#define MC_CMD_SENSOR_IN_12V0 0xc
3417/* enum: 1.2v analogue power: mV */
3418#define MC_CMD_SENSOR_IN_1V2A 0xd
3419/* enum: reference voltage: mV */
3420#define MC_CMD_SENSOR_IN_VREF 0xe
3421/* enum: AOE FPGA power: mV */
3422#define MC_CMD_SENSOR_OUT_VAOE 0xf
3423/* enum: AOE FPGA temperature: degC */
3424#define MC_CMD_SENSOR_AOE_TEMP 0x10
3425/* enum: AOE FPGA PSU temperature: degC */
3426#define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11
3427/* enum: AOE PSU temperature: degC */
3428#define MC_CMD_SENSOR_PSU_TEMP 0x12
3429/* enum: Fan 0 speed: RPM */
3430#define MC_CMD_SENSOR_FAN_0 0x13
3431/* enum: Fan 1 speed: RPM */
3432#define MC_CMD_SENSOR_FAN_1 0x14
3433/* enum: Fan 2 speed: RPM */
3434#define MC_CMD_SENSOR_FAN_2 0x15
3435/* enum: Fan 3 speed: RPM */
3436#define MC_CMD_SENSOR_FAN_3 0x16
3437/* enum: Fan 4 speed: RPM */
3438#define MC_CMD_SENSOR_FAN_4 0x17
3439/* enum: AOE FPGA input power: mV */
3440#define MC_CMD_SENSOR_IN_VAOE 0x18
3441/* enum: AOE FPGA current: mA */
3442#define MC_CMD_SENSOR_OUT_IAOE 0x19
3443/* enum: AOE FPGA input current: mA */
3444#define MC_CMD_SENSOR_IN_IAOE 0x1a
3445/* enum: NIC power consumption: W */
3446#define MC_CMD_SENSOR_NIC_POWER 0x1b
3447/* enum: 0.9v power voltage: mV */
3448#define MC_CMD_SENSOR_IN_0V9 0x1c
3449/* enum: 0.9v power current: mA */
3450#define MC_CMD_SENSOR_IN_I0V9 0x1d
3451/* enum: 1.2v power current: mA */
3452#define MC_CMD_SENSOR_IN_I1V2 0x1e
3453/* enum: Not a sensor: reserved for the next page flag */
3454#define MC_CMD_SENSOR_PAGE0_NEXT 0x1f
3455/* enum: 0.9v power voltage (at ADC): mV */
3456#define MC_CMD_SENSOR_IN_0V9_ADC 0x20
3457/* enum: Controller temperature 2: degC */
3458#define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21
3459/* enum: Voltage regulator internal temperature: degC */
3460#define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22
3461/* enum: 0.9V voltage regulator temperature: degC */
3462#define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23
3463/* enum: 1.2V voltage regulator temperature: degC */
3464#define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24
3465/* enum: controller internal temperature sensor voltage (internal ADC): mV */
3466#define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25
3467/* enum: controller internal temperature (internal ADC): degC */
3468#define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26
3469/* enum: controller internal temperature sensor voltage (external ADC): mV */
3470#define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27
3471/* enum: controller internal temperature (external ADC): degC */
3472#define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28
3473/* enum: ambient temperature: degC */
3474#define MC_CMD_SENSOR_AMBIENT_TEMP 0x29
3475/* enum: air flow: bool */
3476#define MC_CMD_SENSOR_AIRFLOW 0x2a
3477/* enum: voltage between VSS08D and VSS08D at CSR: mV */
3478#define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b
3479/* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */
3480#define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c
Ben Hutchings512bb062013-12-04 19:48:07 +00003481/* enum: Hotpoint temperature: degC */
3482#define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003483/* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
Ben Hutchings05a93202011-12-20 00:44:06 +00003484#define MC_CMD_SENSOR_ENTRY_OFST 4
3485#define MC_CMD_SENSOR_ENTRY_LEN 8
3486#define MC_CMD_SENSOR_ENTRY_LO_OFST 4
3487#define MC_CMD_SENSOR_ENTRY_HI_OFST 8
Ben Hutchings512bb062013-12-04 19:48:07 +00003488#define MC_CMD_SENSOR_ENTRY_MINNUM 0
Ben Hutchings05a93202011-12-20 00:44:06 +00003489#define MC_CMD_SENSOR_ENTRY_MAXNUM 31
3490
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003491/* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */
Ben Hutchings512bb062013-12-04 19:48:07 +00003492#define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003493#define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252
3494#define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num))
3495#define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0
3496/* Enum values, see field(s): */
3497/* MC_CMD_SENSOR_INFO_OUT */
3498#define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31
3499#define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1
3500/* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
3501/* MC_CMD_SENSOR_ENTRY_OFST 4 */
3502/* MC_CMD_SENSOR_ENTRY_LEN 8 */
3503/* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */
3504/* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */
Ben Hutchings512bb062013-12-04 19:48:07 +00003505/* MC_CMD_SENSOR_ENTRY_MINNUM 0 */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003506/* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */
3507
Ben Hutchings05a93202011-12-20 00:44:06 +00003508/* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
3509#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
3510#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
3511#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
3512#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
3513#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
3514#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
3515#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
3516#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
3517#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
3518#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
3519#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
3520#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
3521#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
3522#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
3523#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
3524#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
3525#define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
3526
3527
3528/***********************************/
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003529/* MC_CMD_READ_SENSORS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003530 * Returns the current reading from each sensor. DMAs an array of sensor
3531 * readings, in order of sensor type (but without gaps for unimplemented
3532 * sensors), into host memory. Each array element is a
3533 * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword.
3534 *
3535 * If the request does not contain the LENGTH field then only sensors 0 to 30
3536 * are reported, to avoid DMA buffer overflow in older host software. If the
3537 * sensor reading require more space than the LENGTH allows, then return
3538 * EINVAL.
3539 *
3540 * The MC will send a SENSOREVT event every time any sensor changes state. The
3541 * driver is responsible for ensuring that it doesn't miss any events. The
3542 * board will function normally if all sensors are in STATE_OK or
3543 * STATE_WARNING. Otherwise the board should not be expected to function.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003544 */
3545#define MC_CMD_READ_SENSORS 0x42
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003546
Ben Hutchings05a93202011-12-20 00:44:06 +00003547/* MC_CMD_READ_SENSORS_IN msgrequest */
3548#define MC_CMD_READ_SENSORS_IN_LEN 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003549/* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */
Ben Hutchings05a93202011-12-20 00:44:06 +00003550#define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
3551#define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
3552#define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
3553#define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
3554
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003555/* MC_CMD_READ_SENSORS_EXT_IN msgrequest */
3556#define MC_CMD_READ_SENSORS_EXT_IN_LEN 12
3557/* DMA address of host buffer for sensor readings */
3558#define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0
3559#define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8
3560#define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0
3561#define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4
3562/* Size in bytes of host buffer. */
3563#define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8
3564
Ben Hutchings05a93202011-12-20 00:44:06 +00003565/* MC_CMD_READ_SENSORS_OUT msgresponse */
3566#define MC_CMD_READ_SENSORS_OUT_LEN 0
3567
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003568/* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */
3569#define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0
3570
Ben Hutchings05a93202011-12-20 00:44:06 +00003571/* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003572#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4
Ben Hutchings05a93202011-12-20 00:44:06 +00003573#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
3574#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
3575#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
3576#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
3577#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
3578#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003579/* enum: Ok. */
3580#define MC_CMD_SENSOR_STATE_OK 0x0
3581/* enum: Breached warning threshold. */
3582#define MC_CMD_SENSOR_STATE_WARNING 0x1
3583/* enum: Breached fatal threshold. */
3584#define MC_CMD_SENSOR_STATE_FATAL 0x2
3585/* enum: Fault with sensor. */
3586#define MC_CMD_SENSOR_STATE_BROKEN 0x3
3587/* enum: Sensor is working but does not currently have a reading. */
3588#define MC_CMD_SENSOR_STATE_NO_READING 0x4
Ben Hutchings05a93202011-12-20 00:44:06 +00003589#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
3590#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003591#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3
3592#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1
3593/* Enum values, see field(s): */
3594/* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
3595#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24
3596#define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8
Ben Hutchings5297a982010-02-03 09:28:14 +00003597
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003598
Ben Hutchings05a93202011-12-20 00:44:06 +00003599/***********************************/
3600/* MC_CMD_GET_PHY_STATE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003601 * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot
3602 * (e.g. due to missing or corrupted firmware). Locks required: None. Return
3603 * code: 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003604 */
3605#define MC_CMD_GET_PHY_STATE 0x43
3606
Ben Hutchings05a93202011-12-20 00:44:06 +00003607/* MC_CMD_GET_PHY_STATE_IN msgrequest */
3608#define MC_CMD_GET_PHY_STATE_IN_LEN 0
3609
3610/* MC_CMD_GET_PHY_STATE_OUT msgresponse */
3611#define MC_CMD_GET_PHY_STATE_OUT_LEN 4
3612#define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003613/* enum: Ok. */
3614#define MC_CMD_PHY_STATE_OK 0x1
3615/* enum: Faulty. */
3616#define MC_CMD_PHY_STATE_ZOMBIE 0x2
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003617
3618
Ben Hutchings05a93202011-12-20 00:44:06 +00003619/***********************************/
3620/* MC_CMD_SETUP_8021QBB
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003621 * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to
3622 * disable 802.Qbb for a given priority.
Ben Hutchings05a93202011-12-20 00:44:06 +00003623 */
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003624#define MC_CMD_SETUP_8021QBB 0x44
Ben Hutchings05a93202011-12-20 00:44:06 +00003625
3626/* MC_CMD_SETUP_8021QBB_IN msgrequest */
3627#define MC_CMD_SETUP_8021QBB_IN_LEN 32
3628#define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
3629#define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
3630
3631/* MC_CMD_SETUP_8021QBB_OUT msgresponse */
3632#define MC_CMD_SETUP_8021QBB_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003633
3634
Ben Hutchings05a93202011-12-20 00:44:06 +00003635/***********************************/
3636/* MC_CMD_WOL_FILTER_GET
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003637 * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003638 */
3639#define MC_CMD_WOL_FILTER_GET 0x45
Ben Hutchings05a93202011-12-20 00:44:06 +00003640
3641/* MC_CMD_WOL_FILTER_GET_IN msgrequest */
3642#define MC_CMD_WOL_FILTER_GET_IN_LEN 0
3643
3644/* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
3645#define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
3646#define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003647
3648
Ben Hutchings05a93202011-12-20 00:44:06 +00003649/***********************************/
3650/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003651 * Add a protocol offload to NIC for lights-out state. Locks required: None.
3652 * Returns: 0, ENOSYS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003653 */
3654#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
3655
Ben Hutchings05a93202011-12-20 00:44:06 +00003656/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
3657#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
3658#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
3659#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
3660#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
3661#define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
3662#define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
3663#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
3664#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
3665#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
3666#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003667
Ben Hutchings05a93202011-12-20 00:44:06 +00003668/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
3669#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
3670/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
3671#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
3672#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
3673#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003674
Ben Hutchings05a93202011-12-20 00:44:06 +00003675/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
3676#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
3677/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
3678#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
3679#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
3680#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
3681#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
3682#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
3683#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
3684
3685/* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
3686#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
3687#define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003688
3689
Ben Hutchings05a93202011-12-20 00:44:06 +00003690/***********************************/
3691/* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003692 * Remove a protocol offload from NIC for lights-out state. Locks required:
3693 * None. Returns: 0, ENOSYS
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003694 */
3695#define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003696
Ben Hutchings05a93202011-12-20 00:44:06 +00003697/* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
3698#define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
3699#define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
3700#define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003701
Ben Hutchings05a93202011-12-20 00:44:06 +00003702/* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
3703#define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003704
3705
Ben Hutchings05a93202011-12-20 00:44:06 +00003706/***********************************/
3707/* MC_CMD_MAC_RESET_RESTORE
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003708 * Restore MAC after block reset. Locks required: None. Returns: 0.
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003709 */
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003710#define MC_CMD_MAC_RESET_RESTORE 0x48
Ben Hutchings05a93202011-12-20 00:44:06 +00003711
3712/* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
3713#define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
3714
3715/* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
3716#define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00003717
Ben Hutchings5297a982010-02-03 09:28:14 +00003718
Ben Hutchings05a93202011-12-20 00:44:06 +00003719/***********************************/
3720/* MC_CMD_TESTASSERT
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003721 * Deliberately trigger an assert-detonation in the firmware for testing
3722 * purposes (i.e. to allow tests that the driver copes gracefully). Locks
3723 * required: None Returns: 0
Ben Hutchings5297a982010-02-03 09:28:14 +00003724 */
Ben Hutchings5297a982010-02-03 09:28:14 +00003725#define MC_CMD_TESTASSERT 0x49
Ben Hutchings5297a982010-02-03 09:28:14 +00003726
Ben Hutchings05a93202011-12-20 00:44:06 +00003727/* MC_CMD_TESTASSERT_IN msgrequest */
3728#define MC_CMD_TESTASSERT_IN_LEN 0
3729
3730/* MC_CMD_TESTASSERT_OUT msgresponse */
3731#define MC_CMD_TESTASSERT_OUT_LEN 0
3732
3733
3734/***********************************/
3735/* MC_CMD_WORKAROUND
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003736 * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't
3737 * understand the given workaround number - which should not be treated as a
3738 * hard error by client code. This op does not imply any semantics about each
3739 * workaround, that's between the driver and the mcfw on a per-workaround
3740 * basis. Locks required: None. Returns: 0, EINVAL .
Ben Hutchings5297a982010-02-03 09:28:14 +00003741 */
3742#define MC_CMD_WORKAROUND 0x4a
Ben Hutchings5297a982010-02-03 09:28:14 +00003743
Ben Hutchings05a93202011-12-20 00:44:06 +00003744/* MC_CMD_WORKAROUND_IN msgrequest */
3745#define MC_CMD_WORKAROUND_IN_LEN 8
3746#define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003747/* enum: Bug 17230 work around. */
3748#define MC_CMD_WORKAROUND_BUG17230 0x1
3749/* enum: Bug 35388 work around (unsafe EVQ writes). */
3750#define MC_CMD_WORKAROUND_BUG35388 0x2
3751/* enum: Bug35017 workaround (A64 tables must be identity map) */
3752#define MC_CMD_WORKAROUND_BUG35017 0x3
Ben Hutchings05a93202011-12-20 00:44:06 +00003753#define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
3754
3755/* MC_CMD_WORKAROUND_OUT msgresponse */
3756#define MC_CMD_WORKAROUND_OUT_LEN 0
3757
3758
3759/***********************************/
3760/* MC_CMD_GET_PHY_MEDIA_INFO
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003761 * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for
3762 * SFP+ PHYs). The 'media type' can be found via GET_PHY_CFG
3763 * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid 'page number' input values, and the
3764 * output data, are interpreted on a per-type basis. For SFP+: PAGE=0 or 1
3765 * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80.
3766 * Anything else: currently undefined. Locks required: None. Return code: 0.
Ben Hutchings5297a982010-02-03 09:28:14 +00003767 */
3768#define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
Ben Hutchings5297a982010-02-03 09:28:14 +00003769
Ben Hutchings05a93202011-12-20 00:44:06 +00003770/* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
3771#define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
3772#define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
3773
3774/* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
3775#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
Ben Hutchings576eda82012-09-19 02:46:37 +01003776#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252
Ben Hutchings05a93202011-12-20 00:44:06 +00003777#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003778/* in bytes */
Ben Hutchings05a93202011-12-20 00:44:06 +00003779#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
3780#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
3781#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
3782#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
Ben Hutchings576eda82012-09-19 02:46:37 +01003783#define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248
Ben Hutchings05a93202011-12-20 00:44:06 +00003784
3785
3786/***********************************/
3787/* MC_CMD_NVRAM_TEST
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003788 * Test a particular NVRAM partition for valid contents (where "valid" depends
3789 * on the type of partition).
Ben Hutchings5297a982010-02-03 09:28:14 +00003790 */
3791#define MC_CMD_NVRAM_TEST 0x4c
Ben Hutchings5297a982010-02-03 09:28:14 +00003792
Ben Hutchings05a93202011-12-20 00:44:06 +00003793/* MC_CMD_NVRAM_TEST_IN msgrequest */
3794#define MC_CMD_NVRAM_TEST_IN_LEN 4
3795#define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
3796/* Enum values, see field(s): */
3797/* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
3798
3799/* MC_CMD_NVRAM_TEST_OUT msgresponse */
3800#define MC_CMD_NVRAM_TEST_OUT_LEN 4
3801#define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003802/* enum: Passed. */
3803#define MC_CMD_NVRAM_TEST_PASS 0x0
3804/* enum: Failed. */
3805#define MC_CMD_NVRAM_TEST_FAIL 0x1
3806/* enum: Not supported. */
3807#define MC_CMD_NVRAM_TEST_NOTSUPP 0x2
Ben Hutchings05a93202011-12-20 00:44:06 +00003808
3809
3810/***********************************/
3811/* MC_CMD_MRSFP_TWEAK
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003812 * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds.
3813 * I2C I/O expander bits are always read; if equaliser parameters are supplied,
3814 * they are configured first. Locks required: None. Return code: 0, EINVAL.
Ben Hutchings5297a982010-02-03 09:28:14 +00003815 */
3816#define MC_CMD_MRSFP_TWEAK 0x4d
Ben Hutchings5297a982010-02-03 09:28:14 +00003817
Ben Hutchings05a93202011-12-20 00:44:06 +00003818/* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
3819#define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003820/* 0-6 low->high de-emph. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003821#define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003822/* 0-8 low->high ref.V */
Ben Hutchings05a93202011-12-20 00:44:06 +00003823#define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003824/* 0-8 0-8 low->high boost */
Ben Hutchings05a93202011-12-20 00:44:06 +00003825#define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003826/* 0-8 low->high ref.V */
Ben Hutchings05a93202011-12-20 00:44:06 +00003827#define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
Ben Hutchingsfbcfe8e2010-04-28 09:29:14 +00003828
Ben Hutchings05a93202011-12-20 00:44:06 +00003829/* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
3830#define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
3831
3832/* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
3833#define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003834/* input bits */
Ben Hutchings05a93202011-12-20 00:44:06 +00003835#define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003836/* output bits */
Ben Hutchings05a93202011-12-20 00:44:06 +00003837#define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003838/* direction */
Ben Hutchings05a93202011-12-20 00:44:06 +00003839#define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003840/* enum: Out. */
3841#define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0
3842/* enum: In. */
3843#define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1
Ben Hutchings05a93202011-12-20 00:44:06 +00003844
3845
3846/***********************************/
3847/* MC_CMD_SENSOR_SET_LIMS
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003848 * Adjusts the sensor limits. This is a warranty-voiding operation. Returns:
3849 * ENOENT if the sensor specified does not exist, EINVAL if the limits are out
3850 * of range.
Ben Hutchingsfbcfe8e2010-04-28 09:29:14 +00003851 */
3852#define MC_CMD_SENSOR_SET_LIMS 0x4e
Ben Hutchingsfbcfe8e2010-04-28 09:29:14 +00003853
Ben Hutchings05a93202011-12-20 00:44:06 +00003854/* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
3855#define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
3856#define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
3857/* Enum values, see field(s): */
3858/* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003859/* interpretation is is sensor-specific. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003860#define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003861/* interpretation is is sensor-specific. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003862#define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003863/* interpretation is is sensor-specific. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003864#define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003865/* interpretation is is sensor-specific. */
Ben Hutchings05a93202011-12-20 00:44:06 +00003866#define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
3867
3868/* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
3869#define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
3870
3871
3872/***********************************/
3873/* MC_CMD_GET_RESOURCE_LIMITS
3874 */
3875#define MC_CMD_GET_RESOURCE_LIMITS 0x4f
3876
3877/* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
3878#define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
3879
3880/* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
3881#define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
3882#define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
3883#define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
3884#define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
3885#define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
3886
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003887
3888/***********************************/
3889/* MC_CMD_NVRAM_PARTITIONS
3890 * Reads the list of available virtual NVRAM partition types. Locks required:
3891 * none. Returns: 0, EINVAL (bad type).
3892 */
3893#define MC_CMD_NVRAM_PARTITIONS 0x51
3894
3895/* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */
3896#define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0
3897
3898/* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */
3899#define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4
3900#define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252
3901#define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num))
3902/* total number of partitions */
3903#define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0
3904/* type ID code for each of NUM_PARTITIONS partitions */
3905#define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4
3906#define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4
3907#define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0
3908#define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62
3909
3910
3911/***********************************/
3912/* MC_CMD_NVRAM_METADATA
3913 * Reads soft metadata for a virtual NVRAM partition type. Locks required:
3914 * none. Returns: 0, EINVAL (bad type).
3915 */
3916#define MC_CMD_NVRAM_METADATA 0x52
3917
3918/* MC_CMD_NVRAM_METADATA_IN msgrequest */
3919#define MC_CMD_NVRAM_METADATA_IN_LEN 4
3920/* Partition type ID code */
3921#define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0
3922
3923/* MC_CMD_NVRAM_METADATA_OUT msgresponse */
3924#define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20
3925#define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252
3926#define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num))
3927/* Partition type ID code */
3928#define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0
3929#define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4
3930#define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0
3931#define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1
3932#define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1
3933#define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1
3934#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2
3935#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1
3936/* Subtype ID code for content of this partition */
3937#define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8
3938/* 1st component of W.X.Y.Z version number for content of this partition */
3939#define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12
3940#define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2
3941/* 2nd component of W.X.Y.Z version number for content of this partition */
3942#define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14
3943#define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2
3944/* 3rd component of W.X.Y.Z version number for content of this partition */
3945#define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16
3946#define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2
3947/* 4th component of W.X.Y.Z version number for content of this partition */
3948#define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18
3949#define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2
3950/* Zero-terminated string describing the content of this partition */
3951#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20
3952#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1
3953#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0
3954#define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232
3955
3956
3957/***********************************/
3958/* MC_CMD_GET_MAC_ADDRESSES
3959 * Returns the base MAC, count and stride for the requestiong function
3960 */
3961#define MC_CMD_GET_MAC_ADDRESSES 0x55
3962
3963/* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */
3964#define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0
3965
3966/* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */
3967#define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16
3968/* Base MAC address */
3969#define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0
3970#define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6
3971/* Padding */
3972#define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6
3973#define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2
3974/* Number of allocated MAC addresses */
3975#define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8
3976/* Spacing of allocated MAC addresses */
3977#define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12
3978
Ben Hutchings05a93202011-12-20 00:44:06 +00003979/* MC_CMD_RESOURCE_SPECIFIER enum */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01003980/* enum: Any */
3981#define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff
3982/* enum: None */
3983#define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe
3984
3985/* EVB_PORT_ID structuredef */
3986#define EVB_PORT_ID_LEN 4
3987#define EVB_PORT_ID_PORT_ID_OFST 0
3988/* enum: An invalid port handle. */
3989#define EVB_PORT_ID_NULL 0x0
3990/* enum: The port assigned to this function.. */
3991#define EVB_PORT_ID_ASSIGNED 0x1000000
3992/* enum: External network port 0 */
3993#define EVB_PORT_ID_MAC0 0x2000000
3994/* enum: External network port 1 */
3995#define EVB_PORT_ID_MAC1 0x2000001
3996/* enum: External network port 2 */
3997#define EVB_PORT_ID_MAC2 0x2000002
3998/* enum: External network port 3 */
3999#define EVB_PORT_ID_MAC3 0x2000003
4000#define EVB_PORT_ID_PORT_ID_LBN 0
4001#define EVB_PORT_ID_PORT_ID_WIDTH 32
4002
4003/* EVB_VLAN_TAG structuredef */
4004#define EVB_VLAN_TAG_LEN 2
4005/* The VLAN tag value */
4006#define EVB_VLAN_TAG_VLAN_ID_LBN 0
4007#define EVB_VLAN_TAG_VLAN_ID_WIDTH 12
4008#define EVB_VLAN_TAG_MODE_LBN 12
4009#define EVB_VLAN_TAG_MODE_WIDTH 4
4010/* enum: Insert the VLAN. */
4011#define EVB_VLAN_TAG_INSERT 0x0
4012/* enum: Replace the VLAN if already present. */
4013#define EVB_VLAN_TAG_REPLACE 0x1
4014
4015/* BUFTBL_ENTRY structuredef */
4016#define BUFTBL_ENTRY_LEN 12
4017/* the owner ID */
4018#define BUFTBL_ENTRY_OID_OFST 0
4019#define BUFTBL_ENTRY_OID_LEN 2
4020#define BUFTBL_ENTRY_OID_LBN 0
4021#define BUFTBL_ENTRY_OID_WIDTH 16
4022/* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */
4023#define BUFTBL_ENTRY_PGSZ_OFST 2
4024#define BUFTBL_ENTRY_PGSZ_LEN 2
4025#define BUFTBL_ENTRY_PGSZ_LBN 16
4026#define BUFTBL_ENTRY_PGSZ_WIDTH 16
4027/* the raw 64-bit address field from the SMC, not adjusted for page size */
4028#define BUFTBL_ENTRY_RAWADDR_OFST 4
4029#define BUFTBL_ENTRY_RAWADDR_LEN 8
4030#define BUFTBL_ENTRY_RAWADDR_LO_OFST 4
4031#define BUFTBL_ENTRY_RAWADDR_HI_OFST 8
4032#define BUFTBL_ENTRY_RAWADDR_LBN 32
4033#define BUFTBL_ENTRY_RAWADDR_WIDTH 64
4034
4035/* NVRAM_PARTITION_TYPE structuredef */
4036#define NVRAM_PARTITION_TYPE_LEN 2
4037#define NVRAM_PARTITION_TYPE_ID_OFST 0
4038#define NVRAM_PARTITION_TYPE_ID_LEN 2
4039/* enum: Primary MC firmware partition */
4040#define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100
4041/* enum: Secondary MC firmware partition */
4042#define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200
4043/* enum: Expansion ROM partition */
4044#define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300
4045/* enum: Static configuration TLV partition */
4046#define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400
4047/* enum: Dynamic configuration TLV partition */
4048#define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500
4049/* enum: Expansion ROM configuration data for port 0 */
4050#define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600
4051/* enum: Expansion ROM configuration data for port 1 */
4052#define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601
4053/* enum: Expansion ROM configuration data for port 2 */
4054#define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602
4055/* enum: Expansion ROM configuration data for port 3 */
4056#define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603
4057/* enum: Non-volatile log output partition */
4058#define NVRAM_PARTITION_TYPE_LOG 0x700
4059/* enum: Device state dump output partition */
4060#define NVRAM_PARTITION_TYPE_DUMP 0x800
4061/* enum: Application license key storage partition */
4062#define NVRAM_PARTITION_TYPE_LICENSE 0x900
Matthew Slatterybedca862013-08-23 17:32:55 +01004063/* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */
4064#define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00
4065/* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */
4066#define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004067/* enum: Start of reserved value range (firmware may use for any purpose) */
4068#define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00
4069/* enum: End of reserved value range (firmware may use for any purpose) */
4070#define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd
4071/* enum: Recovery partition map (provided if real map is missing or corrupt) */
4072#define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe
4073/* enum: Partition map (real map as stored in flash) */
4074#define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff
4075#define NVRAM_PARTITION_TYPE_ID_LBN 0
4076#define NVRAM_PARTITION_TYPE_ID_WIDTH 16
4077
Ben Hutchings512bb062013-12-04 19:48:07 +00004078/* LICENSED_APP_ID structuredef */
4079#define LICENSED_APP_ID_LEN 4
4080#define LICENSED_APP_ID_ID_OFST 0
4081/* enum: OpenOnload */
4082#define LICENSED_APP_ID_ONLOAD 0x1
4083/* enum: PTP timestamping */
4084#define LICENSED_APP_ID_PTP 0x2
4085/* enum: SolarCapture Pro */
4086#define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4
4087#define LICENSED_APP_ID_ID_LBN 0
4088#define LICENSED_APP_ID_ID_WIDTH 32
4089
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004090
4091/***********************************/
Edward Cree267d9d72015-05-06 00:59:18 +01004092/* MC_CMD_GET_WORKAROUNDS
4093 * Read the list of all implemented and all currently enabled workarounds. The
4094 * enums here must correspond with those in MC_CMD_WORKAROUND.
4095 */
4096#define MC_CMD_GET_WORKAROUNDS 0x59
4097
4098/* MC_CMD_GET_WORKAROUNDS_OUT msgresponse */
4099#define MC_CMD_GET_WORKAROUNDS_OUT_LEN 8
4100/* Each workaround is represented by a single bit according to the enums below.
4101 */
4102#define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_OFST 0
4103#define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_OFST 4
4104/* enum: Bug 17230 work around. */
4105#define MC_CMD_GET_WORKAROUNDS_OUT_BUG17230 0x2
4106/* enum: Bug 35388 work around (unsafe EVQ writes). */
4107#define MC_CMD_GET_WORKAROUNDS_OUT_BUG35388 0x4
4108/* enum: Bug35017 workaround (A64 tables must be identity map) */
4109#define MC_CMD_GET_WORKAROUNDS_OUT_BUG35017 0x8
4110
4111
4112/***********************************/
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004113/* MC_CMD_READ_REGS
4114 * Get a dump of the MCPU registers
4115 */
4116#define MC_CMD_READ_REGS 0x50
4117
4118/* MC_CMD_READ_REGS_IN msgrequest */
4119#define MC_CMD_READ_REGS_IN_LEN 0
4120
4121/* MC_CMD_READ_REGS_OUT msgresponse */
4122#define MC_CMD_READ_REGS_OUT_LEN 308
4123/* Whether the corresponding register entry contains a valid value */
4124#define MC_CMD_READ_REGS_OUT_MASK_OFST 0
4125#define MC_CMD_READ_REGS_OUT_MASK_LEN 16
4126/* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr,
4127 * fir, fp)
4128 */
4129#define MC_CMD_READ_REGS_OUT_REGS_OFST 16
4130#define MC_CMD_READ_REGS_OUT_REGS_LEN 4
4131#define MC_CMD_READ_REGS_OUT_REGS_NUM 73
4132
4133
4134/***********************************/
4135/* MC_CMD_INIT_EVQ
4136 * Set up an event queue according to the supplied parameters. The IN arguments
4137 * end with an address for each 4k of host memory required to back the EVQ.
4138 */
4139#define MC_CMD_INIT_EVQ 0x80
4140
4141/* MC_CMD_INIT_EVQ_IN msgrequest */
4142#define MC_CMD_INIT_EVQ_IN_LENMIN 44
4143#define MC_CMD_INIT_EVQ_IN_LENMAX 548
4144#define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num))
4145/* Size, in entries */
4146#define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0
4147/* Desired instance. Must be set to a specific instance, which is a function
4148 * local queue index.
4149 */
4150#define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4
4151/* The initial timer value. The load value is ignored if the timer mode is DIS.
4152 */
4153#define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8
4154/* The reload value is ignored in one-shot modes */
4155#define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12
4156/* tbd */
4157#define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16
4158#define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0
4159#define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1
4160#define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1
4161#define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1
4162#define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2
4163#define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1
4164#define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3
4165#define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1
4166#define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4
4167#define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1
4168#define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5
4169#define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1
4170#define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20
4171/* enum: Disabled */
4172#define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0
4173/* enum: Immediate */
4174#define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1
4175/* enum: Triggered */
4176#define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2
4177/* enum: Hold-off */
4178#define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3
4179/* Target EVQ for wakeups if in wakeup mode. */
4180#define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24
4181/* Target interrupt if in interrupting mode (note union with target EVQ). Use
4182 * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
4183 * purposes.
4184 */
4185#define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24
4186/* Event Counter Mode. */
4187#define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28
4188/* enum: Disabled */
4189#define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0
4190/* enum: Disabled */
4191#define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1
4192/* enum: Disabled */
4193#define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2
4194/* enum: Disabled */
4195#define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3
4196/* Event queue packet count threshold. */
4197#define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32
4198/* 64-bit address of 4k of 4k-aligned host memory buffer */
4199#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36
4200#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8
4201#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36
4202#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40
4203#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1
4204#define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64
4205
4206/* MC_CMD_INIT_EVQ_OUT msgresponse */
4207#define MC_CMD_INIT_EVQ_OUT_LEN 4
4208/* Only valid if INTRFLAG was true */
4209#define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0
4210
4211/* QUEUE_CRC_MODE structuredef */
4212#define QUEUE_CRC_MODE_LEN 1
4213#define QUEUE_CRC_MODE_MODE_LBN 0
4214#define QUEUE_CRC_MODE_MODE_WIDTH 4
4215/* enum: No CRC. */
4216#define QUEUE_CRC_MODE_NONE 0x0
4217/* enum: CRC Fiber channel over ethernet. */
4218#define QUEUE_CRC_MODE_FCOE 0x1
4219/* enum: CRC (digest) iSCSI header only. */
4220#define QUEUE_CRC_MODE_ISCSI_HDR 0x2
4221/* enum: CRC (digest) iSCSI header and payload. */
4222#define QUEUE_CRC_MODE_ISCSI 0x3
4223/* enum: CRC Fiber channel over IP over ethernet. */
4224#define QUEUE_CRC_MODE_FCOIPOE 0x4
4225/* enum: CRC MPA. */
4226#define QUEUE_CRC_MODE_MPA 0x5
4227#define QUEUE_CRC_MODE_SPARE_LBN 4
4228#define QUEUE_CRC_MODE_SPARE_WIDTH 4
4229
4230
4231/***********************************/
4232/* MC_CMD_INIT_RXQ
4233 * set up a receive queue according to the supplied parameters. The IN
4234 * arguments end with an address for each 4k of host memory required to back
4235 * the RXQ.
4236 */
4237#define MC_CMD_INIT_RXQ 0x81
4238
4239/* MC_CMD_INIT_RXQ_IN msgrequest */
4240#define MC_CMD_INIT_RXQ_IN_LENMIN 36
4241#define MC_CMD_INIT_RXQ_IN_LENMAX 252
4242#define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num))
4243/* Size, in entries */
4244#define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0
4245/* The EVQ to send events to. This is an index originally specified to INIT_EVQ
4246 */
4247#define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4
4248/* The value to put in the event data. Check hardware spec. for valid range. */
4249#define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8
4250/* Desired instance. Must be set to a specific instance, which is a function
4251 * local queue index.
4252 */
4253#define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12
4254/* There will be more flags here. */
4255#define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16
4256#define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0
4257#define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1
4258#define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1
4259#define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1
4260#define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2
4261#define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1
4262#define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3
4263#define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4
4264#define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7
4265#define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1
4266#define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8
4267#define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1
Ben Hutchings512bb062013-12-04 19:48:07 +00004268#define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9
4269#define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004270/* Owner ID to use if in buffer mode (zero if physical) */
4271#define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20
4272/* The port ID associated with the v-adaptor which should contain this DMAQ. */
4273#define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24
4274/* 64-bit address of 4k of 4k-aligned host memory buffer */
4275#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28
4276#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8
4277#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28
4278#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32
4279#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1
4280#define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28
4281
4282/* MC_CMD_INIT_RXQ_OUT msgresponse */
4283#define MC_CMD_INIT_RXQ_OUT_LEN 0
4284
4285
4286/***********************************/
4287/* MC_CMD_INIT_TXQ
4288 */
4289#define MC_CMD_INIT_TXQ 0x82
4290
4291/* MC_CMD_INIT_TXQ_IN msgrequest */
4292#define MC_CMD_INIT_TXQ_IN_LENMIN 36
4293#define MC_CMD_INIT_TXQ_IN_LENMAX 252
4294#define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num))
4295/* Size, in entries */
4296#define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0
4297/* The EVQ to send events to. This is an index originally specified to
4298 * INIT_EVQ.
4299 */
4300#define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4
4301/* The value to put in the event data. Check hardware spec. for valid range. */
4302#define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8
4303/* Desired instance. Must be set to a specific instance, which is a function
4304 * local queue index.
4305 */
4306#define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12
4307/* There will be more flags here. */
4308#define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16
4309#define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0
4310#define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1
4311#define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1
4312#define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1
4313#define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2
4314#define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
4315#define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3
4316#define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
4317#define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4
4318#define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4
4319#define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8
4320#define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1
4321#define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9
4322#define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1
4323/* Owner ID to use if in buffer mode (zero if physical) */
4324#define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20
4325/* The port ID associated with the v-adaptor which should contain this DMAQ. */
4326#define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24
4327/* 64-bit address of 4k of 4k-aligned host memory buffer */
4328#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28
4329#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8
4330#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28
4331#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32
4332#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1
4333#define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28
4334
4335/* MC_CMD_INIT_TXQ_OUT msgresponse */
4336#define MC_CMD_INIT_TXQ_OUT_LEN 0
4337
4338
4339/***********************************/
4340/* MC_CMD_FINI_EVQ
4341 * Teardown an EVQ.
4342 *
4343 * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first
4344 * or the operation will fail with EBUSY
4345 */
4346#define MC_CMD_FINI_EVQ 0x83
4347
4348/* MC_CMD_FINI_EVQ_IN msgrequest */
4349#define MC_CMD_FINI_EVQ_IN_LEN 4
4350/* Instance of EVQ to destroy. Should be the same instance as that previously
4351 * passed to INIT_EVQ
4352 */
4353#define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0
4354
4355/* MC_CMD_FINI_EVQ_OUT msgresponse */
4356#define MC_CMD_FINI_EVQ_OUT_LEN 0
4357
4358
4359/***********************************/
4360/* MC_CMD_FINI_RXQ
4361 * Teardown a RXQ.
4362 */
4363#define MC_CMD_FINI_RXQ 0x84
4364
4365/* MC_CMD_FINI_RXQ_IN msgrequest */
4366#define MC_CMD_FINI_RXQ_IN_LEN 4
4367/* Instance of RXQ to destroy */
4368#define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0
4369
4370/* MC_CMD_FINI_RXQ_OUT msgresponse */
4371#define MC_CMD_FINI_RXQ_OUT_LEN 0
4372
4373
4374/***********************************/
4375/* MC_CMD_FINI_TXQ
4376 * Teardown a TXQ.
4377 */
4378#define MC_CMD_FINI_TXQ 0x85
4379
4380/* MC_CMD_FINI_TXQ_IN msgrequest */
4381#define MC_CMD_FINI_TXQ_IN_LEN 4
4382/* Instance of TXQ to destroy */
4383#define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0
4384
4385/* MC_CMD_FINI_TXQ_OUT msgresponse */
4386#define MC_CMD_FINI_TXQ_OUT_LEN 0
4387
4388
4389/***********************************/
4390/* MC_CMD_DRIVER_EVENT
4391 * Generate an event on an EVQ belonging to the function issuing the command.
4392 */
4393#define MC_CMD_DRIVER_EVENT 0x86
4394
4395/* MC_CMD_DRIVER_EVENT_IN msgrequest */
4396#define MC_CMD_DRIVER_EVENT_IN_LEN 12
4397/* Handle of target EVQ */
4398#define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0
4399/* Bits 0 - 63 of event */
4400#define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4
4401#define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8
4402#define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4
4403#define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8
4404
4405/* MC_CMD_DRIVER_EVENT_OUT msgresponse */
4406#define MC_CMD_DRIVER_EVENT_OUT_LEN 0
4407
4408
4409/***********************************/
4410/* MC_CMD_PROXY_CMD
4411 * Execute an arbitrary MCDI command on behalf of a different function, subject
4412 * to security restrictions. The command to be proxied follows immediately
4413 * afterward in the host buffer (or on the UART). This command supercedes
4414 * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated.
4415 */
4416#define MC_CMD_PROXY_CMD 0x5b
4417
4418/* MC_CMD_PROXY_CMD_IN msgrequest */
4419#define MC_CMD_PROXY_CMD_IN_LEN 4
4420/* The handle of the target function. */
4421#define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0
4422#define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0
4423#define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16
4424#define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16
4425#define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16
4426#define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */
4427
Ben Hutchings512bb062013-12-04 19:48:07 +00004428/* MC_CMD_PROXY_CMD_OUT msgresponse */
4429#define MC_CMD_PROXY_CMD_OUT_LEN 0
4430
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004431
4432/***********************************/
4433/* MC_CMD_ALLOC_BUFTBL_CHUNK
4434 * Allocate a set of buffer table entries using the specified owner ID. This
4435 * operation allocates the required buffer table entries (and fails if it
4436 * cannot do so). The buffer table entries will initially be zeroed.
4437 */
4438#define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87
4439
4440/* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */
4441#define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8
4442/* Owner ID to use */
4443#define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0
4444/* Size of buffer table pages to use, in bytes (note that only a few values are
4445 * legal on any specific hardware).
4446 */
4447#define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4
4448
4449/* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */
4450#define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12
4451#define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0
4452#define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4
4453/* Buffer table IDs for use in DMA descriptors. */
4454#define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8
4455
4456
4457/***********************************/
4458/* MC_CMD_PROGRAM_BUFTBL_ENTRIES
4459 * Reprogram a set of buffer table entries in the specified chunk.
4460 */
4461#define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88
4462
4463/* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */
4464#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20
Ben Hutchings512bb062013-12-04 19:48:07 +00004465#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004466#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num))
4467#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0
4468/* ID */
4469#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4
4470/* Num entries */
4471#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8
4472/* Buffer table entry address */
4473#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12
4474#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8
4475#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12
4476#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16
4477#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1
Ben Hutchings512bb062013-12-04 19:48:07 +00004478#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01004479
4480/* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */
4481#define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0
4482
4483
4484/***********************************/
4485/* MC_CMD_FREE_BUFTBL_CHUNK
4486 */
4487#define MC_CMD_FREE_BUFTBL_CHUNK 0x89
4488
4489/* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */
4490#define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4
4491#define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0
4492
4493/* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */
4494#define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0
4495
4496
4497/***********************************/
4498/* MC_CMD_FILTER_OP
4499 * Multiplexed MCDI call for filter operations
4500 */
4501#define MC_CMD_FILTER_OP 0x8a
4502
4503/* MC_CMD_FILTER_OP_IN msgrequest */
4504#define MC_CMD_FILTER_OP_IN_LEN 108
4505/* identifies the type of operation requested */
4506#define MC_CMD_FILTER_OP_IN_OP_OFST 0
4507/* enum: single-recipient filter insert */
4508#define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0
4509/* enum: single-recipient filter remove */
4510#define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1
4511/* enum: multi-recipient filter subscribe */
4512#define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2
4513/* enum: multi-recipient filter unsubscribe */
4514#define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3
4515/* enum: replace one recipient with another (warning - the filter handle may
4516 * change)
4517 */
4518#define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4
4519/* filter handle (for remove / unsubscribe operations) */
4520#define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4
4521#define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8
4522#define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4
4523#define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8
4524/* The port ID associated with the v-adaptor which should contain this filter.
4525 */
4526#define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12
4527/* fields to include in match criteria */
4528#define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16
4529#define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0
4530#define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1
4531#define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1
4532#define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1
4533#define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2
4534#define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1
4535#define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3
4536#define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1
4537#define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4
4538#define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1
4539#define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5
4540#define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1
4541#define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6
4542#define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1
4543#define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7
4544#define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1
4545#define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8
4546#define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1
4547#define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9
4548#define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1
4549#define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10
4550#define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1
4551#define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11
4552#define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1
4553#define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
4554#define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
4555#define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
4556#define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
4557/* receive destination */
4558#define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20
4559/* enum: drop packets */
4560#define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0
4561/* enum: receive to host */
4562#define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1
4563/* enum: receive to MC */
4564#define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2
4565/* enum: loop back to port 0 TX MAC */
4566#define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3
4567/* enum: loop back to port 1 TX MAC */
4568#define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4
4569/* receive queue handle (for multiple queue modes, this is the base queue) */
4570#define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24
4571/* receive mode */
4572#define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28
4573/* enum: receive to just the specified queue */
4574#define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0
4575/* enum: receive to multiple queues using RSS context */
4576#define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1
4577/* enum: receive to multiple queues using .1p mapping */
4578#define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2
4579/* enum: install a filter entry that will never match; for test purposes only
4580 */
4581#define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
4582/* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
4583 * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
4584 * MC_CMD_DOT1P_MAPPING_ALLOC. Note that these handles should be considered
4585 * opaque to the host, although a value of 0xFFFFFFFF is guaranteed never to be
4586 * a valid handle.
4587 */
4588#define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32
4589/* transmit domain (reserved; set to 0) */
4590#define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36
4591/* transmit destination (either set the MAC and/or PM bits for explicit
4592 * control, or set this field to TX_DEST_DEFAULT for sensible default
4593 * behaviour)
4594 */
4595#define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40
4596/* enum: request default behaviour (based on filter type) */
4597#define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff
4598#define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0
4599#define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1
4600#define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1
4601#define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1
4602/* source MAC address to match (as bytes in network order) */
4603#define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44
4604#define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6
4605/* source port to match (as bytes in network order) */
4606#define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50
4607#define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2
4608/* destination MAC address to match (as bytes in network order) */
4609#define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52
4610#define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6
4611/* destination port to match (as bytes in network order) */
4612#define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58
4613#define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2
4614/* Ethernet type to match (as bytes in network order) */
4615#define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60
4616#define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2
4617/* Inner VLAN tag to match (as bytes in network order) */
4618#define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62
4619#define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2
4620/* Outer VLAN tag to match (as bytes in network order) */
4621#define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64
4622#define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2
4623/* IP protocol to match (in low byte; set high byte to 0) */
4624#define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66
4625#define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2
4626/* Firmware defined register 0 to match (reserved; set to 0) */
4627#define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68
4628/* Firmware defined register 1 to match (reserved; set to 0) */
4629#define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72
4630/* source IP address to match (as bytes in network order; set last 12 bytes to
4631 * 0 for IPv4 address)
4632 */
4633#define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76
4634#define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16
4635/* destination IP address to match (as bytes in network order; set last 12
4636 * bytes to 0 for IPv4 address)
4637 */
4638#define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92
4639#define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16
4640
4641/* MC_CMD_FILTER_OP_OUT msgresponse */
4642#define MC_CMD_FILTER_OP_OUT_LEN 12
4643/* identifies the type of operation requested */
4644#define MC_CMD_FILTER_OP_OUT_OP_OFST 0
4645/* Enum values, see field(s): */
4646/* MC_CMD_FILTER_OP_IN/OP */
4647/* Returned filter handle (for insert / subscribe operations). Note that these
4648 * handles should be considered opaque to the host, although a value of
4649 * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
4650 */
4651#define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4
4652#define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8
4653#define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4
4654#define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8
4655
4656
4657/***********************************/
4658/* MC_CMD_GET_PARSER_DISP_INFO
4659 * Get information related to the parser-dispatcher subsystem
4660 */
4661#define MC_CMD_GET_PARSER_DISP_INFO 0xe4
4662
4663/* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */
4664#define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4
4665/* identifies the type of operation requested */
4666#define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0
4667/* enum: read the list of supported RX filter matches */
4668#define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1
4669
4670/* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */
4671#define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8
4672#define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252
4673#define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num))
4674/* identifies the type of operation requested */
4675#define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0
4676/* Enum values, see field(s): */
4677/* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
4678/* number of supported match types */
4679#define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4
4680/* array of supported match types (valid MATCH_FIELDS values for
4681 * MC_CMD_FILTER_OP) sorted in decreasing priority order
4682 */
4683#define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8
4684#define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4
4685#define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0
4686#define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61
4687
4688
4689/***********************************/
4690/* MC_CMD_PARSER_DISP_RW
4691 * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging
4692 */
4693#define MC_CMD_PARSER_DISP_RW 0xe5
4694
4695/* MC_CMD_PARSER_DISP_RW_IN msgrequest */
4696#define MC_CMD_PARSER_DISP_RW_IN_LEN 32
4697/* identifies the target of the operation */
4698#define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0
4699/* enum: RX dispatcher CPU */
4700#define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0
4701/* enum: TX dispatcher CPU */
4702#define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1
4703/* enum: Lookup engine */
4704#define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2
4705/* identifies the type of operation requested */
4706#define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4
4707/* enum: read a word of DICPU DMEM or a LUE entry */
4708#define MC_CMD_PARSER_DISP_RW_IN_READ 0x0
4709/* enum: write a word of DICPU DMEM or a LUE entry */
4710#define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1
4711/* enum: read-modify-write a word of DICPU DMEM (not valid for LUE) */
4712#define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2
4713/* data memory address or LUE index */
4714#define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8
4715/* value to write (for DMEM writes) */
4716#define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12
4717/* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */
4718#define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12
4719/* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */
4720#define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16
4721/* value to write (for LUE writes) */
4722#define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12
4723#define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20
4724
4725/* MC_CMD_PARSER_DISP_RW_OUT msgresponse */
4726#define MC_CMD_PARSER_DISP_RW_OUT_LEN 52
4727/* value read (for DMEM reads) */
4728#define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0
4729/* value read (for LUE reads) */
4730#define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0
4731#define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20
4732/* up to 8 32-bit words of additional soft state from the LUE manager (the
4733 * exact content is firmware-dependent and intended only for debug use)
4734 */
4735#define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20
4736#define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32
4737
4738
4739/***********************************/
4740/* MC_CMD_GET_PF_COUNT
4741 * Get number of PFs on the device.
4742 */
4743#define MC_CMD_GET_PF_COUNT 0xb6
4744
4745/* MC_CMD_GET_PF_COUNT_IN msgrequest */
4746#define MC_CMD_GET_PF_COUNT_IN_LEN 0
4747
4748/* MC_CMD_GET_PF_COUNT_OUT msgresponse */
4749#define MC_CMD_GET_PF_COUNT_OUT_LEN 1
4750/* Identifies the number of PFs on the device. */
4751#define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0
4752#define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1
4753
4754
4755/***********************************/
4756/* MC_CMD_SET_PF_COUNT
4757 * Set number of PFs on the device.
4758 */
4759#define MC_CMD_SET_PF_COUNT 0xb7
4760
4761/* MC_CMD_SET_PF_COUNT_IN msgrequest */
4762#define MC_CMD_SET_PF_COUNT_IN_LEN 4
4763/* New number of PFs on the device. */
4764#define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0
4765
4766/* MC_CMD_SET_PF_COUNT_OUT msgresponse */
4767#define MC_CMD_SET_PF_COUNT_OUT_LEN 0
4768
4769
4770/***********************************/
4771/* MC_CMD_GET_PORT_ASSIGNMENT
4772 * Get port assignment for current PCI function.
4773 */
4774#define MC_CMD_GET_PORT_ASSIGNMENT 0xb8
4775
4776/* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */
4777#define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0
4778
4779/* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */
4780#define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4
4781/* Identifies the port assignment for this function. */
4782#define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0
4783
4784
4785/***********************************/
4786/* MC_CMD_SET_PORT_ASSIGNMENT
4787 * Set port assignment for current PCI function.
4788 */
4789#define MC_CMD_SET_PORT_ASSIGNMENT 0xb9
4790
4791/* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */
4792#define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4
4793/* Identifies the port assignment for this function. */
4794#define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0
4795
4796/* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */
4797#define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0
4798
4799
4800/***********************************/
4801/* MC_CMD_ALLOC_VIS
4802 * Allocate VIs for current PCI function.
4803 */
4804#define MC_CMD_ALLOC_VIS 0x8b
4805
4806/* MC_CMD_ALLOC_VIS_IN msgrequest */
4807#define MC_CMD_ALLOC_VIS_IN_LEN 8
4808/* The minimum number of VIs that is acceptable */
4809#define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0
4810/* The maximum number of VIs that would be useful */
4811#define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4
4812
4813/* MC_CMD_ALLOC_VIS_OUT msgresponse */
4814#define MC_CMD_ALLOC_VIS_OUT_LEN 8
4815/* The number of VIs allocated on this function */
4816#define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0
4817/* The base absolute VI number allocated to this function. Required to
4818 * correctly interpret wakeup events.
4819 */
4820#define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4
4821
4822
4823/***********************************/
4824/* MC_CMD_FREE_VIS
4825 * Free VIs for current PCI function. Any linked PIO buffers will be unlinked,
4826 * but not freed.
4827 */
4828#define MC_CMD_FREE_VIS 0x8c
4829
4830/* MC_CMD_FREE_VIS_IN msgrequest */
4831#define MC_CMD_FREE_VIS_IN_LEN 0
4832
4833/* MC_CMD_FREE_VIS_OUT msgresponse */
4834#define MC_CMD_FREE_VIS_OUT_LEN 0
4835
4836
4837/***********************************/
4838/* MC_CMD_GET_SRIOV_CFG
4839 * Get SRIOV config for this PF.
4840 */
4841#define MC_CMD_GET_SRIOV_CFG 0xba
4842
4843/* MC_CMD_GET_SRIOV_CFG_IN msgrequest */
4844#define MC_CMD_GET_SRIOV_CFG_IN_LEN 0
4845
4846/* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */
4847#define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20
4848/* Number of VFs currently enabled. */
4849#define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0
4850/* Max number of VFs before sriov stride and offset may need to be changed. */
4851#define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4
4852#define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8
4853#define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0
4854#define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1
4855/* RID offset of first VF from PF. */
4856#define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12
4857/* RID offset of each subsequent VF from the previous. */
4858#define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16
4859
4860
4861/***********************************/
4862/* MC_CMD_SET_SRIOV_CFG
4863 * Set SRIOV config for this PF.
4864 */
4865#define MC_CMD_SET_SRIOV_CFG 0xbb
4866
4867/* MC_CMD_SET_SRIOV_CFG_IN msgrequest */
4868#define MC_CMD_SET_SRIOV_CFG_IN_LEN 20
4869/* Number of VFs currently enabled. */
4870#define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0
4871/* Max number of VFs before sriov stride and offset may need to be changed. */
4872#define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4
4873#define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8
4874#define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0
4875#define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1
4876/* RID offset of first VF from PF, or 0 for no change, or
4877 * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset.
4878 */
4879#define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12
4880/* RID offset of each subsequent VF from the previous, 0 for no change, or
4881 * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride.
4882 */
4883#define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16
4884
4885/* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */
4886#define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0
4887
4888
4889/***********************************/
4890/* MC_CMD_GET_VI_ALLOC_INFO
4891 * Get information about number of VI's and base VI number allocated to this
4892 * function.
4893 */
4894#define MC_CMD_GET_VI_ALLOC_INFO 0x8d
4895
4896/* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */
4897#define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0
4898
4899/* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */
4900#define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 8
4901/* The number of VIs allocated on this function */
4902#define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0
4903/* The base absolute VI number allocated to this function. Required to
4904 * correctly interpret wakeup events.
4905 */
4906#define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4
4907
4908
4909/***********************************/
4910/* MC_CMD_DUMP_VI_STATE
4911 * For CmdClient use. Dump pertinent information on a specific absolute VI.
4912 */
4913#define MC_CMD_DUMP_VI_STATE 0x8e
4914
4915/* MC_CMD_DUMP_VI_STATE_IN msgrequest */
4916#define MC_CMD_DUMP_VI_STATE_IN_LEN 4
4917/* The VI number to query. */
4918#define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0
4919
4920/* MC_CMD_DUMP_VI_STATE_OUT msgresponse */
4921#define MC_CMD_DUMP_VI_STATE_OUT_LEN 96
4922/* The PF part of the function owning this VI. */
4923#define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0
4924#define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2
4925/* The VF part of the function owning this VI. */
4926#define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2
4927#define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2
4928/* Base of VIs allocated to this function. */
4929#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4
4930#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2
4931/* Count of VIs allocated to the owner function. */
4932#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6
4933#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2
4934/* Base interrupt vector allocated to this function. */
4935#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8
4936#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2
4937/* Number of interrupt vectors allocated to this function. */
4938#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10
4939#define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2
4940/* Raw evq ptr table data. */
4941#define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12
4942#define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8
4943#define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12
4944#define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16
4945/* Raw evq timer table data. */
4946#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20
4947#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8
4948#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20
4949#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24
4950/* Combined metadata field. */
4951#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28
4952#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0
4953#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16
4954#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16
4955#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8
4956#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24
4957#define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8
4958/* TXDPCPU raw table data for queue. */
4959#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32
4960#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8
4961#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32
4962#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36
4963/* TXDPCPU raw table data for queue. */
4964#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40
4965#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8
4966#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40
4967#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44
4968/* TXDPCPU raw table data for queue. */
4969#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48
4970#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8
4971#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48
4972#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52
4973/* Combined metadata field. */
4974#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56
4975#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8
4976#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56
4977#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60
4978#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0
4979#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16
4980#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16
4981#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8
4982#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24
4983#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8
4984#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32
4985#define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8
4986#define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40
4987#define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24
4988/* RXDPCPU raw table data for queue. */
4989#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64
4990#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8
4991#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64
4992#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68
4993/* RXDPCPU raw table data for queue. */
4994#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72
4995#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8
4996#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72
4997#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76
4998/* Reserved, currently 0. */
4999#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80
5000#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8
5001#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80
5002#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84
5003/* Combined metadata field. */
5004#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88
5005#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8
5006#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88
5007#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92
5008#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0
5009#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16
5010#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16
5011#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8
5012#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24
5013#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8
5014#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32
5015#define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8
5016
5017
5018/***********************************/
5019/* MC_CMD_ALLOC_PIOBUF
5020 * Allocate a push I/O buffer for later use with a tx queue.
5021 */
5022#define MC_CMD_ALLOC_PIOBUF 0x8f
5023
5024/* MC_CMD_ALLOC_PIOBUF_IN msgrequest */
5025#define MC_CMD_ALLOC_PIOBUF_IN_LEN 0
5026
5027/* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */
5028#define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4
5029/* Handle for allocated push I/O buffer. */
5030#define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0
5031
5032
5033/***********************************/
5034/* MC_CMD_FREE_PIOBUF
5035 * Free a push I/O buffer.
5036 */
5037#define MC_CMD_FREE_PIOBUF 0x90
5038
5039/* MC_CMD_FREE_PIOBUF_IN msgrequest */
5040#define MC_CMD_FREE_PIOBUF_IN_LEN 4
5041/* Handle for allocated push I/O buffer. */
5042#define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
5043
5044/* MC_CMD_FREE_PIOBUF_OUT msgresponse */
5045#define MC_CMD_FREE_PIOBUF_OUT_LEN 0
5046
5047
5048/***********************************/
5049/* MC_CMD_GET_VI_TLP_PROCESSING
5050 * Get TLP steering and ordering information for a VI.
5051 */
5052#define MC_CMD_GET_VI_TLP_PROCESSING 0xb0
5053
5054/* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */
5055#define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4
5056/* VI number to get information for. */
5057#define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
5058
5059/* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */
5060#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4
5061/* Transaction processing steering hint 1 for use with the Rx Queue. */
5062#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0
5063#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1
5064/* Transaction processing steering hint 2 for use with the Ev Queue. */
5065#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1
5066#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1
5067/* Use Relaxed ordering model for TLPs on this VI. */
5068#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16
5069#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1
5070/* Use ID based ordering for TLPs on this VI. */
5071#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17
5072#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1
5073/* Set no snoop bit for TLPs on this VI. */
5074#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18
5075#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1
5076/* Enable TPH for TLPs on this VI. */
5077#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19
5078#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1
5079#define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0
5080
5081
5082/***********************************/
5083/* MC_CMD_SET_VI_TLP_PROCESSING
5084 * Set TLP steering and ordering information for a VI.
5085 */
5086#define MC_CMD_SET_VI_TLP_PROCESSING 0xb1
5087
5088/* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */
5089#define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8
5090/* VI number to set information for. */
5091#define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
5092/* Transaction processing steering hint 1 for use with the Rx Queue. */
5093#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4
5094#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1
5095/* Transaction processing steering hint 2 for use with the Ev Queue. */
5096#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5
5097#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1
5098/* Use Relaxed ordering model for TLPs on this VI. */
5099#define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48
5100#define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1
5101/* Use ID based ordering for TLPs on this VI. */
5102#define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49
5103#define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1
5104/* Set the no snoop bit for TLPs on this VI. */
5105#define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50
5106#define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1
5107/* Enable TPH for TLPs on this VI. */
5108#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51
5109#define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1
5110#define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4
5111
5112/* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */
5113#define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0
5114
5115
5116/***********************************/
5117/* MC_CMD_GET_TLP_PROCESSING_GLOBALS
5118 * Get global PCIe steering and transaction processing configuration.
5119 */
5120#define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc
5121
5122/* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */
5123#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4
5124#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
5125/* enum: MISC. */
5126#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0
5127/* enum: IDO. */
5128#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1
5129/* enum: RO. */
5130#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2
5131/* enum: TPH Type. */
5132#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3
5133
5134/* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
5135#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8
5136#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0
5137/* Enum values, see field(s): */
5138/* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
5139/* Amalgamated TLP info word. */
5140#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4
5141#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0
5142#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1
5143#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1
5144#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31
5145#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0
5146#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1
5147#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1
5148#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1
5149#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2
5150#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1
5151#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3
5152#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1
5153#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4
5154#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28
5155#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0
5156#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1
5157#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1
5158#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1
5159#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2
5160#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1
5161#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3
5162#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29
5163#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0
5164#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
5165#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2
5166#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2
5167#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4
5168#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2
5169#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6
5170#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2
5171#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8
5172#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2
5173#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9
5174#define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23
5175
5176
5177/***********************************/
5178/* MC_CMD_SET_TLP_PROCESSING_GLOBALS
5179 * Set global PCIe steering and transaction processing configuration.
5180 */
5181#define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd
5182
5183/* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */
5184#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8
5185#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
5186/* Enum values, see field(s): */
5187/* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
5188/* Amalgamated TLP info word. */
5189#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4
5190#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0
5191#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1
5192#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0
5193#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1
5194#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1
5195#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1
5196#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2
5197#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1
5198#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3
5199#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1
5200#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0
5201#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1
5202#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1
5203#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1
5204#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2
5205#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1
5206#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0
5207#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
5208#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2
5209#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2
5210#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4
5211#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2
5212#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6
5213#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2
5214#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8
5215#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2
5216#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10
5217#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22
5218
5219/* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
5220#define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0
5221
5222
5223/***********************************/
5224/* MC_CMD_SATELLITE_DOWNLOAD
5225 * Download a new set of images to the satellite CPUs from the host.
5226 */
5227#define MC_CMD_SATELLITE_DOWNLOAD 0x91
5228
5229/* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs
5230 * are subtle, and so downloads must proceed in a number of phases.
5231 *
5232 * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0.
5233 *
5234 * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download
5235 * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should
5236 * be a checksum (a simple 32-bit sum) of the transferred data. An individual
5237 * download may be aborted using CHUNK_ID_ABORT.
5238 *
5239 * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15),
5240 * similar to PHASE_IMEMS.
5241 *
5242 * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0.
5243 *
5244 * After any error (a requested abort is not considered to be an error) the
5245 * sequence must be restarted from PHASE_RESET.
5246 */
5247#define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20
5248#define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252
5249#define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num))
5250/* Download phase. (Note: the IDLE phase is used internally and is never valid
5251 * in a command from the host.)
5252 */
5253#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0
5254#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */
5255#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */
5256#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */
5257#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */
5258#define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */
5259/* Target for download. (These match the blob numbers defined in
5260 * mc_flash_layout.h.)
5261 */
5262#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4
5263/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5264#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0
5265/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5266#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1
5267/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5268#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2
5269/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5270#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3
5271/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5272#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4
5273/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5274#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5
5275/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5276#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6
5277/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5278#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7
5279/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5280#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8
5281/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5282#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9
5283/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5284#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa
5285/* enum: Valid in phase 2 (PHASE_IMEMS) only */
5286#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb
5287/* enum: Valid in phase 3 (PHASE_VECTORS) only */
5288#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc
5289/* enum: Valid in phase 3 (PHASE_VECTORS) only */
5290#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd
5291/* enum: Valid in phase 3 (PHASE_VECTORS) only */
5292#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe
5293/* enum: Valid in phase 3 (PHASE_VECTORS) only */
5294#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf
5295/* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */
5296#define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff
5297/* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */
5298#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8
5299/* enum: Last chunk, containing checksum rather than data */
5300#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff
5301/* enum: Abort download of this item */
5302#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe
5303/* Length of this chunk in bytes */
5304#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12
5305/* Data for this chunk */
5306#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16
5307#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4
5308#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1
5309#define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59
5310
5311/* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */
5312#define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8
5313/* Same as MC_CMD_ERR field, but included as 0 in success cases */
5314#define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0
5315/* Extra status information */
5316#define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4
5317/* enum: Code download OK, completed. */
5318#define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0
5319/* enum: Code download aborted as requested. */
5320#define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1
5321/* enum: Code download OK so far, send next chunk. */
5322#define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2
5323/* enum: Download phases out of sequence */
5324#define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100
5325/* enum: Bad target for this phase */
5326#define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101
5327/* enum: Chunk ID out of sequence */
5328#define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200
5329/* enum: Chunk length zero or too large */
5330#define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201
5331/* enum: Checksum was incorrect */
5332#define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300
5333
5334
5335/***********************************/
5336/* MC_CMD_GET_CAPABILITIES
5337 * Get device capabilities.
5338 *
5339 * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to
5340 * reference inherent device capabilities as opposed to current NVRAM config.
5341 */
5342#define MC_CMD_GET_CAPABILITIES 0xbe
5343
5344/* MC_CMD_GET_CAPABILITIES_IN msgrequest */
5345#define MC_CMD_GET_CAPABILITIES_IN_LEN 0
5346
5347/* MC_CMD_GET_CAPABILITIES_OUT msgresponse */
5348#define MC_CMD_GET_CAPABILITIES_OUT_LEN 20
5349/* First word of flags. */
5350#define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0
5351#define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19
5352#define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1
5353#define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20
5354#define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1
5355#define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21
5356#define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1
5357#define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22
5358#define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1
5359#define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23
5360#define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1
5361#define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24
5362#define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1
5363#define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25
5364#define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1
5365#define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26
5366#define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1
Matthew Slattery2ca10a72013-09-10 19:06:27 +01005367#define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27
5368#define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01005369/* RxDPCPU firmware id. */
5370#define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4
5371#define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2
5372/* enum: Standard RXDP firmware */
5373#define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0
5374/* enum: Low latency RXDP firmware */
5375#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1
5376/* enum: RXDP Test firmware image 1 */
5377#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
5378/* enum: RXDP Test firmware image 2 */
5379#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
5380/* enum: RXDP Test firmware image 3 */
5381#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
5382/* enum: RXDP Test firmware image 4 */
5383#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
5384/* enum: RXDP Test firmware image 5 */
5385#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105
5386/* enum: RXDP Test firmware image 6 */
5387#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
5388/* enum: RXDP Test firmware image 7 */
5389#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
5390/* enum: RXDP Test firmware image 8 */
5391#define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
5392/* TxDPCPU firmware id. */
5393#define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6
5394#define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2
5395/* enum: Standard TXDP firmware */
5396#define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0
5397/* enum: Low latency TXDP firmware */
5398#define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1
5399/* enum: TXDP Test firmware image 1 */
5400#define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
5401/* enum: TXDP Test firmware image 2 */
5402#define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
5403#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8
5404#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2
5405#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0
5406#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12
5407#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12
5408#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
5409#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
5410#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
5411#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3 /* enum */
5412#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
5413#define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
5414#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10
5415#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2
5416#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0
5417#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12
5418#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12
5419#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
5420#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
5421#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
5422#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3 /* enum */
5423#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
5424#define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
5425/* Hardware capabilities of NIC */
5426#define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12
5427/* Licensed capabilities */
5428#define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16
5429
5430
5431/***********************************/
5432/* MC_CMD_V2_EXTN
5433 * Encapsulation for a v2 extended command
5434 */
5435#define MC_CMD_V2_EXTN 0x7f
5436
5437/* MC_CMD_V2_EXTN_IN msgrequest */
5438#define MC_CMD_V2_EXTN_IN_LEN 4
5439/* the extended command number */
5440#define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0
5441#define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15
5442#define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15
5443#define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1
5444/* the actual length of the encapsulated command (which is not in the v1
5445 * header)
5446 */
5447#define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16
5448#define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10
5449#define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26
5450#define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 6
5451
5452
5453/***********************************/
5454/* MC_CMD_TCM_BUCKET_ALLOC
5455 * Allocate a pacer bucket (for qau rp or a snapper test)
5456 */
5457#define MC_CMD_TCM_BUCKET_ALLOC 0xb2
5458
5459/* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */
5460#define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0
5461
5462/* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */
5463#define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4
5464/* the bucket id */
5465#define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0
5466
5467
5468/***********************************/
5469/* MC_CMD_TCM_BUCKET_FREE
5470 * Free a pacer bucket
5471 */
5472#define MC_CMD_TCM_BUCKET_FREE 0xb3
5473
5474/* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */
5475#define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4
5476/* the bucket id */
5477#define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0
5478
5479/* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */
5480#define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0
5481
5482
5483/***********************************/
5484/* MC_CMD_TCM_BUCKET_INIT
5485 * Initialise pacer bucket with a given rate
5486 */
5487#define MC_CMD_TCM_BUCKET_INIT 0xb4
5488
5489/* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */
5490#define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8
5491/* the bucket id */
5492#define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0
5493/* the rate in mbps */
5494#define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4
5495
5496/* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */
5497#define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0
5498
5499
5500/***********************************/
5501/* MC_CMD_TCM_TXQ_INIT
5502 * Initialise txq in pacer with given options or set options
5503 */
5504#define MC_CMD_TCM_TXQ_INIT 0xb5
5505
5506/* MC_CMD_TCM_TXQ_INIT_IN msgrequest */
5507#define MC_CMD_TCM_TXQ_INIT_IN_LEN 28
5508/* the txq id */
5509#define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0
5510/* the static priority associated with the txq */
5511#define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4
5512/* bitmask of the priority queues this txq is inserted into */
5513#define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8
5514/* the reaction point (RP) bucket */
5515#define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12
5516/* an already reserved bucket (typically set to bucket associated with outer
5517 * vswitch)
5518 */
5519#define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16
5520/* an already reserved bucket (typically set to bucket associated with inner
5521 * vswitch)
5522 */
5523#define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20
5524/* the min bucket (typically for ETS/minimum bandwidth) */
5525#define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24
5526
5527/* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */
5528#define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0
5529
5530
5531/***********************************/
5532/* MC_CMD_LINK_PIOBUF
5533 * Link a push I/O buffer to a TxQ
5534 */
5535#define MC_CMD_LINK_PIOBUF 0x92
5536
5537/* MC_CMD_LINK_PIOBUF_IN msgrequest */
5538#define MC_CMD_LINK_PIOBUF_IN_LEN 8
5539/* Handle for allocated push I/O buffer. */
5540#define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
5541/* Function Local Instance (VI) number. */
5542#define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4
5543
5544/* MC_CMD_LINK_PIOBUF_OUT msgresponse */
5545#define MC_CMD_LINK_PIOBUF_OUT_LEN 0
5546
5547
5548/***********************************/
5549/* MC_CMD_UNLINK_PIOBUF
5550 * Unlink a push I/O buffer from a TxQ
5551 */
5552#define MC_CMD_UNLINK_PIOBUF 0x93
5553
5554/* MC_CMD_UNLINK_PIOBUF_IN msgrequest */
5555#define MC_CMD_UNLINK_PIOBUF_IN_LEN 4
5556/* Function Local Instance (VI) number. */
5557#define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0
5558
5559/* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */
5560#define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0
5561
5562
5563/***********************************/
5564/* MC_CMD_VSWITCH_ALLOC
5565 * allocate and initialise a v-switch.
5566 */
5567#define MC_CMD_VSWITCH_ALLOC 0x94
5568
5569/* MC_CMD_VSWITCH_ALLOC_IN msgrequest */
5570#define MC_CMD_VSWITCH_ALLOC_IN_LEN 16
5571/* The port to connect to the v-switch's upstream port. */
5572#define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5573/* The type of v-switch to create. */
5574#define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4
5575/* enum: VLAN */
5576#define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1
5577/* enum: VEB */
5578#define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2
5579/* enum: VEPA */
5580#define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3
5581/* Flags controlling v-port creation */
5582#define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8
5583#define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
5584#define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
5585/* The number of VLAN tags to support. */
5586#define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
5587
5588/* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */
5589#define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0
5590
5591
5592/***********************************/
5593/* MC_CMD_VSWITCH_FREE
5594 * de-allocate a v-switch.
5595 */
5596#define MC_CMD_VSWITCH_FREE 0x95
5597
5598/* MC_CMD_VSWITCH_FREE_IN msgrequest */
5599#define MC_CMD_VSWITCH_FREE_IN_LEN 4
5600/* The port to which the v-switch is connected. */
5601#define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0
5602
5603/* MC_CMD_VSWITCH_FREE_OUT msgresponse */
5604#define MC_CMD_VSWITCH_FREE_OUT_LEN 0
5605
5606
5607/***********************************/
5608/* MC_CMD_VPORT_ALLOC
5609 * allocate a v-port.
5610 */
5611#define MC_CMD_VPORT_ALLOC 0x96
5612
5613/* MC_CMD_VPORT_ALLOC_IN msgrequest */
5614#define MC_CMD_VPORT_ALLOC_IN_LEN 20
5615/* The port to which the v-switch is connected. */
5616#define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5617/* The type of the new v-port. */
5618#define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4
5619/* enum: VLAN (obsolete) */
5620#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1
5621/* enum: VEB (obsolete) */
5622#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2
5623/* enum: VEPA (obsolete) */
5624#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3
5625/* enum: A normal v-port receives packets which match a specified MAC and/or
5626 * VLAN.
5627 */
5628#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4
5629/* enum: An expansion v-port packets traffic which don't match any other
5630 * v-port.
5631 */
5632#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5
5633/* enum: An test v-port receives packets which match any filters installed by
5634 * its downstream components.
5635 */
5636#define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6
5637/* Flags controlling v-port creation */
5638#define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8
5639#define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
5640#define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
5641/* The number of VLAN tags to insert/remove. */
5642#define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
5643/* The actual VLAN tags to insert/remove */
5644#define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16
5645#define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0
5646#define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16
5647#define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16
5648#define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16
5649
5650/* MC_CMD_VPORT_ALLOC_OUT msgresponse */
5651#define MC_CMD_VPORT_ALLOC_OUT_LEN 4
5652/* The handle of the new v-port */
5653#define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0
5654
5655
5656/***********************************/
5657/* MC_CMD_VPORT_FREE
5658 * de-allocate a v-port.
5659 */
5660#define MC_CMD_VPORT_FREE 0x97
5661
5662/* MC_CMD_VPORT_FREE_IN msgrequest */
5663#define MC_CMD_VPORT_FREE_IN_LEN 4
5664/* The handle of the v-port */
5665#define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0
5666
5667/* MC_CMD_VPORT_FREE_OUT msgresponse */
5668#define MC_CMD_VPORT_FREE_OUT_LEN 0
5669
5670
5671/***********************************/
5672/* MC_CMD_VADAPTOR_ALLOC
5673 * allocate a v-adaptor.
5674 */
5675#define MC_CMD_VADAPTOR_ALLOC 0x98
5676
5677/* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */
5678#define MC_CMD_VADAPTOR_ALLOC_IN_LEN 16
5679/* The port to connect to the v-adaptor's port. */
5680#define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5681/* Flags controlling v-adaptor creation */
5682#define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8
5683#define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0
5684#define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1
5685/* The number of VLAN tags to strip on receive */
5686#define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12
5687
5688/* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */
5689#define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0
5690
5691
5692/***********************************/
5693/* MC_CMD_VADAPTOR_FREE
5694 * de-allocate a v-adaptor.
5695 */
5696#define MC_CMD_VADAPTOR_FREE 0x99
5697
5698/* MC_CMD_VADAPTOR_FREE_IN msgrequest */
5699#define MC_CMD_VADAPTOR_FREE_IN_LEN 4
5700/* The port to which the v-adaptor is connected. */
5701#define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0
5702
5703/* MC_CMD_VADAPTOR_FREE_OUT msgresponse */
5704#define MC_CMD_VADAPTOR_FREE_OUT_LEN 0
5705
5706
5707/***********************************/
5708/* MC_CMD_EVB_PORT_ASSIGN
5709 * assign a port to a PCI function.
5710 */
5711#define MC_CMD_EVB_PORT_ASSIGN 0x9a
5712
5713/* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */
5714#define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8
5715/* The port to assign. */
5716#define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0
5717/* The target function to modify. */
5718#define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4
5719#define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0
5720#define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16
5721#define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16
5722#define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16
5723
5724/* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */
5725#define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0
5726
5727
5728/***********************************/
5729/* MC_CMD_RDWR_A64_REGIONS
5730 * Assign the 64 bit region addresses.
5731 */
5732#define MC_CMD_RDWR_A64_REGIONS 0x9b
5733
5734/* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */
5735#define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17
5736#define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0
5737#define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4
5738#define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8
5739#define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12
5740/* Write enable bits 0-3, set to write, clear to read. */
5741#define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128
5742#define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4
5743#define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16
5744#define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1
5745
5746/* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included
5747 * regardless of state of write bits in the request.
5748 */
5749#define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16
5750#define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0
5751#define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4
5752#define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8
5753#define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12
5754
5755
5756/***********************************/
5757/* MC_CMD_ONLOAD_STACK_ALLOC
5758 * Allocate an Onload stack ID.
5759 */
5760#define MC_CMD_ONLOAD_STACK_ALLOC 0x9c
5761
5762/* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */
5763#define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4
5764/* The handle of the owning upstream port */
5765#define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5766
5767/* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */
5768#define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4
5769/* The handle of the new Onload stack */
5770#define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0
5771
5772
5773/***********************************/
5774/* MC_CMD_ONLOAD_STACK_FREE
5775 * Free an Onload stack ID.
5776 */
5777#define MC_CMD_ONLOAD_STACK_FREE 0x9d
5778
5779/* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */
5780#define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4
5781/* The handle of the Onload stack */
5782#define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0
5783
5784/* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */
5785#define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0
5786
5787
5788/***********************************/
5789/* MC_CMD_RSS_CONTEXT_ALLOC
5790 * Allocate an RSS context.
5791 */
5792#define MC_CMD_RSS_CONTEXT_ALLOC 0x9e
5793
5794/* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */
5795#define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12
5796/* The handle of the owning upstream port */
5797#define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5798/* The type of context to allocate */
5799#define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4
5800/* enum: Allocate a context for exclusive use. The key and indirection table
5801 * must be explicitly configured.
5802 */
5803#define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0
5804/* enum: Allocate a context for shared use; this will spread across a range of
5805 * queues, but the key and indirection table are pre-configured and may not be
5806 * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
5807 */
5808#define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1
5809/* Number of queues spanned by this context, in the range 1-64; valid offsets
5810 * in the indirection table will be in the range 0 to NUM_QUEUES-1.
5811 */
5812#define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8
5813
5814/* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */
5815#define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4
5816/* The handle of the new RSS context */
5817#define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0
5818
5819
5820/***********************************/
5821/* MC_CMD_RSS_CONTEXT_FREE
5822 * Free an RSS context.
5823 */
5824#define MC_CMD_RSS_CONTEXT_FREE 0x9f
5825
5826/* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */
5827#define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4
5828/* The handle of the RSS context */
5829#define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0
5830
5831/* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */
5832#define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0
5833
5834
5835/***********************************/
5836/* MC_CMD_RSS_CONTEXT_SET_KEY
5837 * Set the Toeplitz hash key for an RSS context.
5838 */
5839#define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0
5840
5841/* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */
5842#define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44
5843/* The handle of the RSS context */
5844#define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0
5845/* The 40-byte Toeplitz hash key (TBD endianness issues?) */
5846#define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4
5847#define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40
5848
5849/* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */
5850#define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0
5851
5852
5853/***********************************/
5854/* MC_CMD_RSS_CONTEXT_GET_KEY
5855 * Get the Toeplitz hash key for an RSS context.
5856 */
5857#define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1
5858
5859/* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */
5860#define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4
5861/* The handle of the RSS context */
5862#define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0
5863
5864/* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */
5865#define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44
5866/* The 40-byte Toeplitz hash key (TBD endianness issues?) */
5867#define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4
5868#define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40
5869
5870
5871/***********************************/
5872/* MC_CMD_RSS_CONTEXT_SET_TABLE
5873 * Set the indirection table for an RSS context.
5874 */
5875#define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2
5876
5877/* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */
5878#define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132
5879/* The handle of the RSS context */
5880#define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
5881/* The 128-byte indirection table (1 byte per entry) */
5882#define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4
5883#define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128
5884
5885/* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */
5886#define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0
5887
5888
5889/***********************************/
5890/* MC_CMD_RSS_CONTEXT_GET_TABLE
5891 * Get the indirection table for an RSS context.
5892 */
5893#define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3
5894
5895/* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */
5896#define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4
5897/* The handle of the RSS context */
5898#define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
5899
5900/* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */
5901#define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132
5902/* The 128-byte indirection table (1 byte per entry) */
5903#define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4
5904#define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128
5905
5906
5907/***********************************/
5908/* MC_CMD_RSS_CONTEXT_SET_FLAGS
5909 * Set various control flags for an RSS context.
5910 */
5911#define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1
5912
5913/* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */
5914#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8
5915/* The handle of the RSS context */
5916#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
5917/* Hash control flags */
5918#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4
5919#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0
5920#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1
5921#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1
5922#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1
5923#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2
5924#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1
5925#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3
5926#define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1
5927
5928/* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */
5929#define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0
5930
5931
5932/***********************************/
5933/* MC_CMD_RSS_CONTEXT_GET_FLAGS
5934 * Get various control flags for an RSS context.
5935 */
5936#define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2
5937
5938/* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */
5939#define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4
5940/* The handle of the RSS context */
5941#define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
5942
5943/* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */
5944#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8
5945/* Hash control flags */
5946#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4
5947#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0
5948#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1
5949#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1
5950#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1
5951#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2
5952#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1
5953#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3
5954#define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1
5955
5956
5957/***********************************/
5958/* MC_CMD_DOT1P_MAPPING_ALLOC
5959 * Allocate a .1p mapping.
5960 */
5961#define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4
5962
5963/* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */
5964#define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8
5965/* The handle of the owning upstream port */
5966#define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
5967/* Number of queues spanned by this mapping, in the range 1-64; valid fixed
5968 * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and
5969 * referenced RSS contexts must span no more than this number.
5970 */
5971#define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4
5972
5973/* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */
5974#define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4
5975/* The handle of the new .1p mapping */
5976#define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0
5977
5978
5979/***********************************/
5980/* MC_CMD_DOT1P_MAPPING_FREE
5981 * Free a .1p mapping.
5982 */
5983#define MC_CMD_DOT1P_MAPPING_FREE 0xa5
5984
5985/* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */
5986#define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4
5987/* The handle of the .1p mapping */
5988#define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0
5989
5990/* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */
5991#define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0
5992
5993
5994/***********************************/
5995/* MC_CMD_DOT1P_MAPPING_SET_TABLE
5996 * Set the mapping table for a .1p mapping.
5997 */
5998#define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6
5999
6000/* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */
6001#define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36
6002/* The handle of the .1p mapping */
6003#define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
6004/* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
6005 * handle)
6006 */
6007#define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4
6008#define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32
6009
6010/* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */
6011#define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0
6012
6013
6014/***********************************/
6015/* MC_CMD_DOT1P_MAPPING_GET_TABLE
6016 * Get the mapping table for a .1p mapping.
6017 */
6018#define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7
6019
6020/* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */
6021#define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4
6022/* The handle of the .1p mapping */
6023#define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
6024
6025/* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */
6026#define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36
6027/* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
6028 * handle)
6029 */
6030#define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4
6031#define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32
6032
6033
6034/***********************************/
6035/* MC_CMD_GET_VECTOR_CFG
6036 * Get Interrupt Vector config for this PF.
6037 */
6038#define MC_CMD_GET_VECTOR_CFG 0xbf
6039
6040/* MC_CMD_GET_VECTOR_CFG_IN msgrequest */
6041#define MC_CMD_GET_VECTOR_CFG_IN_LEN 0
6042
6043/* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */
6044#define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12
6045/* Base absolute interrupt vector number. */
6046#define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0
6047/* Number of interrupt vectors allocate to this PF. */
6048#define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4
6049/* Number of interrupt vectors to allocate per VF. */
6050#define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8
6051
6052
6053/***********************************/
6054/* MC_CMD_SET_VECTOR_CFG
6055 * Set Interrupt Vector config for this PF.
6056 */
6057#define MC_CMD_SET_VECTOR_CFG 0xc0
6058
6059/* MC_CMD_SET_VECTOR_CFG_IN msgrequest */
6060#define MC_CMD_SET_VECTOR_CFG_IN_LEN 12
6061/* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to
6062 * let the system find a suitable base.
6063 */
6064#define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0
6065/* Number of interrupt vectors allocate to this PF. */
6066#define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4
6067/* Number of interrupt vectors to allocate per VF. */
6068#define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8
6069
6070/* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */
6071#define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0
6072
6073
6074/***********************************/
6075/* MC_CMD_RMON_RX_CLASS_STATS
6076 * Retrieve rmon rx class statistics
6077 */
6078#define MC_CMD_RMON_RX_CLASS_STATS 0xc3
6079
6080/* MC_CMD_RMON_RX_CLASS_STATS_IN msgrequest */
6081#define MC_CMD_RMON_RX_CLASS_STATS_IN_LEN 4
6082/* flags */
6083#define MC_CMD_RMON_RX_CLASS_STATS_IN_FLAGS_OFST 0
6084#define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_LBN 0
6085#define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_WIDTH 8
6086#define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_LBN 8
6087#define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_WIDTH 1
6088
6089/* MC_CMD_RMON_RX_CLASS_STATS_OUT msgresponse */
6090#define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMIN 4
6091#define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMAX 252
6092#define MC_CMD_RMON_RX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
6093/* Array of stats */
6094#define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_OFST 0
6095#define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_LEN 4
6096#define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MINNUM 1
6097#define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
6098
6099
6100/***********************************/
6101/* MC_CMD_RMON_TX_CLASS_STATS
6102 * Retrieve rmon tx class statistics
6103 */
6104#define MC_CMD_RMON_TX_CLASS_STATS 0xc4
6105
6106/* MC_CMD_RMON_TX_CLASS_STATS_IN msgrequest */
6107#define MC_CMD_RMON_TX_CLASS_STATS_IN_LEN 4
6108/* flags */
6109#define MC_CMD_RMON_TX_CLASS_STATS_IN_FLAGS_OFST 0
6110#define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_LBN 0
6111#define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_WIDTH 8
6112#define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_LBN 8
6113#define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_WIDTH 1
6114
6115/* MC_CMD_RMON_TX_CLASS_STATS_OUT msgresponse */
6116#define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMIN 4
6117#define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMAX 252
6118#define MC_CMD_RMON_TX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
6119/* Array of stats */
6120#define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_OFST 0
6121#define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_LEN 4
6122#define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MINNUM 1
6123#define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
6124
6125
6126/***********************************/
6127/* MC_CMD_RMON_RX_SUPER_CLASS_STATS
6128 * Retrieve rmon rx super_class statistics
6129 */
6130#define MC_CMD_RMON_RX_SUPER_CLASS_STATS 0xc5
6131
6132/* MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN msgrequest */
6133#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_LEN 4
6134/* flags */
6135#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
6136#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
6137#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
6138#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_LBN 4
6139#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
6140
6141/* MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT msgresponse */
6142#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMIN 4
6143#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMAX 252
6144#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
6145/* Array of stats */
6146#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
6147#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
6148#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
6149#define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
6150
6151
6152/***********************************/
6153/* MC_CMD_RMON_TX_SUPER_CLASS_STATS
6154 * Retrieve rmon tx super_class statistics
6155 */
6156#define MC_CMD_RMON_TX_SUPER_CLASS_STATS 0xc6
6157
6158/* MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN msgrequest */
6159#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_LEN 4
6160/* flags */
6161#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
6162#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
6163#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
6164#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_LBN 4
6165#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
6166
6167/* MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT msgresponse */
6168#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMIN 4
6169#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMAX 252
6170#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
6171/* Array of stats */
6172#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
6173#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
6174#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
6175#define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
6176
6177
6178/***********************************/
6179/* MC_CMD_RMON_RX_ADD_QID_TO_CLASS
6180 * Add qid to class for statistics collection
6181 */
6182#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS 0xc7
6183
6184/* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN msgrequest */
6185#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_LEN 12
6186/* class */
6187#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
6188/* qid */
6189#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_QID_OFST 4
6190/* flags */
6191#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
6192#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
6193#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
6194#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
6195#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
6196#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
6197#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
6198
6199/* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT msgresponse */
6200#define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT_LEN 0
6201
6202
6203/***********************************/
6204/* MC_CMD_RMON_TX_ADD_QID_TO_CLASS
6205 * Add qid to class for statistics collection
6206 */
6207#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS 0xc8
6208
6209/* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN msgrequest */
6210#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_LEN 12
6211/* class */
6212#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
6213/* qid */
6214#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_QID_OFST 4
6215/* flags */
6216#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
6217#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
6218#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
6219#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
6220#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
6221#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
6222#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
6223
6224/* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT msgresponse */
6225#define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT_LEN 0
6226
6227
6228/***********************************/
6229/* MC_CMD_RMON_MC_ADD_QID_TO_CLASS
6230 * Add qid to class for statistics collection
6231 */
6232#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS 0xc9
6233
6234/* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN msgrequest */
6235#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_LEN 12
6236/* class */
6237#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
6238/* qid */
6239#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_QID_OFST 4
6240/* flags */
6241#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
6242#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
6243#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
6244#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
6245#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
6246#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_LBN 8
6247#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
6248
6249/* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT msgresponse */
6250#define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT_LEN 0
6251
6252
6253/***********************************/
6254/* MC_CMD_RMON_ALLOC_CLASS
6255 * Allocate an rmon class
6256 */
6257#define MC_CMD_RMON_ALLOC_CLASS 0xca
6258
6259/* MC_CMD_RMON_ALLOC_CLASS_IN msgrequest */
6260#define MC_CMD_RMON_ALLOC_CLASS_IN_LEN 0
6261
6262/* MC_CMD_RMON_ALLOC_CLASS_OUT msgresponse */
6263#define MC_CMD_RMON_ALLOC_CLASS_OUT_LEN 4
6264/* class */
6265#define MC_CMD_RMON_ALLOC_CLASS_OUT_CLASS_OFST 0
6266
6267
6268/***********************************/
6269/* MC_CMD_RMON_DEALLOC_CLASS
6270 * Deallocate an rmon class
6271 */
6272#define MC_CMD_RMON_DEALLOC_CLASS 0xcb
6273
6274/* MC_CMD_RMON_DEALLOC_CLASS_IN msgrequest */
6275#define MC_CMD_RMON_DEALLOC_CLASS_IN_LEN 4
6276/* class */
6277#define MC_CMD_RMON_DEALLOC_CLASS_IN_CLASS_OFST 0
6278
6279/* MC_CMD_RMON_DEALLOC_CLASS_OUT msgresponse */
6280#define MC_CMD_RMON_DEALLOC_CLASS_OUT_LEN 0
6281
6282
6283/***********************************/
6284/* MC_CMD_RMON_ALLOC_SUPER_CLASS
6285 * Allocate an rmon super_class
6286 */
6287#define MC_CMD_RMON_ALLOC_SUPER_CLASS 0xcc
6288
6289/* MC_CMD_RMON_ALLOC_SUPER_CLASS_IN msgrequest */
6290#define MC_CMD_RMON_ALLOC_SUPER_CLASS_IN_LEN 0
6291
6292/* MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT msgresponse */
6293#define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_LEN 4
6294/* super_class */
6295#define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_SUPER_CLASS_OFST 0
6296
6297
6298/***********************************/
6299/* MC_CMD_RMON_DEALLOC_SUPER_CLASS
6300 * Deallocate an rmon tx super_class
6301 */
6302#define MC_CMD_RMON_DEALLOC_SUPER_CLASS 0xcd
6303
6304/* MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN msgrequest */
6305#define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_LEN 4
6306/* super_class */
6307#define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_SUPER_CLASS_OFST 0
6308
6309/* MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT msgresponse */
6310#define MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT_LEN 0
6311
6312
6313/***********************************/
6314/* MC_CMD_RMON_RX_UP_CONV_STATS
6315 * Retrieve up converter statistics
6316 */
6317#define MC_CMD_RMON_RX_UP_CONV_STATS 0xce
6318
6319/* MC_CMD_RMON_RX_UP_CONV_STATS_IN msgrequest */
6320#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_LEN 4
6321/* flags */
6322#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_FLAGS_OFST 0
6323#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_LBN 0
6324#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_WIDTH 2
6325#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_LBN 2
6326#define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_WIDTH 1
6327
6328/* MC_CMD_RMON_RX_UP_CONV_STATS_OUT msgresponse */
6329#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMIN 4
6330#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMAX 252
6331#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LEN(num) (0+4*(num))
6332/* Array of stats */
6333#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_OFST 0
6334#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_LEN 4
6335#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MINNUM 1
6336#define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MAXNUM 63
6337
6338
6339/***********************************/
6340/* MC_CMD_RMON_RX_IPI_STATS
6341 * Retrieve rx ipi stats
6342 */
6343#define MC_CMD_RMON_RX_IPI_STATS 0xcf
6344
6345/* MC_CMD_RMON_RX_IPI_STATS_IN msgrequest */
6346#define MC_CMD_RMON_RX_IPI_STATS_IN_LEN 4
6347/* flags */
6348#define MC_CMD_RMON_RX_IPI_STATS_IN_FLAGS_OFST 0
6349#define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_LBN 0
6350#define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_WIDTH 5
6351#define MC_CMD_RMON_RX_IPI_STATS_IN_RST_LBN 5
6352#define MC_CMD_RMON_RX_IPI_STATS_IN_RST_WIDTH 1
6353
6354/* MC_CMD_RMON_RX_IPI_STATS_OUT msgresponse */
6355#define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMIN 4
6356#define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMAX 252
6357#define MC_CMD_RMON_RX_IPI_STATS_OUT_LEN(num) (0+4*(num))
6358/* Array of stats */
6359#define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_OFST 0
6360#define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_LEN 4
6361#define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MINNUM 1
6362#define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MAXNUM 63
6363
6364
6365/***********************************/
6366/* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS
6367 * Retrieve rx ipsec cntxt_ptr indexed stats
6368 */
6369#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS 0xd0
6370
6371/* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
6372#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
6373/* flags */
6374#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
6375#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
6376#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
6377#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
6378#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
6379
6380/* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
6381#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
6382#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
6383#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
6384/* Array of stats */
6385#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
6386#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
6387#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
6388#define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
6389
6390
6391/***********************************/
6392/* MC_CMD_RMON_RX_IPSEC_PORT_STATS
6393 * Retrieve rx ipsec port indexed stats
6394 */
6395#define MC_CMD_RMON_RX_IPSEC_PORT_STATS 0xd1
6396
6397/* MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN msgrequest */
6398#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_LEN 4
6399/* flags */
6400#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
6401#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_LBN 0
6402#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
6403#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_LBN 2
6404#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
6405
6406/* MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT msgresponse */
6407#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMIN 4
6408#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMAX 252
6409#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
6410/* Array of stats */
6411#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
6412#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
6413#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
6414#define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
6415
6416
6417/***********************************/
6418/* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS
6419 * Retrieve tx ipsec overflow
6420 */
6421#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS 0xd2
6422
6423/* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN msgrequest */
6424#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_LEN 4
6425/* flags */
6426#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
6427#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
6428#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
6429#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
6430#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
6431
6432/* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT msgresponse */
6433#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
6434#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
6435#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
6436/* Array of stats */
6437#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
6438#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
6439#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
6440#define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
6441
6442
6443/***********************************/
6444/* MC_CMD_VPORT_ADD_MAC_ADDRESS
6445 * Add a MAC address to a v-port
6446 */
6447#define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8
6448
6449/* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */
6450#define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10
6451/* The handle of the v-port */
6452#define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0
6453/* MAC address to add */
6454#define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4
6455#define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6
6456
6457/* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */
6458#define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0
6459
6460
6461/***********************************/
6462/* MC_CMD_VPORT_DEL_MAC_ADDRESS
6463 * Delete a MAC address from a v-port
6464 */
6465#define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9
6466
6467/* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */
6468#define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10
6469/* The handle of the v-port */
6470#define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0
6471/* MAC address to add */
6472#define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4
6473#define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6
6474
6475/* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */
6476#define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0
6477
6478
6479/***********************************/
6480/* MC_CMD_VPORT_GET_MAC_ADDRESSES
6481 * Delete a MAC address from a v-port
6482 */
6483#define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa
6484
6485/* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */
6486#define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4
6487/* The handle of the v-port */
6488#define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0
6489
6490/* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */
6491#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4
6492#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250
6493#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num))
6494/* The number of MAC addresses returned */
6495#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0
6496/* Array of MAC addresses */
6497#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4
6498#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6
6499#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0
6500#define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41
6501
6502
6503/***********************************/
6504/* MC_CMD_DUMP_BUFTBL_ENTRIES
6505 * Dump buffer table entries, mainly for command client debug use. Dumps
6506 * absolute entries, and does not use chunk handles. All entries must be in
6507 * range, and used for q page mapping, Although the latter restriction may be
6508 * lifted in future.
6509 */
6510#define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab
6511
6512/* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */
6513#define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8
6514/* Index of the first buffer table entry. */
6515#define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0
6516/* Number of buffer table entries to dump. */
6517#define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4
6518
6519/* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */
6520#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12
6521#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252
6522#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num))
Joe Perchesdbedd442015-03-06 20:49:12 -08006523/* Raw buffer table entries, laid out as BUFTBL_ENTRY. */
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01006524#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0
6525#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12
6526#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1
6527#define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21
6528
6529
6530/***********************************/
6531/* MC_CMD_SET_RXDP_CONFIG
6532 * Set global RXDP configuration settings
6533 */
6534#define MC_CMD_SET_RXDP_CONFIG 0xc1
6535
6536/* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */
6537#define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4
6538#define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0
6539#define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0
6540#define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1
6541
6542/* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */
6543#define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0
6544
6545
6546/***********************************/
6547/* MC_CMD_GET_RXDP_CONFIG
6548 * Get global RXDP configuration settings
6549 */
6550#define MC_CMD_GET_RXDP_CONFIG 0xc2
6551
6552/* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */
6553#define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0
6554
6555/* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */
6556#define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4
6557#define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0
6558#define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0
6559#define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1
6560
6561
6562/***********************************/
6563/* MC_CMD_RMON_RX_CLASS_DROPS_STATS
6564 * Retrieve rx class drop stats
6565 */
6566#define MC_CMD_RMON_RX_CLASS_DROPS_STATS 0xd3
6567
6568/* MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN msgrequest */
6569#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_LEN 4
6570/* flags */
6571#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
6572#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_LBN 0
6573#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_WIDTH 8
6574#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_LBN 8
6575#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_WIDTH 1
6576
6577/* MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT msgresponse */
6578#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMIN 4
6579#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMAX 252
6580#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
6581/* Array of stats */
6582#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
6583#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
6584#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
6585#define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
6586
6587
6588/***********************************/
6589/* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS
6590 * Retrieve rx super class drop stats
6591 */
6592#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS 0xd4
6593
6594/* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN msgrequest */
6595#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_LEN 4
6596/* flags */
6597#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
6598#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_LBN 0
6599#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_WIDTH 4
6600#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_LBN 4
6601#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_WIDTH 1
6602
6603/* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT msgresponse */
6604#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMIN 4
6605#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMAX 252
6606#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
6607/* Array of stats */
6608#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
6609#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
6610#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
6611#define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
6612
6613
6614/***********************************/
6615/* MC_CMD_RMON_RX_ERRORS_STATS
6616 * Retrieve rxdp errors
6617 */
6618#define MC_CMD_RMON_RX_ERRORS_STATS 0xd5
6619
6620/* MC_CMD_RMON_RX_ERRORS_STATS_IN msgrequest */
6621#define MC_CMD_RMON_RX_ERRORS_STATS_IN_LEN 4
6622/* flags */
6623#define MC_CMD_RMON_RX_ERRORS_STATS_IN_FLAGS_OFST 0
6624#define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_LBN 0
6625#define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_WIDTH 11
6626#define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_LBN 11
6627#define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_WIDTH 1
6628
6629/* MC_CMD_RMON_RX_ERRORS_STATS_OUT msgresponse */
6630#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMIN 4
6631#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMAX 252
6632#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
6633/* Array of stats */
6634#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_OFST 0
6635#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_LEN 4
6636#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
6637#define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
6638
6639
6640/***********************************/
6641/* MC_CMD_RMON_RX_OVERFLOW_STATS
6642 * Retrieve rxdp overflow
6643 */
6644#define MC_CMD_RMON_RX_OVERFLOW_STATS 0xd6
6645
6646/* MC_CMD_RMON_RX_OVERFLOW_STATS_IN msgrequest */
6647#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_LEN 4
6648/* flags */
6649#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_FLAGS_OFST 0
6650#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_LBN 0
6651#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
6652#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_LBN 8
6653#define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_WIDTH 1
6654
6655/* MC_CMD_RMON_RX_OVERFLOW_STATS_OUT msgresponse */
6656#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMIN 4
6657#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMAX 252
6658#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
6659/* Array of stats */
6660#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
6661#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
6662#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
6663#define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
6664
6665
6666/***********************************/
6667/* MC_CMD_RMON_TX_IPI_STATS
6668 * Retrieve tx ipi stats
6669 */
6670#define MC_CMD_RMON_TX_IPI_STATS 0xd7
6671
6672/* MC_CMD_RMON_TX_IPI_STATS_IN msgrequest */
6673#define MC_CMD_RMON_TX_IPI_STATS_IN_LEN 4
6674/* flags */
6675#define MC_CMD_RMON_TX_IPI_STATS_IN_FLAGS_OFST 0
6676#define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_LBN 0
6677#define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_WIDTH 5
6678#define MC_CMD_RMON_TX_IPI_STATS_IN_RST_LBN 5
6679#define MC_CMD_RMON_TX_IPI_STATS_IN_RST_WIDTH 1
6680
6681/* MC_CMD_RMON_TX_IPI_STATS_OUT msgresponse */
6682#define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMIN 4
6683#define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMAX 252
6684#define MC_CMD_RMON_TX_IPI_STATS_OUT_LEN(num) (0+4*(num))
6685/* Array of stats */
6686#define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_OFST 0
6687#define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_LEN 4
6688#define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MINNUM 1
6689#define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MAXNUM 63
6690
6691
6692/***********************************/
6693/* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS
6694 * Retrieve tx ipsec counters by cntxt_ptr
6695 */
6696#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS 0xd8
6697
6698/* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
6699#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
6700/* flags */
6701#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
6702#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
6703#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
6704#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
6705#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
6706
6707/* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
6708#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
6709#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
6710#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
6711/* Array of stats */
6712#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
6713#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
6714#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
6715#define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
6716
6717
6718/***********************************/
6719/* MC_CMD_RMON_TX_IPSEC_PORT_STATS
6720 * Retrieve tx ipsec counters by port
6721 */
6722#define MC_CMD_RMON_TX_IPSEC_PORT_STATS 0xd9
6723
6724/* MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN msgrequest */
6725#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_LEN 4
6726/* flags */
6727#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
6728#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_LBN 0
6729#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
6730#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_LBN 2
6731#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
6732
6733/* MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT msgresponse */
6734#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMIN 4
6735#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMAX 252
6736#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
6737/* Array of stats */
6738#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
6739#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
6740#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
6741#define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
6742
6743
6744/***********************************/
6745/* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS
6746 * Retrieve tx ipsec overflow
6747 */
6748#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS 0xda
6749
6750/* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN msgrequest */
6751#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_LEN 4
6752/* flags */
6753#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
6754#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
6755#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
6756#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
6757#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
6758
6759/* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT msgresponse */
6760#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
6761#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
6762#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
6763/* Array of stats */
6764#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
6765#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
6766#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
6767#define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
6768
6769
6770/***********************************/
6771/* MC_CMD_RMON_TX_NOWHERE_STATS
6772 * Retrieve tx nowhere stats
6773 */
6774#define MC_CMD_RMON_TX_NOWHERE_STATS 0xdb
6775
6776/* MC_CMD_RMON_TX_NOWHERE_STATS_IN msgrequest */
6777#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_LEN 4
6778/* flags */
6779#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_FLAGS_OFST 0
6780#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_LBN 0
6781#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_WIDTH 8
6782#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_LBN 8
6783#define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_WIDTH 1
6784
6785/* MC_CMD_RMON_TX_NOWHERE_STATS_OUT msgresponse */
6786#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMIN 4
6787#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMAX 252
6788#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LEN(num) (0+4*(num))
6789/* Array of stats */
6790#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_OFST 0
6791#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_LEN 4
6792#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MINNUM 1
6793#define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MAXNUM 63
6794
6795
6796/***********************************/
6797/* MC_CMD_RMON_TX_NOWHERE_QBB_STATS
6798 * Retrieve tx nowhere qbb stats
6799 */
6800#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS 0xdc
6801
6802/* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN msgrequest */
6803#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_LEN 4
6804/* flags */
6805#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_FLAGS_OFST 0
6806#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_LBN 0
6807#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_WIDTH 3
6808#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_LBN 3
6809#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_WIDTH 1
6810
6811/* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT msgresponse */
6812#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMIN 4
6813#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMAX 252
6814#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LEN(num) (0+4*(num))
6815/* Array of stats */
6816#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_OFST 0
6817#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_LEN 4
6818#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MINNUM 1
6819#define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MAXNUM 63
6820
6821
6822/***********************************/
6823/* MC_CMD_RMON_TX_ERRORS_STATS
6824 * Retrieve rxdp errors
6825 */
6826#define MC_CMD_RMON_TX_ERRORS_STATS 0xdd
6827
6828/* MC_CMD_RMON_TX_ERRORS_STATS_IN msgrequest */
6829#define MC_CMD_RMON_TX_ERRORS_STATS_IN_LEN 4
6830/* flags */
6831#define MC_CMD_RMON_TX_ERRORS_STATS_IN_FLAGS_OFST 0
6832#define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_LBN 0
6833#define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_WIDTH 11
6834#define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_LBN 11
6835#define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_WIDTH 1
6836
6837/* MC_CMD_RMON_TX_ERRORS_STATS_OUT msgresponse */
6838#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMIN 4
6839#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMAX 252
6840#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
6841/* Array of stats */
6842#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_OFST 0
6843#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_LEN 4
6844#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
6845#define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
6846
6847
6848/***********************************/
6849/* MC_CMD_RMON_TX_OVERFLOW_STATS
6850 * Retrieve rxdp overflow
6851 */
6852#define MC_CMD_RMON_TX_OVERFLOW_STATS 0xde
6853
6854/* MC_CMD_RMON_TX_OVERFLOW_STATS_IN msgrequest */
6855#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_LEN 4
6856/* flags */
6857#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_FLAGS_OFST 0
6858#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_LBN 0
6859#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
6860#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_LBN 8
6861#define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_WIDTH 1
6862
6863/* MC_CMD_RMON_TX_OVERFLOW_STATS_OUT msgresponse */
6864#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMIN 4
6865#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMAX 252
6866#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
6867/* Array of stats */
6868#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
6869#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
6870#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
6871#define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
6872
6873
6874/***********************************/
6875/* MC_CMD_RMON_COLLECT_CLASS_STATS
6876 * Explicitly collect class stats at the specified evb port
6877 */
6878#define MC_CMD_RMON_COLLECT_CLASS_STATS 0xdf
6879
6880/* MC_CMD_RMON_COLLECT_CLASS_STATS_IN msgrequest */
6881#define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_LEN 4
6882/* The port id associated with the vport/pport at which to collect class stats
6883 */
6884#define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_PORT_ID_OFST 0
6885
6886/* MC_CMD_RMON_COLLECT_CLASS_STATS_OUT msgresponse */
6887#define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_LEN 4
6888/* class */
6889#define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_CLASS_OFST 0
6890
6891
6892/***********************************/
6893/* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS
6894 * Explicitly collect class stats at the specified evb port
6895 */
6896#define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS 0xe0
6897
6898/* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN msgrequest */
6899#define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_LEN 4
6900/* The port id associated with the vport/pport at which to collect class stats
6901 */
6902#define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_PORT_ID_OFST 0
6903
6904/* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT msgresponse */
6905#define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_LEN 4
6906/* super_class */
6907#define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_SUPER_CLASS_OFST 0
6908
6909
6910/***********************************/
6911/* MC_CMD_GET_CLOCK
6912 * Return the system and PDCPU clock frequencies.
6913 */
6914#define MC_CMD_GET_CLOCK 0xac
6915
6916/* MC_CMD_GET_CLOCK_IN msgrequest */
6917#define MC_CMD_GET_CLOCK_IN_LEN 0
6918
6919/* MC_CMD_GET_CLOCK_OUT msgresponse */
6920#define MC_CMD_GET_CLOCK_OUT_LEN 8
6921/* System frequency, MHz */
6922#define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0
6923/* DPCPU frequency, MHz */
6924#define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4
6925
6926
6927/***********************************/
6928/* MC_CMD_SET_CLOCK
6929 * Control the system and DPCPU clock frequencies. Changes are lost reboot.
6930 */
6931#define MC_CMD_SET_CLOCK 0xad
6932
6933/* MC_CMD_SET_CLOCK_IN msgrequest */
6934#define MC_CMD_SET_CLOCK_IN_LEN 12
6935/* Requested system frequency in MHz; 0 leaves unchanged. */
6936#define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0
6937/* Requested inter-core frequency in MHz; 0 leaves unchanged. */
6938#define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4
6939/* Request DPCPU frequency in MHz; 0 leaves unchanged. */
6940#define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8
6941
6942/* MC_CMD_SET_CLOCK_OUT msgresponse */
6943#define MC_CMD_SET_CLOCK_OUT_LEN 12
6944/* Resulting system frequency in MHz */
6945#define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0
6946/* Resulting inter-core frequency in MHz */
6947#define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4
6948/* Resulting DPCPU frequency in MHz */
6949#define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8
6950
6951
6952/***********************************/
6953/* MC_CMD_DPCPU_RPC
6954 * Send an arbitrary DPCPU message.
6955 */
6956#define MC_CMD_DPCPU_RPC 0xae
6957
6958/* MC_CMD_DPCPU_RPC_IN msgrequest */
6959#define MC_CMD_DPCPU_RPC_IN_LEN 36
6960#define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0
6961/* enum: RxDPCPU */
6962#define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x0
6963/* enum: TxDPCPU0 */
6964#define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1
6965/* enum: TxDPCPU1 */
6966#define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2
6967/* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be
6968 * initialised to zero
6969 */
6970#define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4
6971#define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32
6972#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8
6973#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8
6974#define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */
6975#define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */
6976#define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */
6977#define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */
6978#define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */
6979#define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */
6980#define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */
6981#define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */
6982#define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */
6983#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16
6984#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16
6985#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16
6986#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16
6987#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48
6988#define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16
6989#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16
6990#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240
6991#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16
6992#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16
6993#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */
6994#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */
6995#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */
6996#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */
6997#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */
6998#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48
6999#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16
7000#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64
7001#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16
7002#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80
7003#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16
7004#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16
7005#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16
7006#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */
7007#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */
7008#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */
7009#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64
7010#define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16
7011#define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12
7012#define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24
7013/* Register data to write. Only valid in write/write-read. */
7014#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16
7015/* Register address. */
7016#define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20
7017
7018/* MC_CMD_DPCPU_RPC_OUT msgresponse */
7019#define MC_CMD_DPCPU_RPC_OUT_LEN 36
7020#define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0
7021/* DATA */
7022#define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4
7023#define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32
7024#define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32
7025#define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16
7026#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48
7027#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16
7028#define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12
7029#define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24
7030#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12
7031#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16
7032#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20
7033#define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24
7034
7035
7036/***********************************/
7037/* MC_CMD_TRIGGER_INTERRUPT
7038 * Trigger an interrupt by prodding the BIU.
7039 */
7040#define MC_CMD_TRIGGER_INTERRUPT 0xe3
7041
7042/* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */
7043#define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4
7044/* Interrupt level relative to base for function. */
7045#define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0
7046
7047/* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */
7048#define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0
7049
7050
7051/***********************************/
Ben Hutchings512bb062013-12-04 19:48:07 +00007052/* MC_CMD_CAP_BLK_READ
7053 * Read multiple 64bit words from capture block memory
7054 */
7055#define MC_CMD_CAP_BLK_READ 0xe7
7056
7057/* MC_CMD_CAP_BLK_READ_IN msgrequest */
7058#define MC_CMD_CAP_BLK_READ_IN_LEN 12
7059#define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0
7060#define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4
7061#define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8
7062
7063/* MC_CMD_CAP_BLK_READ_OUT msgresponse */
7064#define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8
7065#define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248
7066#define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num))
7067#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0
7068#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8
7069#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0
7070#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4
7071#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1
7072#define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31
7073
7074
7075/***********************************/
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007076/* MC_CMD_DUMP_DO
7077 * Take a dump of the DUT state
7078 */
7079#define MC_CMD_DUMP_DO 0xe8
7080
7081/* MC_CMD_DUMP_DO_IN msgrequest */
7082#define MC_CMD_DUMP_DO_IN_LEN 52
7083#define MC_CMD_DUMP_DO_IN_PADDING_OFST 0
7084#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4
7085#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */
7086#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */
7087#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
7088#define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */
7089#define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */
7090#define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */
7091#define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */
7092#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
7093#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
7094#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
7095#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
7096#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
7097#define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */
7098#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
7099#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
7100#define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */
7101#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
Ben Hutchings512bb062013-12-04 19:48:07 +00007102/* enum: The uart port this command was received over (if using a uart
7103 * transport)
7104 */
7105#define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007106#define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
7107#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28
7108#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */
7109#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */
7110#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
7111/* Enum values, see field(s): */
7112/* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
7113#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
7114#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
7115#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
7116#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
7117#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
7118#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
7119#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
7120#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
7121#define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
7122
7123/* MC_CMD_DUMP_DO_OUT msgresponse */
7124#define MC_CMD_DUMP_DO_OUT_LEN 4
7125#define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0
7126
7127
7128/***********************************/
7129/* MC_CMD_DUMP_CONFIGURE_UNSOLICITED
7130 * Configure unsolicited dumps
7131 */
7132#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9
7133
7134/* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */
7135#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52
7136#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0
7137#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4
7138/* Enum values, see field(s): */
7139/* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */
7140#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
7141/* Enum values, see field(s): */
7142/* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
7143#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
7144#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
7145#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
7146#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
7147#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
7148#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
7149#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
7150#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
7151#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
7152#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28
7153/* Enum values, see field(s): */
7154/* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */
7155#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
7156/* Enum values, see field(s): */
7157/* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
7158#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
7159#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
7160#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
7161#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
7162#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
7163#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
7164#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
7165#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
7166#define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
7167
7168
7169/***********************************/
7170/* MC_CMD_SET_PSU
7171 * Adjusts power supply parameters. This is a warranty-voiding operation.
7172 * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if
7173 * the parameter is out of range.
7174 */
7175#define MC_CMD_SET_PSU 0xea
7176
7177/* MC_CMD_SET_PSU_IN msgrequest */
7178#define MC_CMD_SET_PSU_IN_LEN 12
7179#define MC_CMD_SET_PSU_IN_PARAM_OFST 0
7180#define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */
7181#define MC_CMD_SET_PSU_IN_RAIL_OFST 4
7182#define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */
7183#define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */
7184/* desired value, eg voltage in mV */
7185#define MC_CMD_SET_PSU_IN_VALUE_OFST 8
7186
7187/* MC_CMD_SET_PSU_OUT msgresponse */
7188#define MC_CMD_SET_PSU_OUT_LEN 0
7189
7190
7191/***********************************/
7192/* MC_CMD_GET_FUNCTION_INFO
7193 * Get function information. PF and VF number.
7194 */
7195#define MC_CMD_GET_FUNCTION_INFO 0xec
7196
7197/* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */
7198#define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0
7199
7200/* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */
7201#define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8
7202#define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0
7203#define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4
7204
7205
7206/***********************************/
7207/* MC_CMD_ENABLE_OFFLINE_BIST
7208 * Enters offline BIST mode. All queues are torn down, chip enters quiescent
7209 * mode, calling function gets exclusive MCDI ownership. The only way out is
7210 * reboot.
7211 */
7212#define MC_CMD_ENABLE_OFFLINE_BIST 0xed
7213
7214/* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */
7215#define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0
7216
7217/* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */
7218#define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0
7219
7220
7221/***********************************/
Ben Hutchings512bb062013-12-04 19:48:07 +00007222/* MC_CMD_UART_SEND_DATA
7223 * Send checksummed[sic] block of data over the uart. Response is a placeholder
7224 * should we wish to make this reliable; currently requests are fire-and-
7225 * forget.
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007226 */
Ben Hutchings512bb062013-12-04 19:48:07 +00007227#define MC_CMD_UART_SEND_DATA 0xee
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007228
Ben Hutchings512bb062013-12-04 19:48:07 +00007229/* MC_CMD_UART_SEND_DATA_OUT msgrequest */
7230#define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16
7231#define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252
7232#define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num))
7233/* CRC32 over OFFSET, LENGTH, RESERVED, DATA */
7234#define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0
7235/* Offset at which to write the data */
7236#define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4
7237/* Length of data */
7238#define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8
7239/* Reserved for future use */
7240#define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12
7241#define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16
7242#define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1
7243#define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0
7244#define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007245
Ben Hutchings512bb062013-12-04 19:48:07 +00007246/* MC_CMD_UART_SEND_DATA_IN msgresponse */
7247#define MC_CMD_UART_SEND_DATA_IN_LEN 0
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007248
7249
7250/***********************************/
Ben Hutchings512bb062013-12-04 19:48:07 +00007251/* MC_CMD_UART_RECV_DATA
7252 * Request checksummed[sic] block of data over the uart. Only a placeholder,
7253 * subject to change and not currently implemented.
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007254 */
Ben Hutchings512bb062013-12-04 19:48:07 +00007255#define MC_CMD_UART_RECV_DATA 0xef
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007256
Ben Hutchings512bb062013-12-04 19:48:07 +00007257/* MC_CMD_UART_RECV_DATA_OUT msgrequest */
7258#define MC_CMD_UART_RECV_DATA_OUT_LEN 16
7259/* CRC32 over OFFSET, LENGTH, RESERVED */
7260#define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0
7261/* Offset from which to read the data */
7262#define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4
7263/* Length of data */
7264#define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8
7265/* Reserved for future use */
7266#define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007267
Ben Hutchings512bb062013-12-04 19:48:07 +00007268/* MC_CMD_UART_RECV_DATA_IN msgresponse */
7269#define MC_CMD_UART_RECV_DATA_IN_LENMIN 16
7270#define MC_CMD_UART_RECV_DATA_IN_LENMAX 252
7271#define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num))
7272/* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */
7273#define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0
7274/* Offset at which to write the data */
7275#define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4
7276/* Length of data */
7277#define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8
7278/* Reserved for future use */
7279#define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12
7280#define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16
7281#define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1
7282#define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0
7283#define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007284
7285
7286/***********************************/
7287/* MC_CMD_READ_FUSES
7288 * Read data programmed into the device One-Time-Programmable (OTP) Fuses
7289 */
7290#define MC_CMD_READ_FUSES 0xf0
7291
7292/* MC_CMD_READ_FUSES_IN msgrequest */
7293#define MC_CMD_READ_FUSES_IN_LEN 8
7294/* Offset in OTP to read */
7295#define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0
7296/* Length of data to read in bytes */
7297#define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4
7298
7299/* MC_CMD_READ_FUSES_OUT msgresponse */
7300#define MC_CMD_READ_FUSES_OUT_LENMIN 4
7301#define MC_CMD_READ_FUSES_OUT_LENMAX 252
7302#define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num))
7303/* Length of returned OTP data in bytes */
7304#define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0
7305/* Returned data */
7306#define MC_CMD_READ_FUSES_OUT_DATA_OFST 4
7307#define MC_CMD_READ_FUSES_OUT_DATA_LEN 1
7308#define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0
7309#define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248
7310
7311
7312/***********************************/
7313/* MC_CMD_KR_TUNE
7314 * Get or set KR Serdes RXEQ and TX Driver settings
7315 */
7316#define MC_CMD_KR_TUNE 0xf1
7317
7318/* MC_CMD_KR_TUNE_IN msgrequest */
7319#define MC_CMD_KR_TUNE_IN_LENMIN 4
7320#define MC_CMD_KR_TUNE_IN_LENMAX 252
7321#define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num))
7322/* Requested operation */
7323#define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0
7324#define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1
7325/* enum: Get current RXEQ settings */
7326#define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0
7327/* enum: Override RXEQ settings */
7328#define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1
7329/* enum: Get current TX Driver settings */
7330#define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2
7331/* enum: Override TX Driver settings */
7332#define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3
7333/* enum: Force KR Serdes reset / recalibration */
7334#define MC_CMD_KR_TUNE_IN_RECAL 0x4
Ben Hutchings512bb062013-12-04 19:48:07 +00007335/* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid
7336 * signal.
7337 */
7338#define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5
7339/* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The
7340 * caller should call this command repeatedly after starting eye plot, until no
7341 * more data is returned.
7342 */
7343#define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007344/* Align the arguments to 32 bits */
7345#define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1
7346#define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3
7347/* Arguments specific to the operation */
7348#define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4
7349#define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4
7350#define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0
7351#define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62
7352
7353/* MC_CMD_KR_TUNE_OUT msgresponse */
7354#define MC_CMD_KR_TUNE_OUT_LEN 0
7355
7356/* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */
7357#define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4
7358/* Requested operation */
7359#define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0
7360#define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1
7361/* Align the arguments to 32 bits */
7362#define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
7363#define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
7364
7365/* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */
7366#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4
7367#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252
7368#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
7369/* RXEQ Parameter */
7370#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
7371#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
7372#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
7373#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
7374#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
7375#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
7376/* enum: Attenuation (0-15) */
7377#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0
7378/* enum: CTLE Boost (0-15) */
7379#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1
7380/* enum: Edge DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
7381#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2
7382/* enum: Edge DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
7383#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3
7384/* enum: Edge DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
7385#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4
7386/* enum: Edge DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
7387#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5
7388/* enum: Edge DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
7389#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6
7390#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
7391#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3
7392#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
7393#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
7394#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
7395#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
7396#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
7397#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11
7398#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
7399#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
7400#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4
7401#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16
7402#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
7403#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
7404#define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
7405
7406/* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */
7407#define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8
7408#define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252
7409#define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
7410/* Requested operation */
7411#define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0
7412#define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1
7413/* Align the arguments to 32 bits */
7414#define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
7415#define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
7416/* RXEQ Parameter */
7417#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4
7418#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4
7419#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
7420#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
7421#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
7422#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
7423/* Enum values, see field(s): */
7424/* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */
7425#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
7426#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3
7427/* Enum values, see field(s): */
7428/* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */
7429#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11
7430#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
7431#define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12
7432#define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4
7433#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
7434#define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
7435#define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
7436#define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
7437
7438/* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */
7439#define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0
7440
Ben Hutchings512bb062013-12-04 19:48:07 +00007441/* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */
7442#define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4
7443/* Requested operation */
7444#define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0
7445#define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1
7446/* Align the arguments to 32 bits */
7447#define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
7448#define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
7449
7450/* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */
7451#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4
7452#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252
7453#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
7454/* TXEQ Parameter */
7455#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
7456#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
7457#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
7458#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
7459#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
7460#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
7461/* enum: TX Amplitude */
7462#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0
7463/* enum: De-Emphasis Tap1 Magnitude (0-7) */
7464#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1
7465/* enum: De-Emphasis Tap1 Fine */
7466#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2
7467/* enum: De-Emphasis Tap2 Magnitude (0-6) */
7468#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3
7469/* enum: De-Emphasis Tap2 Fine */
7470#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4
7471/* enum: Pre-Emphasis Magnitude */
7472#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5
7473/* enum: Pre-Emphasis Fine */
7474#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6
7475/* enum: TX Slew Rate Coarse control */
7476#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7
7477/* enum: TX Slew Rate Fine control */
7478#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8
7479#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
7480#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3
7481#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */
7482#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */
7483#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */
7484#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */
7485#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
7486#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11
7487#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5
7488#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16
7489#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
7490#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24
7491#define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8
7492
7493/* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */
7494#define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8
7495#define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252
7496#define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num))
7497/* Requested operation */
7498#define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0
7499#define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1
7500/* Align the arguments to 32 bits */
7501#define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
7502#define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
7503/* TXEQ Parameter */
7504#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4
7505#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4
7506#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1
7507#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62
7508#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0
7509#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8
7510/* Enum values, see field(s): */
7511/* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */
7512#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8
7513#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3
7514/* Enum values, see field(s): */
7515/* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */
7516#define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11
7517#define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5
7518#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16
7519#define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
7520#define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24
7521#define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8
7522
7523/* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */
7524#define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0
7525
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007526/* MC_CMD_KR_TUNE_RECAL_IN msgrequest */
7527#define MC_CMD_KR_TUNE_RECAL_IN_LEN 4
7528/* Requested operation */
7529#define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0
7530#define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1
7531/* Align the arguments to 32 bits */
7532#define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1
7533#define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3
7534
7535/* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */
7536#define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0
7537
Ben Hutchings512bb062013-12-04 19:48:07 +00007538/* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */
7539#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8
7540/* Requested operation */
7541#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
7542#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
7543/* Align the arguments to 32 bits */
7544#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
7545#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
7546#define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
7547
7548/* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */
7549#define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0
7550
7551/* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */
7552#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4
7553/* Requested operation */
7554#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
7555#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
7556/* Align the arguments to 32 bits */
7557#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
7558#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
7559
7560/* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */
7561#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
7562#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
7563#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
7564#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
7565#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
7566#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
7567#define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
7568
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007569
7570/***********************************/
7571/* MC_CMD_PCIE_TUNE
7572 * Get or set PCIE Serdes RXEQ and TX Driver settings
7573 */
7574#define MC_CMD_PCIE_TUNE 0xf2
7575
7576/* MC_CMD_PCIE_TUNE_IN msgrequest */
7577#define MC_CMD_PCIE_TUNE_IN_LENMIN 4
7578#define MC_CMD_PCIE_TUNE_IN_LENMAX 252
7579#define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num))
7580/* Requested operation */
7581#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0
7582#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1
7583/* enum: Get current RXEQ settings */
7584#define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0
7585/* enum: Override RXEQ settings */
7586#define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1
7587/* enum: Get current TX Driver settings */
7588#define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2
7589/* enum: Override TX Driver settings */
7590#define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3
Ben Hutchings512bb062013-12-04 19:48:07 +00007591/* enum: Start PCIe Serdes Eye diagram plot on a given lane. */
7592#define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5
7593/* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The
7594 * caller should call this command repeatedly after starting eye plot, until no
7595 * more data is returned.
7596 */
7597#define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007598/* Align the arguments to 32 bits */
7599#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1
7600#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3
7601/* Arguments specific to the operation */
7602#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4
7603#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4
7604#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0
7605#define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62
7606
7607/* MC_CMD_PCIE_TUNE_OUT msgresponse */
7608#define MC_CMD_PCIE_TUNE_OUT_LEN 0
7609
7610/* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */
7611#define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4
7612/* Requested operation */
7613#define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
7614#define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
7615/* Align the arguments to 32 bits */
7616#define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
7617#define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
7618
7619/* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */
7620#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4
7621#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252
7622#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
7623/* RXEQ Parameter */
7624#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
7625#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
7626#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
7627#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
7628#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
7629#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
7630/* enum: Attenuation (0-15) */
7631#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0
7632/* enum: CTLE Boost (0-15) */
7633#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1
7634/* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
7635#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2
7636/* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
7637#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3
7638/* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
7639#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4
7640/* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
7641#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5
7642/* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
7643#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6
7644#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
7645#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 4
7646#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
7647#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
7648#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
7649#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
7650#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */
7651#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */
7652#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */
7653#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */
7654#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x8 /* enum */
7655#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
7656#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 12
7657#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
7658#define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
7659
7660/* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */
7661#define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4
7662/* Requested operation */
7663#define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
7664#define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
7665/* Align the arguments to 32 bits */
7666#define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
7667#define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
7668
7669/* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */
7670#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4
7671#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252
7672#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
7673/* RXEQ Parameter */
7674#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
7675#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
7676#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
7677#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
7678#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
7679#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
7680/* enum: TxMargin (PIPE) */
7681#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0
7682/* enum: TxSwing (PIPE) */
7683#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1
7684/* enum: De-emphasis coefficient C(-1) (PIPE) */
7685#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2
7686/* enum: De-emphasis coefficient C(0) (PIPE) */
7687#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3
7688/* enum: De-emphasis coefficient C(+1) (PIPE) */
7689#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4
7690#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
7691#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4
7692/* Enum values, see field(s): */
7693/* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
7694#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12
7695#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12
7696#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24
7697#define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
7698
Ben Hutchings512bb062013-12-04 19:48:07 +00007699/* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */
7700#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8
7701/* Requested operation */
7702#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
7703#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
7704/* Align the arguments to 32 bits */
7705#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
7706#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
7707#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
7708
7709/* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */
7710#define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0
7711
7712/* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */
7713#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4
7714/* Requested operation */
7715#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
7716#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
7717/* Align the arguments to 32 bits */
7718#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
7719#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
7720
7721/* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */
7722#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
7723#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
7724#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
7725#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
7726#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
7727#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
7728#define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
7729
Ben Hutchingsf2b0bef2013-08-20 20:35:50 +01007730
7731/***********************************/
7732/* MC_CMD_LICENSING
7733 * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
7734 */
7735#define MC_CMD_LICENSING 0xf3
7736
7737/* MC_CMD_LICENSING_IN msgrequest */
7738#define MC_CMD_LICENSING_IN_LEN 4
7739/* identifies the type of operation requested */
7740#define MC_CMD_LICENSING_IN_OP_OFST 0
7741/* enum: re-read and apply licenses after a license key partition update; note
7742 * that this operation returns a zero-length response
7743 */
7744#define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0
7745/* enum: report counts of installed licenses */
7746#define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1
7747
7748/* MC_CMD_LICENSING_OUT msgresponse */
7749#define MC_CMD_LICENSING_OUT_LEN 28
7750/* count of application keys which are valid */
7751#define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0
7752/* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with
7753 * MC_CMD_FC_OP_LICENSE)
7754 */
7755#define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4
7756/* count of application keys which are invalid due to being blacklisted */
7757#define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8
7758/* count of application keys which are invalid due to being unverifiable */
7759#define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12
7760/* count of application keys which are invalid due to being for the wrong node
7761 */
7762#define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16
7763/* licensing state (for diagnostics; the exact meaning of the bits in this
7764 * field are private to the firmware)
7765 */
7766#define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20
7767/* licensing subsystem self-test report (for manftest) */
7768#define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24
7769/* enum: licensing subsystem self-test failed */
7770#define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0
7771/* enum: licensing subsystem self-test passed */
7772#define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1
7773
7774
7775/***********************************/
7776/* MC_CMD_MC2MC_PROXY
7777 * Execute an arbitrary MCDI command on the slave MC of a dual-core device.
7778 * This will fail on a single-core system.
7779 */
7780#define MC_CMD_MC2MC_PROXY 0xf4
Ben Hutchings05a93202011-12-20 00:44:06 +00007781
Ben Hutchings512bb062013-12-04 19:48:07 +00007782/* MC_CMD_MC2MC_PROXY_IN msgrequest */
7783#define MC_CMD_MC2MC_PROXY_IN_LEN 0
7784
7785/* MC_CMD_MC2MC_PROXY_OUT msgresponse */
7786#define MC_CMD_MC2MC_PROXY_OUT_LEN 0
7787
7788
7789/***********************************/
7790/* MC_CMD_GET_LICENSED_APP_STATE
7791 * Query the state of an individual licensed application. (Note that the actual
7792 * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation
7793 * or a reboot of the MC.)
7794 */
7795#define MC_CMD_GET_LICENSED_APP_STATE 0xf5
7796
7797/* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */
7798#define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4
7799/* application ID to query (LICENSED_APP_ID_xxx) */
7800#define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0
7801
7802/* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */
7803#define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4
7804/* state of this application */
7805#define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0
7806/* enum: no (or invalid) license is present for the application */
7807#define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0
7808/* enum: a valid license is present for the application */
7809#define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1
7810
7811
7812/***********************************/
7813/* MC_CMD_LICENSED_APP_OP
7814 * Perform an action for an individual licensed application.
7815 */
7816#define MC_CMD_LICENSED_APP_OP 0xf6
7817
7818/* MC_CMD_LICENSED_APP_OP_IN msgrequest */
7819#define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8
7820#define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252
7821#define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num))
7822/* application ID */
7823#define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0
7824/* the type of operation requested */
7825#define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4
7826/* enum: validate application */
7827#define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0
7828/* arguments specific to this particular operation */
7829#define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8
7830#define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4
7831#define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0
7832#define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61
7833
7834/* MC_CMD_LICENSED_APP_OP_OUT msgresponse */
7835#define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0
7836#define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252
7837#define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num))
7838/* result specific to this particular operation */
7839#define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0
7840#define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4
7841#define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0
7842#define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63
7843
7844/* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */
7845#define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72
7846/* application ID */
7847#define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0
7848/* the type of operation requested */
7849#define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4
7850/* validation challenge */
7851#define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8
7852#define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64
7853
7854/* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */
7855#define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68
7856/* feature expiry (time_t) */
7857#define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0
7858/* validation response */
7859#define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4
7860#define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64
7861
7862
7863/***********************************/
7864/* MC_CMD_SET_PORT_SNIFF_CONFIG
7865 * Configure port sniffing for the physical port associated with the calling
7866 * function. Only a privileged function may change the port sniffing
7867 * configuration. A copy of all traffic delivered to the host (non-promiscuous
7868 * mode) or all traffic arriving at the port (promiscuous mode) may be
7869 * delivered to a specific queue, or a set of queues with RSS.
7870 */
7871#define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7
7872
7873/* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */
7874#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16
7875/* configuration flags */
7876#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
7877#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
7878#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
7879#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1
7880#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1
7881/* receive queue handle (for RSS mode, this is the base queue) */
7882#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
7883/* receive mode */
7884#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
7885/* enum: receive to just the specified queue */
7886#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
7887/* enum: receive to multiple queues using RSS context */
7888#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
7889/* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
7890 * that these handles should be considered opaque to the host, although a value
7891 * of 0xFFFFFFFF is guaranteed never to be a valid handle.
7892 */
7893#define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
7894
7895/* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */
7896#define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0
7897
7898
7899/***********************************/
7900/* MC_CMD_GET_PORT_SNIFF_CONFIG
7901 * Obtain the current port sniffing configuration for the physical port
7902 * associated with the calling function. Only a privileged function may read
7903 * the configuration.
7904 */
7905#define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8
7906
7907/* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */
7908#define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0
7909
7910/* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */
7911#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16
7912/* configuration flags */
7913#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
7914#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
7915#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
7916#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1
7917#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1
7918/* receiving queue handle (for RSS mode, this is the base queue) */
7919#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
7920/* receive mode */
7921#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
7922/* enum: receiving to just the specified queue */
7923#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
7924/* enum: receiving to multiple queues using RSS context */
7925#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
7926/* RSS context (for RX_MODE_RSS) */
7927#define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
7928
Ben Hutchings5297a982010-02-03 09:28:14 +00007929
Steve Hodgsonf0d37f42009-11-29 15:15:07 +00007930#endif /* MCDI_PCOL_H */