blob: cbca0de1e857a299355af6f10adda7aa763cbe15 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385static struct {
386 const char str[ETH_GSTRING_LEN];
387} ethtool_stats_keys[] = {
388 { "tx_ok" },
389 { "rx_ok" },
390 { "tx_err" },
391 { "rx_err" },
392 { "rx_fifo" },
393 { "frame_align" },
394 { "tx_ok_1col" },
395 { "tx_ok_mcol" },
396 { "rx_ok_phys" },
397 { "rx_ok_bcast" },
398 { "rx_ok_mcast" },
399 { "tx_abort" },
400 { "tx_underrun" },
401 { "rx_frags" },
402};
403
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405static inline void cp_set_rxbufsize (struct cp_private *cp)
406{
407 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 if (mtu > ETH_DATA_LEN)
410 /* MTU + ethernet header + FCS + optional VLAN tag */
411 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
412 else
413 cp->rx_buf_sz = PKT_BUF_SZ;
414}
415
416static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
417 struct cp_desc *desc)
418{
françois romieu6864ddb2011-07-15 00:21:44 +0000419 u32 opts2 = le32_to_cpu(desc->opts2);
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 skb->protocol = eth_type_trans (skb, cp->dev);
422
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300423 cp->dev->stats.rx_packets++;
424 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
françois romieu6864ddb2011-07-15 00:21:44 +0000426 if (opts2 & RxVlanTagged)
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000427 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
françois romieu6864ddb2011-07-15 00:21:44 +0000428
429 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
432static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
433 u32 status, u32 len)
434{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000435 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
436 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300437 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300439 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300441 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300443 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300445 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300447 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
450static inline unsigned int cp_rx_csum_ok (u32 status)
451{
452 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400453
Shan Wei24b7ea92010-11-17 11:55:08 -0800454 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
455 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800457 else
458 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700461static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700463 struct cp_private *cp = container_of(napi, struct cp_private, napi);
464 struct net_device *dev = cp->dev;
465 unsigned int rx_tail = cp->rx_tail;
466 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468rx_status_loop:
469 rx = 0;
470 cpw16(IntrStatus, cp_rx_intr_mask);
471
Eric W. Biederman50ff44b2014-03-11 14:31:43 -0700472 while (rx < budget) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 u32 status, len;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400474 dma_addr_t mapping, new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 struct sk_buff *skb, *new_skb;
476 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700477 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Francois Romieu0ba894d2006-08-14 19:55:07 +0200479 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200480 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 desc = &cp->rx_ring[rx_tail];
483 status = le32_to_cpu(desc->opts1);
484 if (status & DescOwn)
485 break;
486
487 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100488 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
491 /* we don't support incoming fragmented frames.
492 * instead, we attempt to ensure that the
493 * pre-allocated RX skbs are properly sized such
494 * that RX fragments are never encountered
495 */
496 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300497 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 cp->cp_stats.rx_frags++;
499 goto rx_next;
500 }
501
502 if (status & (RxError | RxErrFIFO)) {
503 cp_rx_err_acct(cp, rx_tail, status, len);
504 goto rx_next;
505 }
506
Joe Perchesb4f18b32010-02-17 15:01:48 +0000507 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
508 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Alexander Duycke2338f82014-12-09 19:41:09 -0800510 new_skb = napi_alloc_skb(napi, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300512 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 goto rx_next;
514 }
515
Neil Hormancf3c4c02013-07-31 09:03:56 -0400516 new_mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
517 PCI_DMA_FROMDEVICE);
518 if (dma_mapping_error(&cp->pdev->dev, new_mapping)) {
519 dev->stats.rx_dropped++;
Dave Jonesd06f5182013-08-09 11:16:34 -0700520 kfree_skb(new_skb);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400521 goto rx_next;
522 }
523
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400524 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 buflen, PCI_DMA_FROMDEVICE);
526
527 /* Handle checksum offloading for incoming packets. */
528 if (cp_rx_csum_ok(status))
529 skb->ip_summed = CHECKSUM_UNNECESSARY;
530 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700531 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 skb_put(skb, len);
534
Francois Romieu0ba894d2006-08-14 19:55:07 +0200535 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 cp_rx_skb(cp, skb, desc);
538 rx++;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400539 mapping = new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541rx_next:
542 cp->rx_ring[rx_tail].opts2 = 0;
543 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
544 if (rx_tail == (CP_RX_RING_SIZE - 1))
545 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
546 cp->rx_buf_sz);
547 else
548 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
549 rx_tail = NEXT_RX(rx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 }
551
552 cp->rx_tail = rx_tail;
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* if we did not reach work limit, then we're done with
555 * this round of polling
556 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700557 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100558 unsigned long flags;
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 if (cpr16(IntrStatus) & cp_rx_intr_mask)
561 goto rx_status_loop;
562
Eric Dumazet2e71a6f2012-10-06 08:08:49 +0000563 napi_gro_flush(napi, false);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700564 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800565 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000566 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700567 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 }
569
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700570 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571}
572
David Howells7d12e782006-10-05 14:55:46 +0100573static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574{
575 struct net_device *dev = dev_instance;
576 struct cp_private *cp;
John Greene83c34fd2012-12-19 09:47:48 +0000577 int handled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 u16 status;
579
580 if (unlikely(dev == NULL))
581 return IRQ_NONE;
582 cp = netdev_priv(dev);
583
John Greene83c34fd2012-12-19 09:47:48 +0000584 spin_lock(&cp->lock);
585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 status = cpr16(IntrStatus);
587 if (!status || (status == 0xFFFF))
John Greene83c34fd2012-12-19 09:47:48 +0000588 goto out_unlock;
589
590 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Joe Perchesb4f18b32010-02-17 15:01:48 +0000592 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
593 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 /* close possible race's with dev_close */
598 if (unlikely(!netif_running(dev))) {
599 cpw16(IntrMask, 0);
John Greene83c34fd2012-12-19 09:47:48 +0000600 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 }
602
603 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800604 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800606 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 }
608
609 if (status & (TxOK | TxErr | TxEmpty | SWInt))
610 cp_tx(cp);
611 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200612 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 if (status & PciErr) {
616 u16 pci_status;
617
618 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
619 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000620 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
621 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 /* TODO: reset hardware */
624 }
625
John Greene83c34fd2012-12-19 09:47:48 +0000626out_unlock:
627 spin_unlock(&cp->lock);
628
629 return IRQ_RETVAL(handled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
631
Steffen Klassert7502cd12005-05-12 19:34:31 -0400632#ifdef CONFIG_NET_POLL_CONTROLLER
633/*
634 * Polling receive - used by netconsole and other diagnostic tools
635 * to allow network i/o with interrupts disabled.
636 */
637static void cp_poll_controller(struct net_device *dev)
638{
Francois Romieua69afe32012-03-09 11:58:08 +0100639 struct cp_private *cp = netdev_priv(dev);
640 const int irq = cp->pdev->irq;
641
642 disable_irq(irq);
643 cp_interrupt(irq, dev);
644 enable_irq(irq);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400645}
646#endif
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648static void cp_tx (struct cp_private *cp)
649{
650 unsigned tx_head = cp->tx_head;
651 unsigned tx_tail = cp->tx_tail;
David Woodhouse871f0d42012-11-22 03:16:58 +0000652 unsigned bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100655 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 struct sk_buff *skb;
657 u32 status;
658
659 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100660 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 if (status & DescOwn)
662 break;
663
Francois Romieu48907e32006-09-10 23:33:44 +0200664 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200665 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400667 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200668 le32_to_cpu(txd->opts1) & 0xffff,
669 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 if (status & LastFrag) {
672 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000673 netif_dbg(cp, tx_err, cp->dev,
674 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300675 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300677 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300679 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300681 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300683 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300685 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300687 cp->dev->stats.tx_packets++;
688 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000689 netif_dbg(cp, tx_done, cp->dev,
690 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 }
Yang Yingliang7fe0ee02013-11-27 14:32:52 +0800692 bytes_compl += skb->len;
693 pkts_compl++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 dev_kfree_skb_irq(skb);
695 }
696
Francois Romieu48907e32006-09-10 23:33:44 +0200697 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 tx_tail = NEXT_TX(tx_tail);
700 }
701
702 cp->tx_tail = tx_tail;
703
David Woodhouse871f0d42012-11-22 03:16:58 +0000704 netdev_completed_queue(cp->dev, pkts_compl, bytes_compl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
706 netif_wake_queue(cp->dev);
707}
708
françois romieu6864ddb2011-07-15 00:21:44 +0000709static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
710{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +0100711 return skb_vlan_tag_present(skb) ?
712 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
françois romieu6864ddb2011-07-15 00:21:44 +0000713}
714
Neil Hormancf3c4c02013-07-31 09:03:56 -0400715static void unwind_tx_frag_mapping(struct cp_private *cp, struct sk_buff *skb,
716 int first, int entry_last)
717{
718 int frag, index;
719 struct cp_desc *txd;
720 skb_frag_t *this_frag;
721 for (frag = 0; frag+first < entry_last; frag++) {
722 index = first+frag;
723 cp->tx_skb[index] = NULL;
724 txd = &cp->tx_ring[index];
725 this_frag = &skb_shinfo(skb)->frags[frag];
726 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
727 skb_frag_size(this_frag), PCI_DMA_TODEVICE);
728 }
729}
730
Stephen Hemminger613573252009-08-31 19:50:58 +0000731static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
732 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
734 struct cp_private *cp = netdev_priv(dev);
735 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400736 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500737 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000738 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400739 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Chris Lalancette553af562007-01-16 16:41:44 -0500741 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 /* This is a hard error, log it. */
744 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
745 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500746 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000747 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000748 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 }
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 entry = cp->tx_head;
752 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000753 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400754
françois romieu6864ddb2011-07-15 00:21:44 +0000755 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 if (skb_shinfo(skb)->nr_frags == 0) {
758 struct cp_desc *txd = &cp->tx_ring[entry];
759 u32 len;
760 dma_addr_t mapping;
761
762 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400763 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400764 if (dma_mapping_error(&cp->pdev->dev, mapping))
765 goto out_dma_error;
766
françois romieu6864ddb2011-07-15 00:21:44 +0000767 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 txd->addr = cpu_to_le64(mapping);
769 wmb();
770
Jeff Garzikfcec3452005-05-12 19:28:49 -0400771 flags = eor | len | DescOwn | FirstFrag | LastFrag;
772
773 if (mss)
774 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700775 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700776 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400778 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400780 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 else
Francois Romieu57344182005-05-12 19:31:31 -0400782 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400783 }
784
785 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 wmb();
787
Francois Romieu48907e32006-09-10 23:33:44 +0200788 cp->tx_skb[entry] = skb;
David Woodhouse26b0bad2015-09-23 09:44:06 +0100789 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
790 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 } else {
792 struct cp_desc *txd;
793 u32 first_len, first_eor;
794 dma_addr_t first_mapping;
795 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700796 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798 /* We must give this initial chunk to the device last.
799 * Otherwise we could race with the device.
800 */
801 first_eor = eor;
802 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400803 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 first_len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400805 if (dma_mapping_error(&cp->pdev->dev, first_mapping))
806 goto out_dma_error;
807
Francois Romieu48907e32006-09-10 23:33:44 +0200808 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +0000811 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 u32 len;
813 u32 ctrl;
814 dma_addr_t mapping;
815
David Woodhouse26b0bad2015-09-23 09:44:06 +0100816 entry = NEXT_TX(entry);
817
Eric Dumazet9e903e02011-10-18 21:00:24 +0000818 len = skb_frag_size(this_frag);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400819 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000820 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 len, PCI_DMA_TODEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400822 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
823 unwind_tx_frag_mapping(cp, skb, first_entry, entry);
824 goto out_dma_error;
825 }
826
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
828
Jeff Garzikfcec3452005-05-12 19:28:49 -0400829 ctrl = eor | len | DescOwn;
830
831 if (mss)
832 ctrl |= LargeSend |
833 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700834 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400836 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400838 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 else
840 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
843 if (frag == skb_shinfo(skb)->nr_frags - 1)
844 ctrl |= LastFrag;
845
846 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000847 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 txd->addr = cpu_to_le64(mapping);
849 wmb();
850
851 txd->opts1 = cpu_to_le32(ctrl);
852 wmb();
Francois Romieu48907e32006-09-10 23:33:44 +0200853 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
855
856 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000857 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 txd->addr = cpu_to_le64(first_mapping);
859 wmb();
860
Patrick McHardy84fa7932006-08-29 16:44:56 -0700861 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 if (ip->protocol == IPPROTO_TCP)
863 txd->opts1 = cpu_to_le32(first_eor | first_len |
864 FirstFrag | DescOwn |
865 IPCS | TCPCS);
866 else if (ip->protocol == IPPROTO_UDP)
867 txd->opts1 = cpu_to_le32(first_eor | first_len |
868 FirstFrag | DescOwn |
869 IPCS | UDPCS);
870 else
871 BUG();
872 } else
873 txd->opts1 = cpu_to_le32(first_eor | first_len |
874 FirstFrag | DescOwn);
875 wmb();
David Woodhouse26b0bad2015-09-23 09:44:06 +0100876
877 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slots %d-%d, skblen %d\n",
878 first_entry, entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 }
David Woodhouse26b0bad2015-09-23 09:44:06 +0100880 cp->tx_head = NEXT_TX(entry);
David Woodhouse871f0d42012-11-22 03:16:58 +0000881
882 netdev_sent_queue(dev, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
884 netif_stop_queue(dev);
885
Neil Hormancf3c4c02013-07-31 09:03:56 -0400886out_unlock:
Chris Lalancette553af562007-01-16 16:41:44 -0500887 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Patrick McHardy6ed10652009-06-23 06:03:08 +0000891 return NETDEV_TX_OK;
Neil Hormancf3c4c02013-07-31 09:03:56 -0400892out_dma_error:
Eric W. Biederman508f81d2014-03-11 14:14:58 -0700893 dev_kfree_skb_any(skb);
Neil Hormancf3c4c02013-07-31 09:03:56 -0400894 cp->dev->stats.tx_dropped++;
895 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896}
897
898/* Set or clear the multicast filter for this adaptor.
899 This routine is not state sensitive and need not be SMP locked. */
900
901static void __cp_set_rx_mode (struct net_device *dev)
902{
903 struct cp_private *cp = netdev_priv(dev);
904 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000905 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
907 /* Note: do not reorder, GCC is clever about common statements. */
908 if (dev->flags & IFF_PROMISC) {
909 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 rx_mode =
911 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
912 AcceptAllPhys;
913 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000914 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000915 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 /* Too many to filter perfectly -- accept all multicasts. */
917 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
918 mc_filter[1] = mc_filter[0] = 0xffffffff;
919 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000920 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 rx_mode = AcceptBroadcast | AcceptMyPhys;
922 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000923 netdev_for_each_mc_addr(ha, dev) {
924 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
926 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
927 rx_mode |= AcceptMulticast;
928 }
929 }
930
931 /* We can safely update without stopping the chip. */
Jason Wangf872b232011-12-30 23:44:42 +0000932 cp->rx_config = cp_rx_config | rx_mode;
933 cpw32_f(RxConfig, cp->rx_config);
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 cpw32_f (MAR0 + 0, mc_filter[0]);
936 cpw32_f (MAR0 + 4, mc_filter[1]);
937}
938
939static void cp_set_rx_mode (struct net_device *dev)
940{
941 unsigned long flags;
942 struct cp_private *cp = netdev_priv(dev);
943
944 spin_lock_irqsave (&cp->lock, flags);
945 __cp_set_rx_mode(dev);
946 spin_unlock_irqrestore (&cp->lock, flags);
947}
948
949static void __cp_get_stats(struct cp_private *cp)
950{
951 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300952 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 cpw32 (RxMissed, 0);
954}
955
956static struct net_device_stats *cp_get_stats(struct net_device *dev)
957{
958 struct cp_private *cp = netdev_priv(dev);
959 unsigned long flags;
960
961 /* The chip only need report frame silently dropped. */
962 spin_lock_irqsave(&cp->lock, flags);
963 if (netif_running(dev) && netif_device_present(dev))
964 __cp_get_stats(cp);
965 spin_unlock_irqrestore(&cp->lock, flags);
966
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300967 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
970static void cp_stop_hw (struct cp_private *cp)
971{
972 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
973 cpw16_f(IntrMask, 0);
974 cpw8(Cmd, 0);
975 cpw16_f(CpCmd, 0);
976 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
977
978 cp->rx_tail = 0;
979 cp->tx_head = cp->tx_tail = 0;
David Woodhouse871f0d42012-11-22 03:16:58 +0000980
981 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
984static void cp_reset_hw (struct cp_private *cp)
985{
986 unsigned work = 1000;
987
988 cpw8(Cmd, CmdReset);
989
990 while (work--) {
991 if (!(cpr8(Cmd) & CmdReset))
992 return;
993
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700994 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 }
996
Joe Perchesb4f18b32010-02-17 15:01:48 +0000997 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998}
999
1000static inline void cp_start_hw (struct cp_private *cp)
1001{
David Woodhousea9dbe402012-11-21 10:27:19 +00001002 dma_addr_t ring_dma;
1003
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 cpw16(CpCmd, cp->cpcmd);
David Woodhousea9dbe402012-11-21 10:27:19 +00001005
1006 /*
1007 * These (at least TxRingAddr) need to be configured after the
1008 * corresponding bits in CpCmd are enabled. Datasheet v1.6 §6.33
1009 * (C+ Command Register) recommends that these and more be configured
1010 * *after* the [RT]xEnable bits in CpCmd are set. And on some hardware
1011 * it's been observed that the TxRingAddr is actually reset to garbage
1012 * when C+ mode Tx is enabled in CpCmd.
1013 */
1014 cpw32_f(HiTxRingAddr, 0);
1015 cpw32_f(HiTxRingAddr + 4, 0);
1016
1017 ring_dma = cp->ring_dma;
1018 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1019 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1020
1021 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1022 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1023 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1024
1025 /*
1026 * Strictly speaking, the datasheet says this should be enabled
1027 * *before* setting the descriptor addresses. But what, then, would
1028 * prevent it from doing DMA to random unconfigured addresses?
1029 * This variant appears to work fine.
1030 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 cpw8(Cmd, RxOn | TxOn);
David Woodhouse871f0d42012-11-22 03:16:58 +00001032
1033 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034}
1035
Jason Wanga8c9cb12012-04-11 22:10:54 +00001036static void cp_enable_irq(struct cp_private *cp)
1037{
1038 cpw16_f(IntrMask, cp_intr_mask);
1039}
1040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041static void cp_init_hw (struct cp_private *cp)
1042{
1043 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
1045 cp_reset_hw(cp);
1046
1047 cpw8_f (Cfg9346, Cfg9346_Unlock);
1048
1049 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001050 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1051 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 cp_start_hw(cp);
1054 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1055
1056 __cp_set_rx_mode(dev);
1057 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1058
1059 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1060 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1061 cpw8(Config3, PARMEnable);
1062 cp->wol_enabled = 0;
1063
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001064 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 cpw16(MultiIntr, 0);
1067
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 cpw8_f(Cfg9346, Cfg9346_Lock);
1069}
1070
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001071static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072{
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001073 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 unsigned i;
1075
1076 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1077 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001078 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Eric Dumazet89d71a62009-10-13 05:34:20 +00001080 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 if (!skb)
1082 goto err_out;
1083
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001084 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1085 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Neil Hormancf3c4c02013-07-31 09:03:56 -04001086 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
1087 kfree_skb(skb);
1088 goto err_out;
1089 }
Francois Romieu0ba894d2006-08-14 19:55:07 +02001090 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
1092 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001093 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 if (i == (CP_RX_RING_SIZE - 1))
1095 cp->rx_ring[i].opts1 =
1096 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1097 else
1098 cp->rx_ring[i].opts1 =
1099 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1100 }
1101
1102 return 0;
1103
1104err_out:
1105 cp_clean_rings(cp);
1106 return -ENOMEM;
1107}
1108
Francois Romieu576cfa92006-02-27 23:15:06 +01001109static void cp_init_rings_index (struct cp_private *cp)
1110{
1111 cp->rx_tail = 0;
1112 cp->tx_head = cp->tx_tail = 0;
1113}
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115static int cp_init_rings (struct cp_private *cp)
1116{
1117 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1118 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1119
Francois Romieu576cfa92006-02-27 23:15:06 +01001120 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
1122 return cp_refill_rx (cp);
1123}
1124
1125static int cp_alloc_rings (struct cp_private *cp)
1126{
françois romieu892a9252012-12-01 13:08:50 +00001127 struct device *d = &cp->pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 void *mem;
françois romieu892a9252012-12-01 13:08:50 +00001129 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
françois romieu892a9252012-12-01 13:08:50 +00001131 mem = dma_alloc_coherent(d, CP_RING_BYTES, &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 if (!mem)
1133 return -ENOMEM;
1134
1135 cp->rx_ring = mem;
1136 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1137
françois romieu892a9252012-12-01 13:08:50 +00001138 rc = cp_init_rings(cp);
1139 if (rc < 0)
1140 dma_free_coherent(d, CP_RING_BYTES, cp->rx_ring, cp->ring_dma);
1141
1142 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143}
1144
1145static void cp_clean_rings (struct cp_private *cp)
1146{
Francois Romieu3598b572006-01-29 01:31:13 +01001147 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 unsigned i;
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001151 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001152 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001153 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
David Woodhousefc27bd12015-09-18 00:19:08 +01001155 dev_kfree_skb_any(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 }
1157 }
1158
1159 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001160 if (cp->tx_skb[i]) {
1161 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001162
Francois Romieu3598b572006-01-29 01:31:13 +01001163 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001164 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001165 le32_to_cpu(desc->opts1) & 0xffff,
1166 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001167 if (le32_to_cpu(desc->opts1) & LastFrag)
David Woodhousefc27bd12015-09-18 00:19:08 +01001168 dev_kfree_skb_any(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001169 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 }
1171 }
stephen hemminger98962ba2013-05-20 06:54:43 +00001172 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
Francois Romieu57344182005-05-12 19:31:31 -04001174 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1175 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1176
Francois Romieu0ba894d2006-08-14 19:55:07 +02001177 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001178 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
1181static void cp_free_rings (struct cp_private *cp)
1182{
1183 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001184 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1185 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 cp->rx_ring = NULL;
1187 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188}
1189
1190static int cp_open (struct net_device *dev)
1191{
1192 struct cp_private *cp = netdev_priv(dev);
Francois Romieua69afe32012-03-09 11:58:08 +01001193 const int irq = cp->pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 int rc;
1195
Joe Perchesb4f18b32010-02-17 15:01:48 +00001196 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
1198 rc = cp_alloc_rings(cp);
1199 if (rc)
1200 return rc;
1201
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001202 napi_enable(&cp->napi);
1203
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 cp_init_hw(cp);
1205
Francois Romieua69afe32012-03-09 11:58:08 +01001206 rc = request_irq(irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 if (rc)
1208 goto err_out_hw;
1209
Jason Wanga8c9cb12012-04-11 22:10:54 +00001210 cp_enable_irq(cp);
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001213 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 netif_start_queue(dev);
1215
1216 return 0;
1217
1218err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001219 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 cp_stop_hw(cp);
1221 cp_free_rings(cp);
1222 return rc;
1223}
1224
1225static int cp_close (struct net_device *dev)
1226{
1227 struct cp_private *cp = netdev_priv(dev);
1228 unsigned long flags;
1229
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001230 napi_disable(&cp->napi);
1231
Joe Perchesb4f18b32010-02-17 15:01:48 +00001232 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234 spin_lock_irqsave(&cp->lock, flags);
1235
1236 netif_stop_queue(dev);
1237 netif_carrier_off(dev);
1238
1239 cp_stop_hw(cp);
1240
1241 spin_unlock_irqrestore(&cp->lock, flags);
1242
Francois Romieua69afe32012-03-09 11:58:08 +01001243 free_irq(cp->pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245 cp_free_rings(cp);
1246 return 0;
1247}
1248
Francois Romieu9030c0d2007-07-13 23:05:35 +02001249static void cp_tx_timeout(struct net_device *dev)
1250{
1251 struct cp_private *cp = netdev_priv(dev);
1252 unsigned long flags;
1253 int rc;
1254
Joe Perchesb4f18b32010-02-17 15:01:48 +00001255 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1256 cpr8(Cmd), cpr16(CpCmd),
1257 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001258
1259 spin_lock_irqsave(&cp->lock, flags);
1260
1261 cp_stop_hw(cp);
1262 cp_clean_rings(cp);
1263 rc = cp_init_rings(cp);
1264 cp_start_hw(cp);
David Woodhouse7a8a8e72015-09-18 00:21:54 +01001265 __cp_set_rx_mode(dev);
David Woodhouseaaa00622015-09-23 09:43:41 +01001266 cpw16_f(IntrMask, cp_norx_intr_mask);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001267
1268 netif_wake_queue(dev);
David Woodhouseaaa00622015-09-23 09:43:41 +01001269 napi_schedule_irqoff(&cp->napi);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001270
1271 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001272}
1273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274static int cp_change_mtu(struct net_device *dev, int new_mtu)
1275{
1276 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
1278 /* check for invalid MTU, according to hardware limits */
1279 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1280 return -EINVAL;
1281
1282 /* if network interface not up, no need for complexity */
1283 if (!netif_running(dev)) {
1284 dev->mtu = new_mtu;
1285 cp_set_rxbufsize(cp); /* set new rx buf size */
1286 return 0;
1287 }
1288
John Greenecb64edb2012-12-03 06:19:33 +00001289 /* network IS up, close it, reset MTU, and come up again. */
1290 cp_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 dev->mtu = new_mtu;
John Greenecb64edb2012-12-03 06:19:33 +00001292 cp_set_rxbufsize(cp);
1293 return cp_open(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Arjan van de Venf71e1302006-03-03 21:33:57 -05001296static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 BasicModeCtrl,
1298 BasicModeStatus,
1299 0,
1300 0,
1301 NWayAdvert,
1302 NWayLPAR,
1303 NWayExpansion,
1304 0
1305};
1306
1307static int mdio_read(struct net_device *dev, int phy_id, int location)
1308{
1309 struct cp_private *cp = netdev_priv(dev);
1310
1311 return location < 8 && mii_2_8139_map[location] ?
1312 readw(cp->regs + mii_2_8139_map[location]) : 0;
1313}
1314
1315
1316static void mdio_write(struct net_device *dev, int phy_id, int location,
1317 int value)
1318{
1319 struct cp_private *cp = netdev_priv(dev);
1320
1321 if (location == 0) {
1322 cpw8(Cfg9346, Cfg9346_Unlock);
1323 cpw16(BasicModeCtrl, value);
1324 cpw8(Cfg9346, Cfg9346_Lock);
1325 } else if (location < 8 && mii_2_8139_map[location])
1326 cpw16(mii_2_8139_map[location], value);
1327}
1328
1329/* Set the ethtool Wake-on-LAN settings */
1330static int netdev_set_wol (struct cp_private *cp,
1331 const struct ethtool_wolinfo *wol)
1332{
1333 u8 options;
1334
1335 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1336 /* If WOL is being disabled, no need for complexity */
1337 if (wol->wolopts) {
1338 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1339 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1340 }
1341
1342 cpw8 (Cfg9346, Cfg9346_Unlock);
1343 cpw8 (Config3, options);
1344 cpw8 (Cfg9346, Cfg9346_Lock);
1345
1346 options = 0; /* Paranoia setting */
1347 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1348 /* If WOL is being disabled, no need for complexity */
1349 if (wol->wolopts) {
1350 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1351 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1352 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1353 }
1354
1355 cpw8 (Config5, options);
1356
1357 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1358
1359 return 0;
1360}
1361
1362/* Get the ethtool Wake-on-LAN settings */
1363static void netdev_get_wol (struct cp_private *cp,
1364 struct ethtool_wolinfo *wol)
1365{
1366 u8 options;
1367
1368 wol->wolopts = 0; /* Start from scratch */
1369 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1370 WAKE_MCAST | WAKE_UCAST;
1371 /* We don't need to go on if WOL is disabled */
1372 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001373
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 options = cpr8 (Config3);
1375 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1376 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1377
1378 options = 0; /* Paranoia setting */
1379 options = cpr8 (Config5);
1380 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1381 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1382 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1383}
1384
1385static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1386{
1387 struct cp_private *cp = netdev_priv(dev);
1388
Rick Jones68aad782011-11-07 13:29:27 +00001389 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1390 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1391 strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392}
1393
Rick Jones1d0861a2011-10-07 06:42:21 +00001394static void cp_get_ringparam(struct net_device *dev,
1395 struct ethtool_ringparam *ring)
1396{
1397 ring->rx_max_pending = CP_RX_RING_SIZE;
1398 ring->tx_max_pending = CP_TX_RING_SIZE;
1399 ring->rx_pending = CP_RX_RING_SIZE;
1400 ring->tx_pending = CP_TX_RING_SIZE;
1401}
1402
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403static int cp_get_regs_len(struct net_device *dev)
1404{
1405 return CP_REGS_SIZE;
1406}
1407
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001408static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001410 switch (sset) {
1411 case ETH_SS_STATS:
1412 return CP_NUM_STATS;
1413 default:
1414 return -EOPNOTSUPP;
1415 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416}
1417
1418static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1419{
1420 struct cp_private *cp = netdev_priv(dev);
1421 int rc;
1422 unsigned long flags;
1423
1424 spin_lock_irqsave(&cp->lock, flags);
1425 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1426 spin_unlock_irqrestore(&cp->lock, flags);
1427
1428 return rc;
1429}
1430
1431static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1432{
1433 struct cp_private *cp = netdev_priv(dev);
1434 int rc;
1435 unsigned long flags;
1436
1437 spin_lock_irqsave(&cp->lock, flags);
1438 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1439 spin_unlock_irqrestore(&cp->lock, flags);
1440
1441 return rc;
1442}
1443
1444static int cp_nway_reset(struct net_device *dev)
1445{
1446 struct cp_private *cp = netdev_priv(dev);
1447 return mii_nway_restart(&cp->mii_if);
1448}
1449
1450static u32 cp_get_msglevel(struct net_device *dev)
1451{
1452 struct cp_private *cp = netdev_priv(dev);
1453 return cp->msg_enable;
1454}
1455
1456static void cp_set_msglevel(struct net_device *dev, u32 value)
1457{
1458 struct cp_private *cp = netdev_priv(dev);
1459 cp->msg_enable = value;
1460}
1461
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001462static int cp_set_features(struct net_device *dev, netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463{
1464 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001465 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Michał Mirosław044a8902011-04-09 00:58:18 +00001467 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1468 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Michał Mirosław044a8902011-04-09 00:58:18 +00001470 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Michał Mirosław044a8902011-04-09 00:58:18 +00001472 if (features & NETIF_F_RXCSUM)
1473 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001475 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Patrick McHardyf6469682013-04-19 02:04:27 +00001477 if (features & NETIF_F_HW_VLAN_CTAG_RX)
françois romieu6864ddb2011-07-15 00:21:44 +00001478 cp->cpcmd |= RxVlanOn;
1479 else
1480 cp->cpcmd &= ~RxVlanOn;
1481
Michał Mirosław044a8902011-04-09 00:58:18 +00001482 cpw16_f(CpCmd, cp->cpcmd);
1483 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
1485 return 0;
1486}
1487
1488static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1489 void *p)
1490{
1491 struct cp_private *cp = netdev_priv(dev);
1492 unsigned long flags;
1493
1494 if (regs->len < CP_REGS_SIZE)
1495 return /* -EINVAL */;
1496
1497 regs->version = CP_REGS_VER;
1498
1499 spin_lock_irqsave(&cp->lock, flags);
1500 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1501 spin_unlock_irqrestore(&cp->lock, flags);
1502}
1503
1504static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1505{
1506 struct cp_private *cp = netdev_priv(dev);
1507 unsigned long flags;
1508
1509 spin_lock_irqsave (&cp->lock, flags);
1510 netdev_get_wol (cp, wol);
1511 spin_unlock_irqrestore (&cp->lock, flags);
1512}
1513
1514static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1515{
1516 struct cp_private *cp = netdev_priv(dev);
1517 unsigned long flags;
1518 int rc;
1519
1520 spin_lock_irqsave (&cp->lock, flags);
1521 rc = netdev_set_wol (cp, wol);
1522 spin_unlock_irqrestore (&cp->lock, flags);
1523
1524 return rc;
1525}
1526
1527static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1528{
1529 switch (stringset) {
1530 case ETH_SS_STATS:
1531 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1532 break;
1533 default:
1534 BUG();
1535 break;
1536 }
1537}
1538
1539static void cp_get_ethtool_stats (struct net_device *dev,
1540 struct ethtool_stats *estats, u64 *tmp_stats)
1541{
1542 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001543 struct cp_dma_stats *nic_stats;
1544 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 int i;
1546
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001547 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1548 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001549 if (!nic_stats)
1550 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001553 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001554 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 cpr32(StatsAddr);
1556
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001557 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 if ((cpr32(StatsAddr) & DumpStats) == 0)
1559 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001560 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001562 cpw32(StatsAddr, 0);
1563 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001564 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001567 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1568 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1569 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1570 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1571 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1572 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1573 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1574 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1575 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1576 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1577 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1578 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1579 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001581 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001582
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001583 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584}
1585
Jeff Garzik7282d492006-09-13 14:30:00 -04001586static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 .get_drvinfo = cp_get_drvinfo,
1588 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001589 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 .get_settings = cp_get_settings,
1591 .set_settings = cp_set_settings,
1592 .nway_reset = cp_nway_reset,
1593 .get_link = ethtool_op_get_link,
1594 .get_msglevel = cp_get_msglevel,
1595 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 .get_regs = cp_get_regs,
1597 .get_wol = cp_get_wol,
1598 .set_wol = cp_set_wol,
1599 .get_strings = cp_get_strings,
1600 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001601 .get_eeprom_len = cp_get_eeprom_len,
1602 .get_eeprom = cp_get_eeprom,
1603 .set_eeprom = cp_set_eeprom,
Rick Jones1d0861a2011-10-07 06:42:21 +00001604 .get_ringparam = cp_get_ringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605};
1606
1607static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1608{
1609 struct cp_private *cp = netdev_priv(dev);
1610 int rc;
1611 unsigned long flags;
1612
1613 if (!netif_running(dev))
1614 return -EINVAL;
1615
1616 spin_lock_irqsave(&cp->lock, flags);
1617 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1618 spin_unlock_irqrestore(&cp->lock, flags);
1619 return rc;
1620}
1621
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001622static int cp_set_mac_address(struct net_device *dev, void *p)
1623{
1624 struct cp_private *cp = netdev_priv(dev);
1625 struct sockaddr *addr = p;
1626
1627 if (!is_valid_ether_addr(addr->sa_data))
1628 return -EADDRNOTAVAIL;
1629
1630 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1631
1632 spin_lock_irq(&cp->lock);
1633
1634 cpw8_f(Cfg9346, Cfg9346_Unlock);
1635 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1636 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1637 cpw8_f(Cfg9346, Cfg9346_Lock);
1638
1639 spin_unlock_irq(&cp->lock);
1640
1641 return 0;
1642}
1643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644/* Serial EEPROM section. */
1645
1646/* EEPROM_Ctrl bits. */
1647#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1648#define EE_CS 0x08 /* EEPROM chip select. */
1649#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1650#define EE_WRITE_0 0x00
1651#define EE_WRITE_1 0x02
1652#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1653#define EE_ENB (0x80 | EE_CS)
1654
1655/* Delay between EEPROM clock transitions.
1656 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1657 */
1658
Jason Wang7d03f5a2011-12-30 23:44:33 +00001659#define eeprom_delay() readb(ee_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001662#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663#define EE_WRITE_CMD (5)
1664#define EE_READ_CMD (6)
1665#define EE_ERASE_CMD (7)
1666
Philip Craig722fdb32006-06-21 11:33:27 +10001667#define EE_EWDS_ADDR (0)
1668#define EE_WRAL_ADDR (1)
1669#define EE_ERAL_ADDR (2)
1670#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Philip Craig722fdb32006-06-21 11:33:27 +10001672#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1673
1674static void eeprom_cmd_start(void __iomem *ee_addr)
1675{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 writeb (EE_ENB & ~EE_CS, ee_addr);
1677 writeb (EE_ENB, ee_addr);
1678 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001679}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Philip Craig722fdb32006-06-21 11:33:27 +10001681static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1682{
1683 int i;
1684
1685 /* Shift the command bits out. */
1686 for (i = cmd_len - 1; i >= 0; i--) {
1687 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 writeb (EE_ENB | dataval, ee_addr);
1689 eeprom_delay ();
1690 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1691 eeprom_delay ();
1692 }
1693 writeb (EE_ENB, ee_addr);
1694 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001695}
1696
1697static void eeprom_cmd_end(void __iomem *ee_addr)
1698{
Jason Wang0bc777bc2012-05-31 18:19:48 +00001699 writeb(0, ee_addr);
Philip Craig722fdb32006-06-21 11:33:27 +10001700 eeprom_delay ();
1701}
1702
1703static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1704 int addr_len)
1705{
1706 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1707
1708 eeprom_cmd_start(ee_addr);
1709 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1710 eeprom_cmd_end(ee_addr);
1711}
1712
1713static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1714{
1715 int i;
1716 u16 retval = 0;
1717 void __iomem *ee_addr = ioaddr + Cfg9346;
1718 int read_cmd = location | (EE_READ_CMD << addr_len);
1719
1720 eeprom_cmd_start(ee_addr);
1721 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 for (i = 16; i > 0; i--) {
1724 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1725 eeprom_delay ();
1726 retval =
1727 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1728 0);
1729 writeb (EE_ENB, ee_addr);
1730 eeprom_delay ();
1731 }
1732
Philip Craig722fdb32006-06-21 11:33:27 +10001733 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
1735 return retval;
1736}
1737
Philip Craig722fdb32006-06-21 11:33:27 +10001738static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1739 int addr_len)
1740{
1741 int i;
1742 void __iomem *ee_addr = ioaddr + Cfg9346;
1743 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1744
1745 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1746
1747 eeprom_cmd_start(ee_addr);
1748 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1749 eeprom_cmd(ee_addr, val, 16);
1750 eeprom_cmd_end(ee_addr);
1751
1752 eeprom_cmd_start(ee_addr);
1753 for (i = 0; i < 20000; i++)
1754 if (readb(ee_addr) & EE_DATA_READ)
1755 break;
1756 eeprom_cmd_end(ee_addr);
1757
1758 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1759}
1760
1761static int cp_get_eeprom_len(struct net_device *dev)
1762{
1763 struct cp_private *cp = netdev_priv(dev);
1764 int size;
1765
1766 spin_lock_irq(&cp->lock);
1767 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1768 spin_unlock_irq(&cp->lock);
1769
1770 return size;
1771}
1772
1773static int cp_get_eeprom(struct net_device *dev,
1774 struct ethtool_eeprom *eeprom, u8 *data)
1775{
1776 struct cp_private *cp = netdev_priv(dev);
1777 unsigned int addr_len;
1778 u16 val;
1779 u32 offset = eeprom->offset >> 1;
1780 u32 len = eeprom->len;
1781 u32 i = 0;
1782
1783 eeprom->magic = CP_EEPROM_MAGIC;
1784
1785 spin_lock_irq(&cp->lock);
1786
1787 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1788
1789 if (eeprom->offset & 1) {
1790 val = read_eeprom(cp->regs, offset, addr_len);
1791 data[i++] = (u8)(val >> 8);
1792 offset++;
1793 }
1794
1795 while (i < len - 1) {
1796 val = read_eeprom(cp->regs, offset, addr_len);
1797 data[i++] = (u8)val;
1798 data[i++] = (u8)(val >> 8);
1799 offset++;
1800 }
1801
1802 if (i < len) {
1803 val = read_eeprom(cp->regs, offset, addr_len);
1804 data[i] = (u8)val;
1805 }
1806
1807 spin_unlock_irq(&cp->lock);
1808 return 0;
1809}
1810
1811static int cp_set_eeprom(struct net_device *dev,
1812 struct ethtool_eeprom *eeprom, u8 *data)
1813{
1814 struct cp_private *cp = netdev_priv(dev);
1815 unsigned int addr_len;
1816 u16 val;
1817 u32 offset = eeprom->offset >> 1;
1818 u32 len = eeprom->len;
1819 u32 i = 0;
1820
1821 if (eeprom->magic != CP_EEPROM_MAGIC)
1822 return -EINVAL;
1823
1824 spin_lock_irq(&cp->lock);
1825
1826 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1827
1828 if (eeprom->offset & 1) {
1829 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1830 val |= (u16)data[i++] << 8;
1831 write_eeprom(cp->regs, offset, val, addr_len);
1832 offset++;
1833 }
1834
1835 while (i < len - 1) {
1836 val = (u16)data[i++];
1837 val |= (u16)data[i++] << 8;
1838 write_eeprom(cp->regs, offset, val, addr_len);
1839 offset++;
1840 }
1841
1842 if (i < len) {
1843 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1844 val |= (u16)data[i];
1845 write_eeprom(cp->regs, offset, val, addr_len);
1846 }
1847
1848 spin_unlock_irq(&cp->lock);
1849 return 0;
1850}
1851
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852/* Put the board into D3cold state and wait for WakeUp signal */
1853static void cp_set_d3_state (struct cp_private *cp)
1854{
Yijing Wang1ca01512013-06-27 20:53:42 +08001855 pci_enable_wake(cp->pdev, PCI_D0, 1); /* Enable PME# generation */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 pci_set_power_state (cp->pdev, PCI_D3hot);
1857}
1858
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001859static const struct net_device_ops cp_netdev_ops = {
1860 .ndo_open = cp_open,
1861 .ndo_stop = cp_close,
1862 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001863 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001864 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001865 .ndo_get_stats = cp_get_stats,
1866 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001867 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001868 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001869 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001870 .ndo_change_mtu = cp_change_mtu,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001871
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001872#ifdef CONFIG_NET_POLL_CONTROLLER
1873 .ndo_poll_controller = cp_poll_controller,
1874#endif
1875};
1876
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1878{
1879 struct net_device *dev;
1880 struct cp_private *cp;
1881 int rc;
1882 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001883 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Varka Bhadram5490c272014-07-23 09:19:48 +05301886 pr_info_once("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001889 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001890 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001891 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1892 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 return -ENODEV;
1894 }
1895
1896 dev = alloc_etherdev(sizeof(struct cp_private));
1897 if (!dev)
1898 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 SET_NETDEV_DEV(dev, &pdev->dev);
1900
1901 cp = netdev_priv(dev);
1902 cp->pdev = pdev;
1903 cp->dev = dev;
1904 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1905 spin_lock_init (&cp->lock);
1906 cp->mii_if.dev = dev;
1907 cp->mii_if.mdio_read = mdio_read;
1908 cp->mii_if.mdio_write = mdio_write;
1909 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1910 cp->mii_if.phy_id_mask = 0x1f;
1911 cp->mii_if.reg_num_mask = 0x1f;
1912 cp_set_rxbufsize(cp);
1913
1914 rc = pci_enable_device(pdev);
1915 if (rc)
1916 goto err_out_free;
1917
1918 rc = pci_set_mwi(pdev);
1919 if (rc)
1920 goto err_out_disable;
1921
1922 rc = pci_request_regions(pdev, DRV_NAME);
1923 if (rc)
1924 goto err_out_mwi;
1925
1926 pciaddr = pci_resource_start(pdev, 1);
1927 if (!pciaddr) {
1928 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001929 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 goto err_out_res;
1931 }
1932 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1933 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001934 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001935 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 goto err_out_res;
1937 }
1938
1939 /* Configure DMA attributes. */
1940 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001941 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1942 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 pci_using_dac = 1;
1944 } else {
1945 pci_using_dac = 0;
1946
Yang Hongyang284901a2009-04-06 19:01:15 -07001947 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001949 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001950 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 goto err_out_res;
1952 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001953 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001955 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001956 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 goto err_out_res;
1958 }
1959 }
1960
1961 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1962 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1963
Michał Mirosław044a8902011-04-09 00:58:18 +00001964 dev->features |= NETIF_F_RXCSUM;
1965 dev->hw_features |= NETIF_F_RXCSUM;
1966
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 regs = ioremap(pciaddr, CP_REGS_SIZE);
1968 if (!regs) {
1969 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001970 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001971 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001972 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 goto err_out_res;
1974 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 cp->regs = regs;
1976
1977 cp_stop_hw(cp);
1978
1979 /* read MAC address from EEPROM */
1980 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1981 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001982 ((__le16 *) (dev->dev_addr))[i] =
1983 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001985 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001986 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Patrick McHardyf6469682013-04-19 02:04:27 +00001990 dev->features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991
1992 if (pci_using_dac)
1993 dev->features |= NETIF_F_HIGHDMA;
1994
Michał Mirosław044a8902011-04-09 00:58:18 +00001995 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001996 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00001997 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
françois romieu6864ddb2011-07-15 00:21:44 +00001998 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1999 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 rc = register_netdev(dev);
2002 if (rc)
2003 goto err_out_iomap;
2004
Francois Romieua69afe32012-03-09 11:58:08 +01002005 netdev_info(dev, "RTL-8139C+ at 0x%p, %pM, IRQ %d\n",
2006 regs, dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007
2008 pci_set_drvdata(pdev, dev);
2009
2010 /* enable busmastering and memory-write-invalidate */
2011 pci_set_master(pdev);
2012
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002013 if (cp->wol_enabled)
2014 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
2016 return 0;
2017
2018err_out_iomap:
2019 iounmap(regs);
2020err_out_res:
2021 pci_release_regions(pdev);
2022err_out_mwi:
2023 pci_clear_mwi(pdev);
2024err_out_disable:
2025 pci_disable_device(pdev);
2026err_out_free:
2027 free_netdev(dev);
2028 return rc;
2029}
2030
2031static void cp_remove_one (struct pci_dev *pdev)
2032{
2033 struct net_device *dev = pci_get_drvdata(pdev);
2034 struct cp_private *cp = netdev_priv(dev);
2035
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 unregister_netdev(dev);
2037 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002038 if (cp->wol_enabled)
2039 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 pci_release_regions(pdev);
2041 pci_clear_mwi(pdev);
2042 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 free_netdev(dev);
2044}
2045
2046#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002047static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048{
François Romieu7668a492006-08-15 20:10:57 +02002049 struct net_device *dev = pci_get_drvdata(pdev);
2050 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 unsigned long flags;
2052
François Romieu7668a492006-08-15 20:10:57 +02002053 if (!netif_running(dev))
2054 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
2056 netif_device_detach (dev);
2057 netif_stop_queue (dev);
2058
2059 spin_lock_irqsave (&cp->lock, flags);
2060
2061 /* Disable Rx and Tx */
2062 cpw16 (IntrMask, 0);
2063 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2064
2065 spin_unlock_irqrestore (&cp->lock, flags);
2066
Francois Romieu576cfa92006-02-27 23:15:06 +01002067 pci_save_state(pdev);
2068 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2069 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
2071 return 0;
2072}
2073
2074static int cp_resume (struct pci_dev *pdev)
2075{
Francois Romieu576cfa92006-02-27 23:15:06 +01002076 struct net_device *dev = pci_get_drvdata (pdev);
2077 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002078 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079
Francois Romieu576cfa92006-02-27 23:15:06 +01002080 if (!netif_running(dev))
2081 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
2083 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002084
2085 pci_set_power_state(pdev, PCI_D0);
2086 pci_restore_state(pdev);
2087 pci_enable_wake(pdev, PCI_D0, 0);
2088
2089 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2090 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 cp_init_hw (cp);
Jason Wanga8c9cb12012-04-11 22:10:54 +00002092 cp_enable_irq(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002094
2095 spin_lock_irqsave (&cp->lock, flags);
2096
Richard Knutsson2501f842007-05-19 22:26:40 +02002097 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002098
2099 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 return 0;
2102}
2103#endif /* CONFIG_PM */
2104
Varka Bhadram96b3bff2014-07-23 09:19:49 +05302105static const struct pci_device_id cp_pci_tbl[] = {
2106 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
2107 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
2108 { },
2109};
2110MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
2111
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112static struct pci_driver cp_driver = {
2113 .name = DRV_NAME,
2114 .id_table = cp_pci_tbl,
2115 .probe = cp_init_one,
2116 .remove = cp_remove_one,
2117#ifdef CONFIG_PM
2118 .resume = cp_resume,
2119 .suspend = cp_suspend,
2120#endif
2121};
2122
Varka Bhadram5490c272014-07-23 09:19:48 +05302123module_pci_driver(cp_driver);