blob: 12920968684874045032360171e16366c063ea04 [file] [log] [blame]
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25#ifndef __AMDGPU_PSP_H__
26#define __AMDGPU_PSP_H__
27
28#include "amdgpu.h"
29#include "psp_gfx_if.h"
30
31#define PSP_FENCE_BUFFER_SIZE 0x1000
32#define PSP_CMD_BUFFER_SIZE 0x1000
Huang Rui0e5ca0d2017-03-03 18:37:23 -050033#define PSP_ASD_SHARED_MEM_SIZE 0x4000
Huang Rui53a5cf52017-03-21 16:51:00 +080034#define PSP_1_MEG 0x100000
Huang Rui0e5ca0d2017-03-03 18:37:23 -050035
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050036struct psp_context;
37
Huang Rui0e5ca0d2017-03-03 18:37:23 -050038enum psp_ring_type
39{
40 PSP_RING_TYPE__INVALID = 0,
41 /*
42 * These values map to the way the PSP kernel identifies the
43 * rings.
44 */
45 PSP_RING_TYPE__UM = 1, /* User mode ring (formerly called RBI) */
46 PSP_RING_TYPE__KM = 2 /* Kernel mode ring (formerly called GPCOM) */
47};
48
49struct psp_ring
50{
51 enum psp_ring_type ring_type;
52 struct psp_gfx_rb_frame *ring_mem;
53 uint64_t ring_mem_mc_addr;
54 void *ring_mem_handle;
55 uint32_t ring_size;
56};
57
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050058struct psp_funcs
Huang Rui0e5ca0d2017-03-03 18:37:23 -050059{
Huang Rui0e5ca0d2017-03-03 18:37:23 -050060 int (*init_microcode)(struct psp_context *psp);
61 int (*bootloader_load_sysdrv)(struct psp_context *psp);
62 int (*bootloader_load_sos)(struct psp_context *psp);
63 int (*prep_cmd_buf)(struct amdgpu_firmware_info *ucode,
64 struct psp_gfx_cmd_resp *cmd);
65 int (*ring_init)(struct psp_context *psp, enum psp_ring_type ring_type);
Huang Ruibe70bbd2017-03-21 18:36:57 +080066 int (*ring_create)(struct psp_context *psp, enum psp_ring_type ring_type);
Evan Quan4ef72452017-09-08 13:04:52 +080067 int (*ring_stop)(struct psp_context *psp,
68 enum psp_ring_type ring_type);
Trigger Huange3c5e982017-04-17 08:50:18 -040069 int (*ring_destroy)(struct psp_context *psp,
70 enum psp_ring_type ring_type);
Huang Rui0e5ca0d2017-03-03 18:37:23 -050071 int (*cmd_submit)(struct psp_context *psp, struct amdgpu_firmware_info *ucode,
72 uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr, int index);
73 bool (*compare_sram_data)(struct psp_context *psp,
74 struct amdgpu_firmware_info *ucode,
75 enum AMDGPU_UCODE_ID ucode_type);
76 bool (*smu_reload_quirk)(struct psp_context *psp);
Ken Wang98512bb2017-09-14 16:25:19 +080077 int (*mode1_reset)(struct psp_context *psp);
Alex Deuchere7f9ccb2018-01-23 16:17:24 -050078};
79
80struct psp_context
81{
82 struct amdgpu_device *adev;
83 struct psp_ring km_ring;
84 struct psp_gfx_cmd_resp *cmd;
85
86 const struct psp_funcs *funcs;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050087
Huang Rui53a5cf52017-03-21 16:51:00 +080088 /* fence buffer */
89 struct amdgpu_bo *fw_pri_bo;
90 uint64_t fw_pri_mc_addr;
91 void *fw_pri_buf;
92
Huang Rui0e5ca0d2017-03-03 18:37:23 -050093 /* sos firmware */
94 const struct firmware *sos_fw;
95 uint32_t sos_fw_version;
96 uint32_t sos_feature_version;
97 uint32_t sys_bin_size;
98 uint32_t sos_bin_size;
99 uint8_t *sys_start_addr;
100 uint8_t *sos_start_addr;
101
102 /* tmr buffer */
103 struct amdgpu_bo *tmr_bo;
104 uint64_t tmr_mc_addr;
105 void *tmr_buf;
106
Huang Ruif5cfef92017-03-21 18:02:04 +0800107 /* asd firmware and buffer */
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500108 const struct firmware *asd_fw;
109 uint32_t asd_fw_version;
110 uint32_t asd_feature_version;
111 uint32_t asd_ucode_size;
112 uint8_t *asd_start_addr;
Huang Ruif5cfef92017-03-21 18:02:04 +0800113 struct amdgpu_bo *asd_shared_bo;
114 uint64_t asd_shared_mc_addr;
115 void *asd_shared_buf;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500116
117 /* fence buffer */
118 struct amdgpu_bo *fence_buf_bo;
119 uint64_t fence_buf_mc_addr;
120 void *fence_buf;
Huang Ruia1952da2017-06-11 18:57:08 +0800121
122 /* cmd buffer */
123 struct amdgpu_bo *cmd_buf_bo;
124 uint64_t cmd_buf_mc_addr;
125 struct psp_gfx_cmd_resp *cmd_buf_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500126};
127
128struct amdgpu_psp_funcs {
129 bool (*check_fw_loading_status)(struct amdgpu_device *adev,
130 enum AMDGPU_UCODE_ID);
131};
132
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500133#define psp_prep_cmd_buf(ucode, type) (psp)->funcs->prep_cmd_buf((ucode), (type))
134#define psp_ring_init(psp, type) (psp)->funcs->ring_init((psp), (type))
135#define psp_ring_create(psp, type) (psp)->funcs->ring_create((psp), (type))
136#define psp_ring_stop(psp, type) (psp)->funcs->ring_stop((psp), (type))
137#define psp_ring_destroy(psp, type) ((psp)->funcs->ring_destroy((psp), (type)))
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500138#define psp_cmd_submit(psp, ucode, cmd_mc, fence_mc, index) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500139 (psp)->funcs->cmd_submit((psp), (ucode), (cmd_mc), (fence_mc), (index))
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500140#define psp_compare_sram_data(psp, ucode, type) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500141 (psp)->funcs->compare_sram_data((psp), (ucode), (type))
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500142#define psp_init_microcode(psp) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500143 ((psp)->funcs->init_microcode ? (psp)->funcs->init_microcode((psp)) : 0)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500144#define psp_bootloader_load_sysdrv(psp) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500145 ((psp)->funcs->bootloader_load_sysdrv ? (psp)->funcs->bootloader_load_sysdrv((psp)) : 0)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500146#define psp_bootloader_load_sos(psp) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500147 ((psp)->funcs->bootloader_load_sos ? (psp)->funcs->bootloader_load_sos((psp)) : 0)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500148#define psp_smu_reload_quirk(psp) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500149 ((psp)->funcs->smu_reload_quirk ? (psp)->funcs->smu_reload_quirk((psp)) : false)
Ken Wang98512bb2017-09-14 16:25:19 +0800150#define psp_mode1_reset(psp) \
Alex Deuchere7f9ccb2018-01-23 16:17:24 -0500151 ((psp)->funcs->mode1_reset ? (psp)->funcs->mode1_reset((psp)) : false)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500152
153extern const struct amd_ip_funcs psp_ip_funcs;
154
155extern const struct amdgpu_ip_block_version psp_v3_1_ip_block;
156extern int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
157 uint32_t field_val, uint32_t mask, bool check_changed);
158
Huang Ruidfbd6432016-12-16 10:01:55 +0800159extern const struct amdgpu_ip_block_version psp_v10_0_ip_block;
160
Alex Deucherf75a9a52018-01-23 16:27:31 -0500161int psp_gpu_reset(struct amdgpu_device *adev);
162
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500163#endif