blob: baccf35621c06cb3fcfe2a136ecedd6f0ed9d31a [file] [log] [blame]
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001/*
2 * pgtable.h: SpitFire page table operations.
3 *
4 * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
6 */
7
8#ifndef _SPARC64_PGTABLE_H
9#define _SPARC64_PGTABLE_H
10
11/* This file contains the functions and defines necessary to modify and use
12 * the SpitFire page tables.
13 */
14
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070015#include <linux/compiler.h>
16#include <linux/const.h>
17#include <asm/types.h>
18#include <asm/spitfire.h>
19#include <asm/asi.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070020#include <asm/page.h>
21#include <asm/processor.h>
22
Aaro Koskinen2533e822012-04-01 08:54:38 +000023#include <asm-generic/pgtable-nopud.h>
24
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070025/* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
26 * The page copy blockops can use 0x6000000 to 0x8000000.
27 * The TSB is mapped in the 0x8000000 to 0xa000000 range.
28 * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
29 * The vmalloc area spans 0x100000000 to 0x200000000.
30 * Since modules need to be in the lowest 32-bits of the address space,
31 * we place them right before the OBP area from 0x10000000 to 0xf0000000.
32 * There is a single static kernel PMD which maps from 0x0 to address
33 * 0x400000000.
34 */
35#define TLBTEMP_BASE _AC(0x0000000006000000,UL)
36#define TSBMAP_BASE _AC(0x0000000008000000,UL)
37#define MODULES_VADDR _AC(0x0000000010000000,UL)
38#define MODULES_LEN _AC(0x00000000e0000000,UL)
39#define MODULES_END _AC(0x00000000f0000000,UL)
40#define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
41#define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
42#define VMALLOC_START _AC(0x0000000100000000,UL)
David S. Miller1b6b9d62009-09-28 14:39:58 -070043#define VMALLOC_END _AC(0x0000010000000000,UL)
44#define VMEMMAP_BASE _AC(0x0000010000000000,UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070045
46#define vmemmap ((struct page *)VMEMMAP_BASE)
47
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070048/* PMD_SHIFT determines the size of the area a second-level page
49 * table can map
50 */
David S. Miller37b3a8f2013-09-25 13:48:49 -070051#define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070052#define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
53#define PMD_MASK (~(PMD_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070054#define PMD_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070055
56/* PGDIR_SHIFT determines what a third-level page table entry can map */
David S. Miller37b3a8f2013-09-25 13:48:49 -070057#define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3) + PMD_BITS)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070058#define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
59#define PGDIR_MASK (~(PGDIR_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070060#define PGDIR_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070061
David S. Miller2b779332013-09-25 14:33:16 -070062#if (PGDIR_SHIFT + PGDIR_BITS) != 43
David Miller56a70b82012-10-08 16:34:20 -070063#error Page table parameters do not cover virtual address space properly.
64#endif
65
David Miller9e695d22012-10-08 16:34:29 -070066#if (PMD_SHIFT != HPAGE_SHIFT)
67#error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
68#endif
69
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070070#ifndef __ASSEMBLY__
71
72#include <linux/sched.h>
73
David S. Miller26cf4322014-04-29 13:03:27 -070074extern unsigned long sparc64_valid_addr_bitmap[];
75
76/* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
77static inline bool __kern_addr_valid(unsigned long paddr)
78{
79 if ((paddr >> MAX_PHYS_ADDRESS_BITS) != 0UL)
80 return false;
81 return test_bit(paddr >> ILOG2_4MB, sparc64_valid_addr_bitmap);
82}
83
84static inline bool kern_addr_valid(unsigned long addr)
85{
86 unsigned long paddr = __pa(addr);
87
88 return __kern_addr_valid(paddr);
89}
90
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070091/* Entries per page directory level. */
David S. Miller37b3a8f2013-09-25 13:48:49 -070092#define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070093#define PTRS_PER_PMD (1UL << PMD_BITS)
94#define PTRS_PER_PGD (1UL << PGDIR_BITS)
95
96/* Kernel has a separate 44bit address space. */
97#define FIRST_USER_ADDRESS 0
98
99#define pte_ERROR(e) __builtin_trap()
100#define pmd_ERROR(e) __builtin_trap()
101#define pgd_ERROR(e) __builtin_trap()
102
103#endif /* !(__ASSEMBLY__) */
104
105/* PTE bits which are the same in SUN4U and SUN4V format. */
106#define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
107#define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
David S. Miller683d2fa2011-07-25 17:12:21 -0700108#define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700109#define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
David S. Miller683d2fa2011-07-25 17:12:21 -0700110
111/* Advertise support for _PAGE_SPECIAL */
112#define __HAVE_ARCH_PTE_SPECIAL
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700113
114/* SUN4U pte bits... */
115#define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
116#define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
117#define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
118#define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
119#define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
120#define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
121#define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
David S. Miller683d2fa2011-07-25 17:12:21 -0700122#define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700123#define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700124#define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
125#define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
126#define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
127#define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
128#define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
129#define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
130#define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
131#define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
132#define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
133#define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
134#define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
135#define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
136#define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
137#define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
138#define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
139#define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
140#define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
141#define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
142#define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
143#define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
144#define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
145
146/* SUN4V pte bits... */
147#define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
148#define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
149#define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
150#define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
151#define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
152#define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
David S. Miller683d2fa2011-07-25 17:12:21 -0700153#define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700154#define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700155#define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
156#define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
157#define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
158#define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
159#define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
160#define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
161#define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
162#define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
163#define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
164#define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
165#define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
166#define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
167#define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
168#define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
169#define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
170#define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
171#define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
172#define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
173#define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
174#define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
175#define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
176
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700177#define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
178#define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700179
David S. Miller37b3a8f2013-09-25 13:48:49 -0700180#if REAL_HPAGE_SHIFT != 22
181#error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
182#endif
183
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700184#define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
185#define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700186
187/* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
188#define __P000 __pgprot(0)
189#define __P001 __pgprot(0)
190#define __P010 __pgprot(0)
191#define __P011 __pgprot(0)
192#define __P100 __pgprot(0)
193#define __P101 __pgprot(0)
194#define __P110 __pgprot(0)
195#define __P111 __pgprot(0)
196
197#define __S000 __pgprot(0)
198#define __S001 __pgprot(0)
199#define __S010 __pgprot(0)
200#define __S011 __pgprot(0)
201#define __S100 __pgprot(0)
202#define __S101 __pgprot(0)
203#define __S110 __pgprot(0)
204#define __S111 __pgprot(0)
205
206#ifndef __ASSEMBLY__
207
208extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
209
210extern unsigned long pte_sz_bits(unsigned long size);
211
212extern pgprot_t PAGE_KERNEL;
213extern pgprot_t PAGE_KERNEL_LOCKED;
214extern pgprot_t PAGE_COPY;
215extern pgprot_t PAGE_SHARED;
216
217/* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
218extern unsigned long _PAGE_IE;
219extern unsigned long _PAGE_E;
220extern unsigned long _PAGE_CACHE;
221
222extern unsigned long pg_iobits;
223extern unsigned long _PAGE_ALL_SZ_BITS;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700224
225extern struct page *mem_map_zero;
226#define ZERO_PAGE(vaddr) (mem_map_zero)
227
228/* PFNs are real physical page numbers. However, mem_map only begins to record
229 * per-page information starting at pfn_base. This is to handle systems where
230 * the first physical page in the machine is at some huge physical address,
231 * such as 4GB. This is common on a partitioned E10000, for example.
232 */
233static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
234{
235 unsigned long paddr = pfn << PAGE_SHIFT;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700236
David Miller15b93502012-10-08 16:34:19 -0700237 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
238 return __pte(paddr | pgprot_val(prot));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700239}
240#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
241
David Miller9e695d22012-10-08 16:34:29 -0700242#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David S. Millera7b94032013-09-26 13:45:15 -0700243static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
David Miller9e695d22012-10-08 16:34:29 -0700244{
David S. Millera7b94032013-09-26 13:45:15 -0700245 pte_t pte = pfn_pte(page_nr, pgprot);
246
247 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700248}
David S. Millera7b94032013-09-26 13:45:15 -0700249#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
David Miller9e695d22012-10-08 16:34:29 -0700250#endif
251
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700252/* This one can be done with two shifts. */
253static inline unsigned long pte_pfn(pte_t pte)
254{
255 unsigned long ret;
256
257 __asm__ __volatile__(
258 "\n661: sllx %1, %2, %0\n"
259 " srlx %0, %3, %0\n"
260 " .section .sun4v_2insn_patch, \"ax\"\n"
261 " .word 661b\n"
262 " sllx %1, %4, %0\n"
263 " srlx %0, %5, %0\n"
264 " .previous\n"
265 : "=r" (ret)
266 : "r" (pte_val(pte)),
267 "i" (21), "i" (21 + PAGE_SHIFT),
268 "i" (8), "i" (8 + PAGE_SHIFT));
269
270 return ret;
271}
272#define pte_page(x) pfn_to_page(pte_pfn(x))
273
274static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
275{
276 unsigned long mask, tmp;
277
David S. Millereaf85da2014-04-28 19:11:27 -0700278 /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
279 * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700280 *
281 * Even if we use negation tricks the result is still a 6
282 * instruction sequence, so don't try to play fancy and just
283 * do the most straightforward implementation.
284 *
285 * Note: We encode this into 3 sun4v 2-insn patch sequences.
286 */
287
David Miller15b93502012-10-08 16:34:19 -0700288 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700289 __asm__ __volatile__(
290 "\n661: sethi %%uhi(%2), %1\n"
291 " sethi %%hi(%2), %0\n"
292 "\n662: or %1, %%ulo(%2), %1\n"
293 " or %0, %%lo(%2), %0\n"
294 "\n663: sllx %1, 32, %1\n"
295 " or %0, %1, %0\n"
296 " .section .sun4v_2insn_patch, \"ax\"\n"
297 " .word 661b\n"
298 " sethi %%uhi(%3), %1\n"
299 " sethi %%hi(%3), %0\n"
300 " .word 662b\n"
301 " or %1, %%ulo(%3), %1\n"
302 " or %0, %%lo(%3), %0\n"
303 " .word 663b\n"
304 " sllx %1, 32, %1\n"
305 " or %0, %1, %0\n"
306 " .previous\n"
307 : "=r" (mask), "=r" (tmp)
308 : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
David S. Millereaf85da2014-04-28 19:11:27 -0700309 _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
David S. Millera7b94032013-09-26 13:45:15 -0700310 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700311 "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
David S. Millereaf85da2014-04-28 19:11:27 -0700312 _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
David S. Millera7b94032013-09-26 13:45:15 -0700313 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700314
315 return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
316}
317
David S. Millera7b94032013-09-26 13:45:15 -0700318#ifdef CONFIG_TRANSPARENT_HUGEPAGE
319static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
320{
321 pte_t pte = __pte(pmd_val(pmd));
322
323 pte = pte_modify(pte, newprot);
324
325 return __pmd(pte_val(pte));
326}
327#endif
328
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700329static inline pte_t pgoff_to_pte(unsigned long off)
330{
331 off <<= PAGE_SHIFT;
332
333 __asm__ __volatile__(
334 "\n661: or %0, %2, %0\n"
335 " .section .sun4v_1insn_patch, \"ax\"\n"
336 " .word 661b\n"
337 " or %0, %3, %0\n"
338 " .previous\n"
339 : "=r" (off)
340 : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
341
342 return __pte(off);
343}
344
345static inline pgprot_t pgprot_noncached(pgprot_t prot)
346{
347 unsigned long val = pgprot_val(prot);
348
349 __asm__ __volatile__(
350 "\n661: andn %0, %2, %0\n"
351 " or %0, %3, %0\n"
352 " .section .sun4v_2insn_patch, \"ax\"\n"
353 " .word 661b\n"
354 " andn %0, %4, %0\n"
355 " or %0, %5, %0\n"
356 " .previous\n"
357 : "=r" (val)
358 : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
359 "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
360
361 return __pgprot(val);
362}
363/* Various pieces of code check for platform support by ifdef testing
364 * on "pgprot_noncached". That's broken and should be fixed, but for
365 * now...
366 */
367#define pgprot_noncached pgprot_noncached
368
David S. Millera7b94032013-09-26 13:45:15 -0700369#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700370static inline pte_t pte_mkhuge(pte_t pte)
371{
372 unsigned long mask;
373
374 __asm__ __volatile__(
375 "\n661: sethi %%uhi(%1), %0\n"
376 " sllx %0, 32, %0\n"
377 " .section .sun4v_2insn_patch, \"ax\"\n"
378 " .word 661b\n"
379 " mov %2, %0\n"
380 " nop\n"
381 " .previous\n"
382 : "=r" (mask)
383 : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
384
385 return __pte(pte_val(pte) | mask);
386}
David S. Millera7b94032013-09-26 13:45:15 -0700387#ifdef CONFIG_TRANSPARENT_HUGEPAGE
388static inline pmd_t pmd_mkhuge(pmd_t pmd)
389{
390 pte_t pte = __pte(pmd_val(pmd));
391
392 pte = pte_mkhuge(pte);
393 pte_val(pte) |= _PAGE_PMD_HUGE;
394
395 return __pmd(pte_val(pte));
396}
397#endif
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700398#endif
399
400static inline pte_t pte_mkdirty(pte_t pte)
401{
402 unsigned long val = pte_val(pte), tmp;
403
404 __asm__ __volatile__(
405 "\n661: or %0, %3, %0\n"
406 " nop\n"
407 "\n662: nop\n"
408 " nop\n"
409 " .section .sun4v_2insn_patch, \"ax\"\n"
410 " .word 661b\n"
411 " sethi %%uhi(%4), %1\n"
412 " sllx %1, 32, %1\n"
413 " .word 662b\n"
414 " or %1, %%lo(%4), %1\n"
415 " or %0, %1, %0\n"
416 " .previous\n"
417 : "=r" (val), "=r" (tmp)
418 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
419 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
420
421 return __pte(val);
422}
423
424static inline pte_t pte_mkclean(pte_t pte)
425{
426 unsigned long val = pte_val(pte), tmp;
427
428 __asm__ __volatile__(
429 "\n661: andn %0, %3, %0\n"
430 " nop\n"
431 "\n662: nop\n"
432 " nop\n"
433 " .section .sun4v_2insn_patch, \"ax\"\n"
434 " .word 661b\n"
435 " sethi %%uhi(%4), %1\n"
436 " sllx %1, 32, %1\n"
437 " .word 662b\n"
438 " or %1, %%lo(%4), %1\n"
439 " andn %0, %1, %0\n"
440 " .previous\n"
441 : "=r" (val), "=r" (tmp)
442 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
443 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
444
445 return __pte(val);
446}
447
448static inline pte_t pte_mkwrite(pte_t pte)
449{
450 unsigned long val = pte_val(pte), mask;
451
452 __asm__ __volatile__(
453 "\n661: mov %1, %0\n"
454 " nop\n"
455 " .section .sun4v_2insn_patch, \"ax\"\n"
456 " .word 661b\n"
457 " sethi %%uhi(%2), %0\n"
458 " sllx %0, 32, %0\n"
459 " .previous\n"
460 : "=r" (mask)
461 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
462
463 return __pte(val | mask);
464}
465
466static inline pte_t pte_wrprotect(pte_t pte)
467{
468 unsigned long val = pte_val(pte), tmp;
469
470 __asm__ __volatile__(
471 "\n661: andn %0, %3, %0\n"
472 " nop\n"
473 "\n662: nop\n"
474 " nop\n"
475 " .section .sun4v_2insn_patch, \"ax\"\n"
476 " .word 661b\n"
477 " sethi %%uhi(%4), %1\n"
478 " sllx %1, 32, %1\n"
479 " .word 662b\n"
480 " or %1, %%lo(%4), %1\n"
481 " andn %0, %1, %0\n"
482 " .previous\n"
483 : "=r" (val), "=r" (tmp)
484 : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
485 "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
486
487 return __pte(val);
488}
489
490static inline pte_t pte_mkold(pte_t pte)
491{
492 unsigned long mask;
493
494 __asm__ __volatile__(
495 "\n661: mov %1, %0\n"
496 " nop\n"
497 " .section .sun4v_2insn_patch, \"ax\"\n"
498 " .word 661b\n"
499 " sethi %%uhi(%2), %0\n"
500 " sllx %0, 32, %0\n"
501 " .previous\n"
502 : "=r" (mask)
503 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
504
505 mask |= _PAGE_R;
506
507 return __pte(pte_val(pte) & ~mask);
508}
509
510static inline pte_t pte_mkyoung(pte_t pte)
511{
512 unsigned long mask;
513
514 __asm__ __volatile__(
515 "\n661: mov %1, %0\n"
516 " nop\n"
517 " .section .sun4v_2insn_patch, \"ax\"\n"
518 " .word 661b\n"
519 " sethi %%uhi(%2), %0\n"
520 " sllx %0, 32, %0\n"
521 " .previous\n"
522 : "=r" (mask)
523 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
524
525 mask |= _PAGE_R;
526
527 return __pte(pte_val(pte) | mask);
528}
529
530static inline pte_t pte_mkspecial(pte_t pte)
531{
David S. Miller683d2fa2011-07-25 17:12:21 -0700532 pte_val(pte) |= _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700533 return pte;
534}
535
536static inline unsigned long pte_young(pte_t pte)
537{
538 unsigned long mask;
539
540 __asm__ __volatile__(
541 "\n661: mov %1, %0\n"
542 " nop\n"
543 " .section .sun4v_2insn_patch, \"ax\"\n"
544 " .word 661b\n"
545 " sethi %%uhi(%2), %0\n"
546 " sllx %0, 32, %0\n"
547 " .previous\n"
548 : "=r" (mask)
549 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
550
551 return (pte_val(pte) & mask);
552}
553
554static inline unsigned long pte_dirty(pte_t pte)
555{
556 unsigned long mask;
557
558 __asm__ __volatile__(
559 "\n661: mov %1, %0\n"
560 " nop\n"
561 " .section .sun4v_2insn_patch, \"ax\"\n"
562 " .word 661b\n"
563 " sethi %%uhi(%2), %0\n"
564 " sllx %0, 32, %0\n"
565 " .previous\n"
566 : "=r" (mask)
567 : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
568
569 return (pte_val(pte) & mask);
570}
571
572static inline unsigned long pte_write(pte_t pte)
573{
574 unsigned long mask;
575
576 __asm__ __volatile__(
577 "\n661: mov %1, %0\n"
578 " nop\n"
579 " .section .sun4v_2insn_patch, \"ax\"\n"
580 " .word 661b\n"
581 " sethi %%uhi(%2), %0\n"
582 " sllx %0, 32, %0\n"
583 " .previous\n"
584 : "=r" (mask)
585 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
586
587 return (pte_val(pte) & mask);
588}
589
590static inline unsigned long pte_exec(pte_t pte)
591{
592 unsigned long mask;
593
594 __asm__ __volatile__(
595 "\n661: sethi %%hi(%1), %0\n"
596 " .section .sun4v_1insn_patch, \"ax\"\n"
597 " .word 661b\n"
598 " mov %2, %0\n"
599 " .previous\n"
600 : "=r" (mask)
601 : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
602
603 return (pte_val(pte) & mask);
604}
605
606static inline unsigned long pte_file(pte_t pte)
607{
608 unsigned long val = pte_val(pte);
609
610 __asm__ __volatile__(
611 "\n661: and %0, %2, %0\n"
612 " .section .sun4v_1insn_patch, \"ax\"\n"
613 " .word 661b\n"
614 " and %0, %3, %0\n"
615 " .previous\n"
616 : "=r" (val)
617 : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
618
619 return val;
620}
621
622static inline unsigned long pte_present(pte_t pte)
623{
624 unsigned long val = pte_val(pte);
625
626 __asm__ __volatile__(
627 "\n661: and %0, %2, %0\n"
628 " .section .sun4v_1insn_patch, \"ax\"\n"
629 " .word 661b\n"
630 " and %0, %3, %0\n"
631 " .previous\n"
632 : "=r" (val)
633 : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
634
635 return val;
636}
637
David S. Miller4a9d1942012-12-18 16:06:16 -0800638#define pte_accessible pte_accessible
Rik van Riel20841402013-12-18 17:08:44 -0800639static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
David S. Miller4a9d1942012-12-18 16:06:16 -0800640{
641 return pte_val(a) & _PAGE_VALID;
642}
643
David S. Miller683d2fa2011-07-25 17:12:21 -0700644static inline unsigned long pte_special(pte_t pte)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700645{
David S. Miller683d2fa2011-07-25 17:12:21 -0700646 return pte_val(pte) & _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700647}
648
David S. Millera7b94032013-09-26 13:45:15 -0700649static inline unsigned long pmd_large(pmd_t pmd)
David S. Miller89a77912013-02-13 12:21:06 -0800650{
David S. Millera7b94032013-09-26 13:45:15 -0700651 pte_t pte = __pte(pmd_val(pmd));
652
David S. Miller04df4192014-04-25 10:21:12 -0700653 return pte_val(pte) & _PAGE_PMD_HUGE;
David S. Miller89a77912013-02-13 12:21:06 -0800654}
655
David Miller9e695d22012-10-08 16:34:29 -0700656#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David S. Millera7b94032013-09-26 13:45:15 -0700657static inline unsigned long pmd_young(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700658{
David S. Millera7b94032013-09-26 13:45:15 -0700659 pte_t pte = __pte(pmd_val(pmd));
660
661 return pte_young(pte);
David Miller9e695d22012-10-08 16:34:29 -0700662}
663
David S. Millera7b94032013-09-26 13:45:15 -0700664static inline unsigned long pmd_write(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700665{
David S. Millera7b94032013-09-26 13:45:15 -0700666 pte_t pte = __pte(pmd_val(pmd));
667
668 return pte_write(pte);
David Miller9e695d22012-10-08 16:34:29 -0700669}
670
671static inline unsigned long pmd_pfn(pmd_t pmd)
672{
David S. Millera7b94032013-09-26 13:45:15 -0700673 pte_t pte = __pte(pmd_val(pmd));
David Miller9e695d22012-10-08 16:34:29 -0700674
David S. Millera7b94032013-09-26 13:45:15 -0700675 return pte_pfn(pte);
David Miller9e695d22012-10-08 16:34:29 -0700676}
677
David S. Millera7b94032013-09-26 13:45:15 -0700678static inline unsigned long pmd_trans_huge(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700679{
David S. Millera7b94032013-09-26 13:45:15 -0700680 pte_t pte = __pte(pmd_val(pmd));
681
682 return pte_val(pte) & _PAGE_PMD_HUGE;
David Miller9e695d22012-10-08 16:34:29 -0700683}
684
David S. Millera7b94032013-09-26 13:45:15 -0700685static inline unsigned long pmd_trans_splitting(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700686{
David S. Millera7b94032013-09-26 13:45:15 -0700687 pte_t pte = __pte(pmd_val(pmd));
688
689 return pmd_trans_huge(pmd) && pte_special(pte);
David Miller9e695d22012-10-08 16:34:29 -0700690}
691
692#define has_transparent_hugepage() 1
693
694static inline pmd_t pmd_mkold(pmd_t pmd)
695{
David S. Millera7b94032013-09-26 13:45:15 -0700696 pte_t pte = __pte(pmd_val(pmd));
697
698 pte = pte_mkold(pte);
699
700 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700701}
702
703static inline pmd_t pmd_wrprotect(pmd_t pmd)
704{
David S. Millera7b94032013-09-26 13:45:15 -0700705 pte_t pte = __pte(pmd_val(pmd));
706
707 pte = pte_wrprotect(pte);
708
709 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700710}
711
712static inline pmd_t pmd_mkdirty(pmd_t pmd)
713{
David S. Millera7b94032013-09-26 13:45:15 -0700714 pte_t pte = __pte(pmd_val(pmd));
715
716 pte = pte_mkdirty(pte);
717
718 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700719}
720
721static inline pmd_t pmd_mkyoung(pmd_t pmd)
722{
David S. Millera7b94032013-09-26 13:45:15 -0700723 pte_t pte = __pte(pmd_val(pmd));
724
725 pte = pte_mkyoung(pte);
726
727 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700728}
729
730static inline pmd_t pmd_mkwrite(pmd_t pmd)
731{
David S. Millera7b94032013-09-26 13:45:15 -0700732 pte_t pte = __pte(pmd_val(pmd));
733
734 pte = pte_mkwrite(pte);
735
736 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700737}
738
David Miller9e695d22012-10-08 16:34:29 -0700739static inline pmd_t pmd_mksplitting(pmd_t pmd)
740{
David S. Millera7b94032013-09-26 13:45:15 -0700741 pte_t pte = __pte(pmd_val(pmd));
742
743 pte = pte_mkspecial(pte);
744
745 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700746}
747
David S. Millera7b94032013-09-26 13:45:15 -0700748static inline pgprot_t pmd_pgprot(pmd_t entry)
749{
750 unsigned long val = pmd_val(entry);
751
752 return __pgprot(val);
753}
David Miller9e695d22012-10-08 16:34:29 -0700754#endif
755
756static inline int pmd_present(pmd_t pmd)
757{
David S. Miller2b779332013-09-25 14:33:16 -0700758 return pmd_val(pmd) != 0UL;
David Miller9e695d22012-10-08 16:34:29 -0700759}
760
761#define pmd_none(pmd) (!pmd_val(pmd))
762
David S. Miller26cf4322014-04-29 13:03:27 -0700763/* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
764 * very simple, it's just the physical address. PTE tables are of
765 * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
766 * the top bits outside of the range of any physical address size we
767 * support are clear as well. We also validate the physical itself.
768 */
769#define pmd_bad(pmd) ((pmd_val(pmd) & ~PAGE_MASK) || \
770 !__kern_addr_valid(pmd_val(pmd)))
771
772#define pud_none(pud) (!pud_val(pud))
773
774#define pud_bad(pud) ((pud_val(pud) & ~PAGE_MASK) || \
775 !__kern_addr_valid(pud_val(pud)))
776
David Miller9e695d22012-10-08 16:34:29 -0700777#ifdef CONFIG_TRANSPARENT_HUGEPAGE
778extern void set_pmd_at(struct mm_struct *mm, unsigned long addr,
779 pmd_t *pmdp, pmd_t pmd);
780#else
781static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
782 pmd_t *pmdp, pmd_t pmd)
783{
784 *pmdp = pmd;
785}
786#endif
787
788static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
789{
David S. Millera7b94032013-09-26 13:45:15 -0700790 unsigned long val = __pa((unsigned long) (ptep));
David Miller9e695d22012-10-08 16:34:29 -0700791
792 pmd_val(*pmdp) = val;
793}
794
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700795#define pud_set(pudp, pmdp) \
David S. Millera7b94032013-09-26 13:45:15 -0700796 (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
David Miller9e695d22012-10-08 16:34:29 -0700797static inline unsigned long __pmd_page(pmd_t pmd)
798{
David S. Millera7b94032013-09-26 13:45:15 -0700799 pte_t pte = __pte(pmd_val(pmd));
800 unsigned long pfn;
801
802 pfn = pte_pfn(pte);
803
804 return ((unsigned long) __va(pfn << PAGE_SHIFT));
David Miller9e695d22012-10-08 16:34:29 -0700805}
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700806#define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
807#define pud_page_vaddr(pud) \
David S. Millera7b94032013-09-26 13:45:15 -0700808 ((unsigned long) __va(pud_val(pud)))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700809#define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
David S. Miller2b779332013-09-25 14:33:16 -0700810#define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700811#define pud_present(pud) (pud_val(pud) != 0U)
David S. Miller2b779332013-09-25 14:33:16 -0700812#define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700813
814/* Same in both SUN4V and SUN4U. */
815#define pte_none(pte) (!pte_val(pte))
816
817/* to find an entry in a page-table-directory. */
818#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
819#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
820
821/* to find an entry in a kernel page-table-directory */
822#define pgd_offset_k(address) pgd_offset(&init_mm, address)
823
824/* Find an entry in the second-level page table.. */
825#define pmd_offset(pudp, address) \
826 ((pmd_t *) pud_page_vaddr(*(pudp)) + \
827 (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
828
829/* Find an entry in the third-level page table.. */
830#define pte_index(dir, address) \
831 ((pte_t *) __pmd_page(*(dir)) + \
832 ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
833#define pte_offset_kernel pte_index
834#define pte_offset_map pte_index
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700835#define pte_unmap(pte) do { } while (0)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700836
837/* Actual page table PTE updates. */
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700838extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
839 pte_t *ptep, pte_t orig, int fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700840
David Miller9e695d22012-10-08 16:34:29 -0700841#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
842static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
843 unsigned long addr,
844 pmd_t *pmdp)
845{
846 pmd_t pmd = *pmdp;
David S. Miller2b779332013-09-25 14:33:16 -0700847 set_pmd_at(mm, addr, pmdp, __pmd(0UL));
David Miller9e695d22012-10-08 16:34:29 -0700848 return pmd;
849}
850
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700851static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
852 pte_t *ptep, pte_t pte, int fullmm)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700853{
854 pte_t orig = *ptep;
855
856 *ptep = pte;
857
858 /* It is more efficient to let flush_tlb_kernel_range()
859 * handle init_mm tlb flushes.
860 *
861 * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
862 * and SUN4V pte layout, so this inline test is fine.
863 */
Rik van Riel20841402013-12-18 17:08:44 -0800864 if (likely(mm != &init_mm) && pte_accessible(mm, orig))
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700865 tlb_batch_add(mm, addr, ptep, orig, fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700866}
867
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700868#define set_pte_at(mm,addr,ptep,pte) \
869 __set_pte_at((mm), (addr), (ptep), (pte), 0)
870
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700871#define pte_clear(mm,addr,ptep) \
872 set_pte_at((mm), (addr), (ptep), __pte(0UL))
873
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700874#define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
875#define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
876 __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
877
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700878#ifdef DCACHE_ALIASING_POSSIBLE
879#define __HAVE_ARCH_MOVE_PTE
880#define move_pte(pte, prot, old_addr, new_addr) \
881({ \
882 pte_t newpte = (pte); \
883 if (tlb_type != hypervisor && pte_present(pte)) { \
884 unsigned long this_pfn = pte_pfn(pte); \
885 \
886 if (pfn_valid(this_pfn) && \
887 (((old_addr) ^ (new_addr)) & (1 << 13))) \
888 flush_dcache_page_all(current->mm, \
889 pfn_to_page(this_pfn)); \
890 } \
891 newpte; \
892})
893#endif
894
David S. Miller2b779332013-09-25 14:33:16 -0700895extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
896extern pmd_t swapper_low_pmd_dir[PTRS_PER_PMD];
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700897
898extern void paging_init(void);
899extern unsigned long find_ecache_flush_span(unsigned long size);
900
Sam Ravnborgcb1b8202011-04-21 15:45:45 -0700901struct seq_file;
902extern void mmu_info(struct seq_file *);
903
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700904struct vm_area_struct;
Russell King4b3073e2009-12-18 16:40:18 +0000905extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
David Miller9e695d22012-10-08 16:34:29 -0700906#ifdef CONFIG_TRANSPARENT_HUGEPAGE
907extern void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
908 pmd_t *pmd);
909
David S. Miller51e5ef12014-04-24 13:58:02 -0700910#define __HAVE_ARCH_PMDP_INVALIDATE
911extern void pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
912 pmd_t *pmdp);
913
David Miller9e695d22012-10-08 16:34:29 -0700914#define __HAVE_ARCH_PGTABLE_DEPOSIT
Aneesh Kumar K.V6b0b50b2013-06-05 17:14:02 -0700915extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
916 pgtable_t pgtable);
David Miller9e695d22012-10-08 16:34:29 -0700917
918#define __HAVE_ARCH_PGTABLE_WITHDRAW
Aneesh Kumar K.V6b0b50b2013-06-05 17:14:02 -0700919extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
David Miller9e695d22012-10-08 16:34:29 -0700920#endif
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700921
922/* Encode and de-code a swap entry */
923#define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
924#define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
925#define __swp_entry(type, offset) \
926 ( (swp_entry_t) \
927 { \
928 (((long)(type) << PAGE_SHIFT) | \
929 ((long)(offset) << (PAGE_SHIFT + 8UL))) \
930 } )
931#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
932#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
933
934/* File offset in PTE support. */
935extern unsigned long pte_file(pte_t);
936#define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
937extern pte_t pgoff_to_pte(unsigned long);
938#define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
939
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700940extern int page_in_phys_avail(unsigned long paddr);
941
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700942/*
943 * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
944 * its high 4 bits. These macros/functions put it there or get it from there.
945 */
946#define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
947#define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
948#define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
949
David S. Miller3e37fd32011-11-17 18:17:59 -0800950extern int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
951 unsigned long, pgprot_t);
952
953static inline int io_remap_pfn_range(struct vm_area_struct *vma,
954 unsigned long from, unsigned long pfn,
955 unsigned long size, pgprot_t prot)
956{
957 unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
958 int space = GET_IOSPACE(pfn);
959 unsigned long phys_base;
960
961 phys_base = offset | (((unsigned long) space) << 32UL);
962
963 return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
964}
Al Viro40d158e2013-05-11 12:13:10 -0400965#define io_remap_pfn_range io_remap_pfn_range
David S. Miller3e37fd32011-11-17 18:17:59 -0800966
David S. Millerf36391d2013-04-19 17:26:26 -0400967#include <asm/tlbflush.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700968#include <asm-generic/pgtable.h>
969
970/* We provide our own get_unmapped_area to cope with VA holes and
971 * SHM area cache aliasing for userland.
972 */
973#define HAVE_ARCH_UNMAPPED_AREA
974#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
975
976/* We provide a special get_unmapped_area for framebuffer mmaps to try and use
977 * the largest alignment possible such that larget PTEs can be used.
978 */
979extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
980 unsigned long, unsigned long,
981 unsigned long);
982#define HAVE_ARCH_FB_UNMAPPED_AREA
983
984extern void pgtable_cache_init(void);
985extern void sun4v_register_fault_status(void);
986extern void sun4v_ktsb_register(void);
987extern void __init cheetah_ecache_flush_init(void);
988extern void sun4v_patch_tlb_handlers(void);
989
990extern unsigned long cmdline_memory_size;
991
David S. Millerb539c462008-09-12 00:10:32 -0700992extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
993
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700994#endif /* !(__ASSEMBLY__) */
995
996#endif /* !(_SPARC64_PGTABLE_H) */