Yinghai Lu | 5aeecaf | 2008-08-19 20:49:59 -0700 | [diff] [blame] | 1 | #include <linux/interrupt.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 2 | #include <linux/dmar.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 3 | #include <linux/spinlock.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 4 | #include <linux/slab.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 5 | #include <linux/jiffies.h> |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 6 | #include <linux/hpet.h> |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 7 | #include <linux/pci.h> |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 8 | #include <linux/irq.h> |
Lv Zheng | 8b48463 | 2013-12-03 08:49:16 +0800 | [diff] [blame] | 9 | #include <linux/intel-iommu.h> |
| 10 | #include <linux/acpi.h> |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 11 | #include <linux/irqdomain.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 12 | #include <asm/io_apic.h> |
Yinghai Lu | 17483a1 | 2008-12-12 13:14:18 -0800 | [diff] [blame] | 13 | #include <asm/smp.h> |
Jaswinder Singh Rajput | 6d652ea | 2009-01-07 21:38:59 +0530 | [diff] [blame] | 14 | #include <asm/cpu.h> |
Suresh Siddha | 8a8f422 | 2012-03-30 11:47:08 -0700 | [diff] [blame] | 15 | #include <asm/irq_remapping.h> |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 16 | #include <asm/pci-direct.h> |
Joerg Roedel | 5e2b930 | 2012-03-30 11:47:05 -0700 | [diff] [blame] | 17 | #include <asm/msidef.h> |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 18 | |
Suresh Siddha | 8a8f422 | 2012-03-30 11:47:08 -0700 | [diff] [blame] | 19 | #include "irq_remapping.h" |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 20 | |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame^] | 21 | enum irq_mode { |
| 22 | IRQ_REMAPPING, |
| 23 | IRQ_POSTING, |
| 24 | }; |
| 25 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 26 | struct ioapic_scope { |
| 27 | struct intel_iommu *iommu; |
| 28 | unsigned int id; |
| 29 | unsigned int bus; /* PCI bus number */ |
| 30 | unsigned int devfn; /* PCI devfn number */ |
| 31 | }; |
| 32 | |
| 33 | struct hpet_scope { |
| 34 | struct intel_iommu *iommu; |
| 35 | u8 id; |
| 36 | unsigned int bus; |
| 37 | unsigned int devfn; |
| 38 | }; |
| 39 | |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 40 | struct irq_2_iommu { |
| 41 | struct intel_iommu *iommu; |
| 42 | u16 irte_index; |
| 43 | u16 sub_handle; |
| 44 | u8 irte_mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame^] | 45 | enum irq_mode mode; |
Jiang Liu | 099c5c0 | 2015-04-14 10:29:51 +0800 | [diff] [blame] | 46 | }; |
| 47 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 48 | struct intel_ir_data { |
| 49 | struct irq_2_iommu irq_2_iommu; |
| 50 | struct irte irte_entry; |
| 51 | union { |
| 52 | struct msi_msg msi_entry; |
| 53 | }; |
| 54 | }; |
| 55 | |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 56 | #define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0) |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 57 | #define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8) |
Joerg Roedel | eef93fd | 2012-03-30 11:46:59 -0700 | [diff] [blame] | 58 | |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 59 | static int __read_mostly eim_mode; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 60 | static struct ioapic_scope ir_ioapic[MAX_IO_APICS]; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 61 | static struct hpet_scope ir_hpet[MAX_HPET_TBS]; |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 62 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 63 | /* |
| 64 | * Lock ordering: |
| 65 | * ->dmar_global_lock |
| 66 | * ->irq_2_ir_lock |
| 67 | * ->qi->q_lock |
| 68 | * ->iommu->register_lock |
| 69 | * Note: |
| 70 | * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called |
| 71 | * in single-threaded environment with interrupt disabled, so no need to tabke |
| 72 | * the dmar_global_lock. |
| 73 | */ |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 74 | static DEFINE_RAW_SPINLOCK(irq_2_ir_lock); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 75 | static struct irq_domain_ops intel_ir_domain_ops; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 76 | |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 77 | static int __init parse_ioapics_under_ir(void); |
| 78 | |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 79 | static int alloc_irte(struct intel_iommu *iommu, int irq, |
| 80 | struct irq_2_iommu *irq_iommu, u16 count) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 81 | { |
| 82 | struct ir_table *table = iommu->ir_table; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 83 | unsigned int mask = 0; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 84 | unsigned long flags; |
Dan Carpenter | 9f4c744 | 2014-01-09 08:32:36 +0300 | [diff] [blame] | 85 | int index; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 86 | |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 87 | if (!count || !irq_iommu) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 88 | return -1; |
| 89 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 90 | if (count > 1) { |
| 91 | count = __roundup_pow_of_two(count); |
| 92 | mask = ilog2(count); |
| 93 | } |
| 94 | |
| 95 | if (mask > ecap_max_handle_mask(iommu->ecap)) { |
| 96 | printk(KERN_ERR |
| 97 | "Requested mask %x exceeds the max invalidation handle" |
| 98 | " mask value %Lx\n", mask, |
| 99 | ecap_max_handle_mask(iommu->ecap)); |
| 100 | return -1; |
| 101 | } |
| 102 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 103 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 104 | index = bitmap_find_free_region(table->bitmap, |
| 105 | INTR_REMAP_TABLE_ENTRIES, mask); |
| 106 | if (index < 0) { |
| 107 | pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id); |
| 108 | } else { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 109 | irq_iommu->iommu = iommu; |
| 110 | irq_iommu->irte_index = index; |
| 111 | irq_iommu->sub_handle = 0; |
| 112 | irq_iommu->irte_mask = mask; |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame^] | 113 | irq_iommu->mode = IRQ_REMAPPING; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 114 | } |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 115 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 116 | |
| 117 | return index; |
| 118 | } |
| 119 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 120 | static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 121 | { |
| 122 | struct qi_desc desc; |
| 123 | |
| 124 | desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask) |
| 125 | | QI_IEC_SELECTIVE; |
| 126 | desc.high = 0; |
| 127 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 128 | return qi_submit_sync(&desc, iommu); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 129 | } |
| 130 | |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 131 | static int modify_irte(struct irq_2_iommu *irq_iommu, |
| 132 | struct irte *irte_modified) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 133 | { |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 134 | struct intel_iommu *iommu; |
Suresh Siddha | 4c5502b | 2009-03-16 17:04:53 -0700 | [diff] [blame] | 135 | unsigned long flags; |
Thomas Gleixner | d585d06 | 2010-10-10 12:34:27 +0200 | [diff] [blame] | 136 | struct irte *irte; |
| 137 | int rc, index; |
| 138 | |
| 139 | if (!irq_iommu) |
| 140 | return -1; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 141 | |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 142 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 143 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 144 | iommu = irq_iommu->iommu; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 145 | |
Yinghai Lu | e420dfb | 2008-08-19 20:50:21 -0700 | [diff] [blame] | 146 | index = irq_iommu->irte_index + irq_iommu->sub_handle; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 147 | irte = &iommu->ir_table->base[index]; |
| 148 | |
Linus Torvalds | c513b67 | 2010-08-06 11:02:31 -0700 | [diff] [blame] | 149 | set_64bit(&irte->low, irte_modified->low); |
| 150 | set_64bit(&irte->high, irte_modified->high); |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 151 | __iommu_flush_cache(iommu, irte, sizeof(*irte)); |
| 152 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 153 | rc = qi_flush_iec(iommu, index, 0); |
Feng Wu | 2705a3d | 2015-06-09 13:20:32 +0800 | [diff] [blame^] | 154 | |
| 155 | /* Update iommu mode according to the IRTE mode */ |
| 156 | irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING; |
Thomas Gleixner | 96f8e98 | 2011-07-19 16:28:19 +0200 | [diff] [blame] | 157 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 158 | |
| 159 | return rc; |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 160 | } |
| 161 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 162 | static struct intel_iommu *map_hpet_to_ir(u8 hpet_id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 163 | { |
| 164 | int i; |
| 165 | |
| 166 | for (i = 0; i < MAX_HPET_TBS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 167 | if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 168 | return ir_hpet[i].iommu; |
| 169 | return NULL; |
| 170 | } |
| 171 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 172 | static struct intel_iommu *map_ioapic_to_ir(int apic) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 173 | { |
| 174 | int i; |
| 175 | |
| 176 | for (i = 0; i < MAX_IO_APICS; i++) |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 177 | if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu) |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 178 | return ir_ioapic[i].iommu; |
| 179 | return NULL; |
| 180 | } |
| 181 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 182 | static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev) |
Suresh Siddha | 75c46fa | 2008-07-10 11:16:57 -0700 | [diff] [blame] | 183 | { |
| 184 | struct dmar_drhd_unit *drhd; |
| 185 | |
| 186 | drhd = dmar_find_matched_drhd_unit(dev); |
| 187 | if (!drhd) |
| 188 | return NULL; |
| 189 | |
| 190 | return drhd->iommu; |
| 191 | } |
| 192 | |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 193 | static int clear_entries(struct irq_2_iommu *irq_iommu) |
| 194 | { |
| 195 | struct irte *start, *entry, *end; |
| 196 | struct intel_iommu *iommu; |
| 197 | int index; |
| 198 | |
| 199 | if (irq_iommu->sub_handle) |
| 200 | return 0; |
| 201 | |
| 202 | iommu = irq_iommu->iommu; |
Jiang Liu | 8dedf4c | 2015-04-13 14:11:31 +0800 | [diff] [blame] | 203 | index = irq_iommu->irte_index; |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 204 | |
| 205 | start = iommu->ir_table->base + index; |
| 206 | end = start + (1 << irq_iommu->irte_mask); |
| 207 | |
| 208 | for (entry = start; entry < end; entry++) { |
Linus Torvalds | c513b67 | 2010-08-06 11:02:31 -0700 | [diff] [blame] | 209 | set_64bit(&entry->low, 0); |
| 210 | set_64bit(&entry->high, 0); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 211 | } |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 212 | bitmap_release_region(iommu->ir_table->bitmap, index, |
| 213 | irq_iommu->irte_mask); |
Weidong Han | c4658b4 | 2009-05-23 00:41:14 +0800 | [diff] [blame] | 214 | |
| 215 | return qi_flush_iec(iommu, index, irq_iommu->irte_mask); |
| 216 | } |
| 217 | |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 218 | /* |
| 219 | * source validation type |
| 220 | */ |
| 221 | #define SVT_NO_VERIFY 0x0 /* no verification is required */ |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 222 | #define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */ |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 223 | #define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */ |
| 224 | |
| 225 | /* |
| 226 | * source-id qualifier |
| 227 | */ |
| 228 | #define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */ |
| 229 | #define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore |
| 230 | * the third least significant bit |
| 231 | */ |
| 232 | #define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore |
| 233 | * the second and third least significant bits |
| 234 | */ |
| 235 | #define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore |
| 236 | * the least three significant bits |
| 237 | */ |
| 238 | |
| 239 | /* |
| 240 | * set SVT, SQ and SID fields of irte to verify |
| 241 | * source ids of interrupt requests |
| 242 | */ |
| 243 | static void set_irte_sid(struct irte *irte, unsigned int svt, |
| 244 | unsigned int sq, unsigned int sid) |
| 245 | { |
Chris Wright | d1423d5 | 2010-07-20 11:06:49 -0700 | [diff] [blame] | 246 | if (disable_sourceid_checking) |
| 247 | svt = SVT_NO_VERIFY; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 248 | irte->svt = svt; |
| 249 | irte->sq = sq; |
| 250 | irte->sid = sid; |
| 251 | } |
| 252 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 253 | static int set_ioapic_sid(struct irte *irte, int apic) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 254 | { |
| 255 | int i; |
| 256 | u16 sid = 0; |
| 257 | |
| 258 | if (!irte) |
| 259 | return -1; |
| 260 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 261 | down_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 262 | for (i = 0; i < MAX_IO_APICS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 263 | if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) { |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 264 | sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn; |
| 265 | break; |
| 266 | } |
| 267 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 268 | up_read(&dmar_global_lock); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 269 | |
| 270 | if (sid == 0) { |
| 271 | pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic); |
| 272 | return -1; |
| 273 | } |
| 274 | |
Jiang Liu | 2fe2c60 | 2014-01-06 14:18:17 +0800 | [diff] [blame] | 275 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 276 | |
| 277 | return 0; |
| 278 | } |
| 279 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 280 | static int set_hpet_sid(struct irte *irte, u8 id) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 281 | { |
| 282 | int i; |
| 283 | u16 sid = 0; |
| 284 | |
| 285 | if (!irte) |
| 286 | return -1; |
| 287 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 288 | down_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 289 | for (i = 0; i < MAX_HPET_TBS; i++) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 290 | if (ir_hpet[i].iommu && ir_hpet[i].id == id) { |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 291 | sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn; |
| 292 | break; |
| 293 | } |
| 294 | } |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 295 | up_read(&dmar_global_lock); |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 296 | |
| 297 | if (sid == 0) { |
| 298 | pr_warning("Failed to set source-id of HPET block (%d)\n", id); |
| 299 | return -1; |
| 300 | } |
| 301 | |
| 302 | /* |
| 303 | * Should really use SQ_ALL_16. Some platforms are broken. |
| 304 | * While we figure out the right quirks for these broken platforms, use |
| 305 | * SQ_13_IGNORE_3 for now. |
| 306 | */ |
| 307 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid); |
| 308 | |
| 309 | return 0; |
| 310 | } |
| 311 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 312 | struct set_msi_sid_data { |
| 313 | struct pci_dev *pdev; |
| 314 | u16 alias; |
| 315 | }; |
| 316 | |
| 317 | static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque) |
| 318 | { |
| 319 | struct set_msi_sid_data *data = opaque; |
| 320 | |
| 321 | data->pdev = pdev; |
| 322 | data->alias = alias; |
| 323 | |
| 324 | return 0; |
| 325 | } |
| 326 | |
Joerg Roedel | 263b5e8 | 2012-03-30 11:47:06 -0700 | [diff] [blame] | 327 | static int set_msi_sid(struct irte *irte, struct pci_dev *dev) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 328 | { |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 329 | struct set_msi_sid_data data; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 330 | |
| 331 | if (!irte || !dev) |
| 332 | return -1; |
| 333 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 334 | pci_for_each_dma_alias(dev, set_msi_sid_cb, &data); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 335 | |
Alex Williamson | 579305f | 2014-07-03 09:51:43 -0600 | [diff] [blame] | 336 | /* |
| 337 | * DMA alias provides us with a PCI device and alias. The only case |
| 338 | * where the it will return an alias on a different bus than the |
| 339 | * device is the case of a PCIe-to-PCI bridge, where the alias is for |
| 340 | * the subordinate bus. In this case we can only verify the bus. |
| 341 | * |
| 342 | * If the alias device is on a different bus than our source device |
| 343 | * then we have a topology based alias, use it. |
| 344 | * |
| 345 | * Otherwise, the alias is for a device DMA quirk and we cannot |
| 346 | * assume that MSI uses the same requester ID. Therefore use the |
| 347 | * original device. |
| 348 | */ |
| 349 | if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number) |
| 350 | set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16, |
| 351 | PCI_DEVID(PCI_BUS_NUM(data.alias), |
| 352 | dev->bus->number)); |
| 353 | else if (data.pdev->bus->number != dev->bus->number) |
| 354 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias); |
| 355 | else |
| 356 | set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, |
| 357 | PCI_DEVID(dev->bus->number, dev->devfn)); |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 358 | |
| 359 | return 0; |
| 360 | } |
| 361 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 362 | static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 363 | { |
| 364 | u64 addr; |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 365 | u32 sts; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 366 | unsigned long flags; |
| 367 | |
| 368 | addr = virt_to_phys((void *)iommu->ir_table->base); |
| 369 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 370 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 371 | |
| 372 | dmar_writeq(iommu->reg + DMAR_IRTA_REG, |
| 373 | (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE); |
| 374 | |
| 375 | /* Set interrupt-remapping table pointer */ |
Jan Kiszka | f63ef69 | 2014-08-11 13:13:25 +0200 | [diff] [blame] | 376 | writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 377 | |
| 378 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 379 | readl, (sts & DMA_GSTS_IRTPS), sts); |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 380 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 381 | |
| 382 | /* |
| 383 | * global invalidation of interrupt entry cache before enabling |
| 384 | * interrupt-remapping. |
| 385 | */ |
| 386 | qi_global_iec(iommu); |
| 387 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 388 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 389 | |
| 390 | /* Enable interrupt-remapping */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 391 | iommu->gcmd |= DMA_GCMD_IRE; |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 392 | iommu->gcmd &= ~DMA_GCMD_CFI; /* Block compatibility-format MSIs */ |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 393 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 394 | |
| 395 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 396 | readl, (sts & DMA_GSTS_IRES), sts); |
| 397 | |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 398 | /* |
| 399 | * With CFI clear in the Global Command register, we should be |
| 400 | * protected from dangerous (i.e. compatibility) interrupts |
| 401 | * regardless of x2apic status. Check just to be sure. |
| 402 | */ |
| 403 | if (sts & DMA_GSTS_CFIS) |
| 404 | WARN(1, KERN_WARNING |
| 405 | "Compatibility-format IRQs enabled despite intr remapping;\n" |
| 406 | "you are vulnerable to IRQ injection.\n"); |
| 407 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 408 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 409 | } |
| 410 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 411 | static int intel_setup_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 412 | { |
| 413 | struct ir_table *ir_table; |
| 414 | struct page *pages; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 415 | unsigned long *bitmap; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 416 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 417 | if (iommu->ir_table) |
| 418 | return 0; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 419 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 420 | ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 421 | if (!ir_table) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 422 | return -ENOMEM; |
| 423 | |
Thomas Gleixner | e3a981d | 2015-01-07 15:31:30 +0800 | [diff] [blame] | 424 | pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO, |
Suresh Siddha | 824cd75 | 2009-10-02 11:01:23 -0700 | [diff] [blame] | 425 | INTR_REMAP_PAGE_ORDER); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 426 | if (!pages) { |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 427 | pr_err("IR%d: failed to allocate pages of order %d\n", |
| 428 | iommu->seq_id, INTR_REMAP_PAGE_ORDER); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 429 | goto out_free_table; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 430 | } |
| 431 | |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 432 | bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES), |
| 433 | sizeof(long), GFP_ATOMIC); |
| 434 | if (bitmap == NULL) { |
| 435 | pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 436 | goto out_free_pages; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 437 | } |
| 438 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 439 | iommu->ir_domain = irq_domain_add_hierarchy(arch_get_ir_parent_domain(), |
| 440 | 0, INTR_REMAP_TABLE_ENTRIES, |
| 441 | NULL, &intel_ir_domain_ops, |
| 442 | iommu); |
| 443 | if (!iommu->ir_domain) { |
| 444 | pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id); |
| 445 | goto out_free_bitmap; |
| 446 | } |
| 447 | iommu->ir_msi_domain = arch_create_msi_irq_domain(iommu->ir_domain); |
| 448 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 449 | ir_table->base = page_address(pages); |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 450 | ir_table->bitmap = bitmap; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 451 | iommu->ir_table = ir_table; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 452 | return 0; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 453 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 454 | out_free_bitmap: |
| 455 | kfree(bitmap); |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 456 | out_free_pages: |
| 457 | __free_pages(pages, INTR_REMAP_PAGE_ORDER); |
| 458 | out_free_table: |
| 459 | kfree(ir_table); |
| 460 | return -ENOMEM; |
| 461 | } |
| 462 | |
| 463 | static void intel_teardown_irq_remapping(struct intel_iommu *iommu) |
| 464 | { |
| 465 | if (iommu && iommu->ir_table) { |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 466 | if (iommu->ir_msi_domain) { |
| 467 | irq_domain_remove(iommu->ir_msi_domain); |
| 468 | iommu->ir_msi_domain = NULL; |
| 469 | } |
| 470 | if (iommu->ir_domain) { |
| 471 | irq_domain_remove(iommu->ir_domain); |
| 472 | iommu->ir_domain = NULL; |
| 473 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 474 | free_pages((unsigned long)iommu->ir_table->base, |
| 475 | INTR_REMAP_PAGE_ORDER); |
| 476 | kfree(iommu->ir_table->bitmap); |
| 477 | kfree(iommu->ir_table); |
| 478 | iommu->ir_table = NULL; |
| 479 | } |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 480 | } |
| 481 | |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 482 | /* |
| 483 | * Disable Interrupt Remapping. |
| 484 | */ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 485 | static void iommu_disable_irq_remapping(struct intel_iommu *iommu) |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 486 | { |
| 487 | unsigned long flags; |
| 488 | u32 sts; |
| 489 | |
| 490 | if (!ecap_ir_support(iommu->ecap)) |
| 491 | return; |
| 492 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 493 | /* |
| 494 | * global invalidation of interrupt entry cache before disabling |
| 495 | * interrupt-remapping. |
| 496 | */ |
| 497 | qi_global_iec(iommu); |
| 498 | |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 499 | raw_spin_lock_irqsave(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 500 | |
| 501 | sts = dmar_readq(iommu->reg + DMAR_GSTS_REG); |
| 502 | if (!(sts & DMA_GSTS_IRES)) |
| 503 | goto end; |
| 504 | |
| 505 | iommu->gcmd &= ~DMA_GCMD_IRE; |
| 506 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
| 507 | |
| 508 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, |
| 509 | readl, !(sts & DMA_GSTS_IRES), sts); |
| 510 | |
| 511 | end: |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 512 | raw_spin_unlock_irqrestore(&iommu->register_lock, flags); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 513 | } |
| 514 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 515 | static int __init dmar_x2apic_optout(void) |
| 516 | { |
| 517 | struct acpi_table_dmar *dmar; |
| 518 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 519 | if (!dmar || no_x2apic_optout) |
| 520 | return 0; |
| 521 | return dmar->flags & DMAR_X2APIC_OPT_OUT; |
| 522 | } |
| 523 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 524 | static void __init intel_cleanup_irq_remapping(void) |
| 525 | { |
| 526 | struct dmar_drhd_unit *drhd; |
| 527 | struct intel_iommu *iommu; |
| 528 | |
| 529 | for_each_iommu(iommu, drhd) { |
| 530 | if (ecap_ir_support(iommu->ecap)) { |
| 531 | iommu_disable_irq_remapping(iommu); |
| 532 | intel_teardown_irq_remapping(iommu); |
| 533 | } |
| 534 | } |
| 535 | |
| 536 | if (x2apic_supported()) |
| 537 | pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n"); |
| 538 | } |
| 539 | |
| 540 | static int __init intel_prepare_irq_remapping(void) |
| 541 | { |
| 542 | struct dmar_drhd_unit *drhd; |
| 543 | struct intel_iommu *iommu; |
| 544 | |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 545 | if (irq_remap_broken) { |
| 546 | printk(KERN_WARNING |
| 547 | "This system BIOS has enabled interrupt remapping\n" |
| 548 | "on a chipset that contains an erratum making that\n" |
| 549 | "feature unstable. To maintain system stability\n" |
| 550 | "interrupt remapping is being disabled. Please\n" |
| 551 | "contact your BIOS vendor for an update\n"); |
| 552 | add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 553 | return -ENODEV; |
| 554 | } |
| 555 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 556 | if (dmar_table_init() < 0) |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 557 | return -ENODEV; |
| 558 | |
| 559 | if (!dmar_ir_support()) |
| 560 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 561 | |
| 562 | if (parse_ioapics_under_ir() != 1) { |
| 563 | printk(KERN_INFO "Not enabling interrupt remapping\n"); |
| 564 | goto error; |
| 565 | } |
| 566 | |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 567 | /* First make sure all IOMMUs support IRQ remapping */ |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 568 | for_each_iommu(iommu, drhd) |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 569 | if (!ecap_ir_support(iommu->ecap)) |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 570 | goto error; |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 571 | |
| 572 | /* Do the allocations early */ |
| 573 | for_each_iommu(iommu, drhd) |
| 574 | if (intel_setup_irq_remapping(iommu)) |
| 575 | goto error; |
| 576 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 577 | return 0; |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 578 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 579 | error: |
| 580 | intel_cleanup_irq_remapping(); |
Jiang Liu | 2966d95 | 2015-01-07 15:31:35 +0800 | [diff] [blame] | 581 | return -ENODEV; |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 582 | } |
| 583 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 584 | static int __init intel_enable_irq_remapping(void) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 585 | { |
| 586 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 587 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 588 | bool setup = false; |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 589 | int eim = 0; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 590 | |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 591 | if (x2apic_supported()) { |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 592 | eim = !dmar_x2apic_optout(); |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 593 | if (!eim) |
Fenghua Yu | 68c1b89 | 2015-02-21 13:07:27 -0800 | [diff] [blame] | 594 | pr_info("x2apic is disabled because BIOS sets x2apic opt out bit. You can use 'intremap=no_x2apic_optout' to override the BIOS setting.\n"); |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 595 | } |
| 596 | |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 597 | for_each_iommu(iommu, drhd) { |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 598 | /* |
Han, Weidong | 34aaaa9 | 2009-04-04 17:21:26 +0800 | [diff] [blame] | 599 | * If the queued invalidation is already initialized, |
| 600 | * shouldn't disable it. |
| 601 | */ |
| 602 | if (iommu->qi) |
| 603 | continue; |
| 604 | |
| 605 | /* |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 606 | * Clear previous faults. |
| 607 | */ |
| 608 | dmar_fault(-1, iommu); |
| 609 | |
| 610 | /* |
| 611 | * Disable intr remapping and queued invalidation, if already |
| 612 | * enabled prior to OS handover. |
| 613 | */ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 614 | iommu_disable_irq_remapping(iommu); |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 615 | |
| 616 | dmar_disable_qi(iommu); |
| 617 | } |
| 618 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 619 | /* |
| 620 | * check for the Interrupt-remapping support |
| 621 | */ |
Joerg Roedel | 69cf1d8 | 2015-01-07 15:31:36 +0800 | [diff] [blame] | 622 | for_each_iommu(iommu, drhd) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 623 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 624 | printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, " |
| 625 | " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap); |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 626 | eim = 0; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 627 | } |
Jiang Liu | 13d09b6 | 2015-01-07 15:31:37 +0800 | [diff] [blame] | 628 | eim_mode = eim; |
| 629 | if (eim) |
| 630 | pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n"); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 631 | |
| 632 | /* |
| 633 | * Enable queued invalidation for all the DRHD's. |
| 634 | */ |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 635 | for_each_iommu(iommu, drhd) { |
| 636 | int ret = dmar_enable_qi(iommu); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 637 | |
| 638 | if (ret) { |
| 639 | printk(KERN_ERR "DRHD %Lx: failed to enable queued, " |
| 640 | " invalidation, ecap %Lx, ret %d\n", |
| 641 | drhd->reg_base_addr, iommu->ecap, ret); |
Andy Lutomirski | af8d102 | 2013-02-01 14:57:43 -0800 | [diff] [blame] | 642 | goto error; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 643 | } |
| 644 | } |
| 645 | |
| 646 | /* |
| 647 | * Setup Interrupt-remapping for all the DRHD's now. |
| 648 | */ |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 649 | for_each_iommu(iommu, drhd) { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 650 | iommu_set_irq_remapping(iommu, eim); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 651 | setup = true; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 652 | } |
| 653 | |
| 654 | if (!setup) |
| 655 | goto error; |
| 656 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 657 | irq_remapping_enabled = 1; |
Joerg Roedel | afcc8a4 | 2012-09-26 12:44:36 +0200 | [diff] [blame] | 658 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 659 | pr_info("Enabled IRQ remapping in %s mode\n", eim ? "x2apic" : "xapic"); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 660 | |
Suresh Siddha | 41750d3 | 2011-08-23 17:05:18 -0700 | [diff] [blame] | 661 | return eim ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 662 | |
| 663 | error: |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 664 | intel_cleanup_irq_remapping(); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 665 | return -1; |
| 666 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 667 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 668 | static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope, |
| 669 | struct intel_iommu *iommu, |
| 670 | struct acpi_dmar_hardware_unit *drhd) |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 671 | { |
| 672 | struct acpi_dmar_pci_path *path; |
| 673 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 674 | int count, free = -1; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 675 | |
| 676 | bus = scope->bus; |
| 677 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 678 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 679 | / sizeof(struct acpi_dmar_pci_path); |
| 680 | |
| 681 | while (--count > 0) { |
| 682 | /* |
| 683 | * Access PCI directly due to the PCI |
| 684 | * subsystem isn't initialized yet. |
| 685 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 686 | bus = read_pci_config_byte(bus, path->device, path->function, |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 687 | PCI_SECONDARY_BUS); |
| 688 | path++; |
| 689 | } |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 690 | |
| 691 | for (count = 0; count < MAX_HPET_TBS; count++) { |
| 692 | if (ir_hpet[count].iommu == iommu && |
| 693 | ir_hpet[count].id == scope->enumeration_id) |
| 694 | return 0; |
| 695 | else if (ir_hpet[count].iommu == NULL && free == -1) |
| 696 | free = count; |
| 697 | } |
| 698 | if (free == -1) { |
| 699 | pr_warn("Exceeded Max HPET blocks\n"); |
| 700 | return -ENOSPC; |
| 701 | } |
| 702 | |
| 703 | ir_hpet[free].iommu = iommu; |
| 704 | ir_hpet[free].id = scope->enumeration_id; |
| 705 | ir_hpet[free].bus = bus; |
| 706 | ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function); |
| 707 | pr_info("HPET id %d under DRHD base 0x%Lx\n", |
| 708 | scope->enumeration_id, drhd->address); |
| 709 | |
| 710 | return 0; |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 711 | } |
| 712 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 713 | static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope, |
| 714 | struct intel_iommu *iommu, |
| 715 | struct acpi_dmar_hardware_unit *drhd) |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 716 | { |
| 717 | struct acpi_dmar_pci_path *path; |
| 718 | u8 bus; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 719 | int count, free = -1; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 720 | |
| 721 | bus = scope->bus; |
| 722 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 723 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 724 | / sizeof(struct acpi_dmar_pci_path); |
| 725 | |
| 726 | while (--count > 0) { |
| 727 | /* |
| 728 | * Access PCI directly due to the PCI |
| 729 | * subsystem isn't initialized yet. |
| 730 | */ |
Lv Zheng | fa5f508 | 2013-10-31 09:30:22 +0800 | [diff] [blame] | 731 | bus = read_pci_config_byte(bus, path->device, path->function, |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 732 | PCI_SECONDARY_BUS); |
| 733 | path++; |
| 734 | } |
| 735 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 736 | for (count = 0; count < MAX_IO_APICS; count++) { |
| 737 | if (ir_ioapic[count].iommu == iommu && |
| 738 | ir_ioapic[count].id == scope->enumeration_id) |
| 739 | return 0; |
| 740 | else if (ir_ioapic[count].iommu == NULL && free == -1) |
| 741 | free = count; |
| 742 | } |
| 743 | if (free == -1) { |
| 744 | pr_warn("Exceeded Max IO APICS\n"); |
| 745 | return -ENOSPC; |
| 746 | } |
| 747 | |
| 748 | ir_ioapic[free].bus = bus; |
| 749 | ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function); |
| 750 | ir_ioapic[free].iommu = iommu; |
| 751 | ir_ioapic[free].id = scope->enumeration_id; |
| 752 | pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n", |
| 753 | scope->enumeration_id, drhd->address, iommu->seq_id); |
| 754 | |
| 755 | return 0; |
Weidong Han | f007e99 | 2009-05-23 00:41:15 +0800 | [diff] [blame] | 756 | } |
| 757 | |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 758 | static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header, |
| 759 | struct intel_iommu *iommu) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 760 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 761 | int ret = 0; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 762 | struct acpi_dmar_hardware_unit *drhd; |
| 763 | struct acpi_dmar_device_scope *scope; |
| 764 | void *start, *end; |
| 765 | |
| 766 | drhd = (struct acpi_dmar_hardware_unit *)header; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 767 | start = (void *)(drhd + 1); |
| 768 | end = ((void *)drhd) + header->length; |
| 769 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 770 | while (start < end && ret == 0) { |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 771 | scope = start; |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 772 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) |
| 773 | ret = ir_parse_one_ioapic_scope(scope, iommu, drhd); |
| 774 | else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) |
| 775 | ret = ir_parse_one_hpet_scope(scope, iommu, drhd); |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 776 | start += scope->length; |
| 777 | } |
| 778 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 779 | return ret; |
| 780 | } |
| 781 | |
| 782 | static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu) |
| 783 | { |
| 784 | int i; |
| 785 | |
| 786 | for (i = 0; i < MAX_HPET_TBS; i++) |
| 787 | if (ir_hpet[i].iommu == iommu) |
| 788 | ir_hpet[i].iommu = NULL; |
| 789 | |
| 790 | for (i = 0; i < MAX_IO_APICS; i++) |
| 791 | if (ir_ioapic[i].iommu == iommu) |
| 792 | ir_ioapic[i].iommu = NULL; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 793 | } |
| 794 | |
| 795 | /* |
| 796 | * Finds the assocaition between IOAPIC's and its Interrupt-remapping |
| 797 | * hardware unit. |
| 798 | */ |
Jiang Liu | 694835d | 2014-01-06 14:18:16 +0800 | [diff] [blame] | 799 | static int __init parse_ioapics_under_ir(void) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 800 | { |
| 801 | struct dmar_drhd_unit *drhd; |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 802 | struct intel_iommu *iommu; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 803 | bool ir_supported = false; |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 804 | int ioapic_idx; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 805 | |
Jiang Liu | 7c91977 | 2014-01-06 14:18:18 +0800 | [diff] [blame] | 806 | for_each_iommu(iommu, drhd) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 807 | if (ecap_ir_support(iommu->ecap)) { |
Suresh Siddha | 20f3097 | 2009-08-04 12:07:08 -0700 | [diff] [blame] | 808 | if (ir_parse_ioapic_hpet_scope(drhd->hdr, iommu)) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 809 | return -1; |
| 810 | |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 811 | ir_supported = true; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 812 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 813 | |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 814 | if (!ir_supported) |
| 815 | return 0; |
| 816 | |
| 817 | for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) { |
| 818 | int ioapic_id = mpc_ioapic_id(ioapic_idx); |
| 819 | if (!map_ioapic_to_ir(ioapic_id)) { |
| 820 | pr_err(FW_BUG "ioapic %d has no mapping iommu, " |
| 821 | "interrupt remapping will be disabled\n", |
| 822 | ioapic_id); |
| 823 | return -1; |
| 824 | } |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 825 | } |
| 826 | |
Seth Forshee | 32ab31e | 2012-08-08 08:27:03 -0500 | [diff] [blame] | 827 | return 1; |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 828 | } |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 829 | |
Rashika Kheria | 6a7885c | 2013-12-18 12:04:27 +0530 | [diff] [blame] | 830 | static int __init ir_dev_scope_init(void) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 831 | { |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 832 | int ret; |
| 833 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 834 | if (!irq_remapping_enabled) |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 835 | return 0; |
| 836 | |
Jiang Liu | 3a5670e | 2014-02-19 14:07:33 +0800 | [diff] [blame] | 837 | down_write(&dmar_global_lock); |
| 838 | ret = dmar_dev_scope_init(); |
| 839 | up_write(&dmar_global_lock); |
| 840 | |
| 841 | return ret; |
Suresh Siddha | c2c7286 | 2011-08-23 17:05:19 -0700 | [diff] [blame] | 842 | } |
| 843 | rootfs_initcall(ir_dev_scope_init); |
| 844 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 845 | static void disable_irq_remapping(void) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 846 | { |
| 847 | struct dmar_drhd_unit *drhd; |
| 848 | struct intel_iommu *iommu = NULL; |
| 849 | |
| 850 | /* |
| 851 | * Disable Interrupt-remapping for all the DRHD's now. |
| 852 | */ |
| 853 | for_each_iommu(iommu, drhd) { |
| 854 | if (!ecap_ir_support(iommu->ecap)) |
| 855 | continue; |
| 856 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 857 | iommu_disable_irq_remapping(iommu); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 858 | } |
| 859 | } |
| 860 | |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 861 | static int reenable_irq_remapping(int eim) |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 862 | { |
| 863 | struct dmar_drhd_unit *drhd; |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 864 | bool setup = false; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 865 | struct intel_iommu *iommu = NULL; |
| 866 | |
| 867 | for_each_iommu(iommu, drhd) |
| 868 | if (iommu->qi) |
| 869 | dmar_reenable_qi(iommu); |
| 870 | |
| 871 | /* |
| 872 | * Setup Interrupt-remapping for all the DRHD's now. |
| 873 | */ |
| 874 | for_each_iommu(iommu, drhd) { |
| 875 | if (!ecap_ir_support(iommu->ecap)) |
| 876 | continue; |
| 877 | |
| 878 | /* Set up interrupt remapping for iommu.*/ |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 879 | iommu_set_irq_remapping(iommu, eim); |
Quentin Lambert | 2f119c7 | 2015-02-06 10:59:53 +0100 | [diff] [blame] | 880 | setup = true; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 881 | } |
| 882 | |
| 883 | if (!setup) |
| 884 | goto error; |
| 885 | |
| 886 | return 0; |
| 887 | |
| 888 | error: |
| 889 | /* |
| 890 | * handle error condition gracefully here! |
| 891 | */ |
| 892 | return -1; |
| 893 | } |
| 894 | |
Jiang Liu | 3c6e567 | 2015-04-14 10:29:47 +0800 | [diff] [blame] | 895 | static void prepare_irte(struct irte *irte, int vector, unsigned int dest) |
Joerg Roedel | 0c3f173 | 2012-03-30 11:47:02 -0700 | [diff] [blame] | 896 | { |
| 897 | memset(irte, 0, sizeof(*irte)); |
| 898 | |
| 899 | irte->present = 1; |
| 900 | irte->dst_mode = apic->irq_dest_mode; |
| 901 | /* |
| 902 | * Trigger mode in the IRTE will always be edge, and for IO-APIC, the |
| 903 | * actual level or edge trigger will be setup in the IO-APIC |
| 904 | * RTE. This will help simplify level triggered irq migration. |
| 905 | * For more details, see the comments (in io_apic.c) explainig IO-APIC |
| 906 | * irq migration in the presence of interrupt-remapping. |
| 907 | */ |
| 908 | irte->trigger_mode = 0; |
| 909 | irte->dlvry_mode = apic->irq_delivery_mode; |
| 910 | irte->vector = vector; |
| 911 | irte->dest_id = IRTE_DEST(dest); |
| 912 | irte->redir_hint = 1; |
| 913 | } |
| 914 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 915 | static struct irq_domain *intel_get_ir_irq_domain(struct irq_alloc_info *info) |
| 916 | { |
| 917 | struct intel_iommu *iommu = NULL; |
| 918 | |
| 919 | if (!info) |
| 920 | return NULL; |
| 921 | |
| 922 | switch (info->type) { |
| 923 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 924 | iommu = map_ioapic_to_ir(info->ioapic_id); |
| 925 | break; |
| 926 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 927 | iommu = map_hpet_to_ir(info->hpet_id); |
| 928 | break; |
| 929 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 930 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 931 | iommu = map_dev_to_ir(info->msi_dev); |
| 932 | break; |
| 933 | default: |
| 934 | BUG_ON(1); |
| 935 | break; |
| 936 | } |
| 937 | |
| 938 | return iommu ? iommu->ir_domain : NULL; |
| 939 | } |
| 940 | |
| 941 | static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info) |
| 942 | { |
| 943 | struct intel_iommu *iommu; |
| 944 | |
| 945 | if (!info) |
| 946 | return NULL; |
| 947 | |
| 948 | switch (info->type) { |
| 949 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 950 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 951 | iommu = map_dev_to_ir(info->msi_dev); |
| 952 | if (iommu) |
| 953 | return iommu->ir_msi_domain; |
| 954 | break; |
| 955 | default: |
| 956 | break; |
| 957 | } |
| 958 | |
| 959 | return NULL; |
| 960 | } |
| 961 | |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 962 | struct irq_remap_ops intel_irq_remap_ops = { |
Thomas Gleixner | 1119030 | 2015-01-07 15:31:29 +0800 | [diff] [blame] | 963 | .prepare = intel_prepare_irq_remapping, |
Suresh Siddha | 95a02e9 | 2012-03-30 11:47:07 -0700 | [diff] [blame] | 964 | .enable = intel_enable_irq_remapping, |
| 965 | .disable = disable_irq_remapping, |
| 966 | .reenable = reenable_irq_remapping, |
Joerg Roedel | 4f3d8b6 | 2012-03-30 11:47:01 -0700 | [diff] [blame] | 967 | .enable_faulting = enable_drhd_fault_handling, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 968 | .get_ir_irq_domain = intel_get_ir_irq_domain, |
| 969 | .get_irq_domain = intel_get_irq_domain, |
| 970 | }; |
| 971 | |
| 972 | /* |
| 973 | * Migrate the IO-APIC irq in the presence of intr-remapping. |
| 974 | * |
| 975 | * For both level and edge triggered, irq migration is a simple atomic |
| 976 | * update(of vector and cpu destination) of IRTE and flush the hardware cache. |
| 977 | * |
| 978 | * For level triggered, we eliminate the io-apic RTE modification (with the |
| 979 | * updated vector information), by using a virtual vector (io-apic pin number). |
| 980 | * Real vector that is used for interrupting cpu will be coming from |
| 981 | * the interrupt-remapping table entry. |
| 982 | * |
| 983 | * As the migration is a simple atomic update of IRTE, the same mechanism |
| 984 | * is used to migrate MSI irq's in the presence of interrupt-remapping. |
| 985 | */ |
| 986 | static int |
| 987 | intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask, |
| 988 | bool force) |
| 989 | { |
| 990 | struct intel_ir_data *ir_data = data->chip_data; |
| 991 | struct irte *irte = &ir_data->irte_entry; |
| 992 | struct irq_cfg *cfg = irqd_cfg(data); |
| 993 | struct irq_data *parent = data->parent_data; |
| 994 | int ret; |
| 995 | |
| 996 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 997 | if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE) |
| 998 | return ret; |
| 999 | |
| 1000 | /* |
| 1001 | * Atomically updates the IRTE with the new destination, vector |
| 1002 | * and flushes the interrupt entry cache. |
| 1003 | */ |
| 1004 | irte->vector = cfg->vector; |
| 1005 | irte->dest_id = IRTE_DEST(cfg->dest_apicid); |
| 1006 | modify_irte(&ir_data->irq_2_iommu, irte); |
| 1007 | |
| 1008 | /* |
| 1009 | * After this point, all the interrupts will start arriving |
| 1010 | * at the new destination. So, time to cleanup the previous |
| 1011 | * vector allocation. |
| 1012 | */ |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 1013 | send_cleanup_vector(cfg); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1014 | |
| 1015 | return IRQ_SET_MASK_OK_DONE; |
| 1016 | } |
| 1017 | |
| 1018 | static void intel_ir_compose_msi_msg(struct irq_data *irq_data, |
| 1019 | struct msi_msg *msg) |
| 1020 | { |
| 1021 | struct intel_ir_data *ir_data = irq_data->chip_data; |
| 1022 | |
| 1023 | *msg = ir_data->msi_entry; |
| 1024 | } |
| 1025 | |
Feng Wu | 8541186 | 2015-06-09 13:20:31 +0800 | [diff] [blame] | 1026 | static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info) |
| 1027 | { |
| 1028 | struct intel_ir_data *ir_data = data->chip_data; |
| 1029 | struct vcpu_data *vcpu_pi_info = info; |
| 1030 | |
| 1031 | /* stop posting interrupts, back to remapping mode */ |
| 1032 | if (!vcpu_pi_info) { |
| 1033 | modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry); |
| 1034 | } else { |
| 1035 | struct irte irte_pi; |
| 1036 | |
| 1037 | /* |
| 1038 | * We are not caching the posted interrupt entry. We |
| 1039 | * copy the data from the remapped entry and modify |
| 1040 | * the fields which are relevant for posted mode. The |
| 1041 | * cached remapped entry is used for switching back to |
| 1042 | * remapped mode. |
| 1043 | */ |
| 1044 | memset(&irte_pi, 0, sizeof(irte_pi)); |
| 1045 | dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry); |
| 1046 | |
| 1047 | /* Update the posted mode fields */ |
| 1048 | irte_pi.p_pst = 1; |
| 1049 | irte_pi.p_urgent = 0; |
| 1050 | irte_pi.p_vector = vcpu_pi_info->vector; |
| 1051 | irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >> |
| 1052 | (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT); |
| 1053 | irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) & |
| 1054 | ~(-1UL << PDA_HIGH_BIT); |
| 1055 | |
| 1056 | modify_irte(&ir_data->irq_2_iommu, &irte_pi); |
| 1057 | } |
| 1058 | |
| 1059 | return 0; |
| 1060 | } |
| 1061 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1062 | static struct irq_chip intel_ir_chip = { |
| 1063 | .irq_ack = ir_ack_apic_edge, |
| 1064 | .irq_set_affinity = intel_ir_set_affinity, |
| 1065 | .irq_compose_msi_msg = intel_ir_compose_msi_msg, |
Feng Wu | 8541186 | 2015-06-09 13:20:31 +0800 | [diff] [blame] | 1066 | .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity, |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1067 | }; |
| 1068 | |
| 1069 | static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data, |
| 1070 | struct irq_cfg *irq_cfg, |
| 1071 | struct irq_alloc_info *info, |
| 1072 | int index, int sub_handle) |
| 1073 | { |
| 1074 | struct IR_IO_APIC_route_entry *entry; |
| 1075 | struct irte *irte = &data->irte_entry; |
| 1076 | struct msi_msg *msg = &data->msi_entry; |
| 1077 | |
| 1078 | prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid); |
| 1079 | switch (info->type) { |
| 1080 | case X86_IRQ_ALLOC_TYPE_IOAPIC: |
| 1081 | /* Set source-id of interrupt request */ |
| 1082 | set_ioapic_sid(irte, info->ioapic_id); |
| 1083 | apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n", |
| 1084 | info->ioapic_id, irte->present, irte->fpd, |
| 1085 | irte->dst_mode, irte->redir_hint, |
| 1086 | irte->trigger_mode, irte->dlvry_mode, |
| 1087 | irte->avail, irte->vector, irte->dest_id, |
| 1088 | irte->sid, irte->sq, irte->svt); |
| 1089 | |
| 1090 | entry = (struct IR_IO_APIC_route_entry *)info->ioapic_entry; |
| 1091 | info->ioapic_entry = NULL; |
| 1092 | memset(entry, 0, sizeof(*entry)); |
| 1093 | entry->index2 = (index >> 15) & 0x1; |
| 1094 | entry->zero = 0; |
| 1095 | entry->format = 1; |
| 1096 | entry->index = (index & 0x7fff); |
| 1097 | /* |
| 1098 | * IO-APIC RTE will be configured with virtual vector. |
| 1099 | * irq handler will do the explicit EOI to the io-apic. |
| 1100 | */ |
| 1101 | entry->vector = info->ioapic_pin; |
| 1102 | entry->mask = 0; /* enable IRQ */ |
| 1103 | entry->trigger = info->ioapic_trigger; |
| 1104 | entry->polarity = info->ioapic_polarity; |
| 1105 | if (info->ioapic_trigger) |
| 1106 | entry->mask = 1; /* Mask level triggered irqs. */ |
| 1107 | break; |
| 1108 | |
| 1109 | case X86_IRQ_ALLOC_TYPE_HPET: |
| 1110 | case X86_IRQ_ALLOC_TYPE_MSI: |
| 1111 | case X86_IRQ_ALLOC_TYPE_MSIX: |
| 1112 | if (info->type == X86_IRQ_ALLOC_TYPE_HPET) |
| 1113 | set_hpet_sid(irte, info->hpet_id); |
| 1114 | else |
| 1115 | set_msi_sid(irte, info->msi_dev); |
| 1116 | |
| 1117 | msg->address_hi = MSI_ADDR_BASE_HI; |
| 1118 | msg->data = sub_handle; |
| 1119 | msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT | |
| 1120 | MSI_ADDR_IR_SHV | |
| 1121 | MSI_ADDR_IR_INDEX1(index) | |
| 1122 | MSI_ADDR_IR_INDEX2(index); |
| 1123 | break; |
| 1124 | |
| 1125 | default: |
| 1126 | BUG_ON(1); |
| 1127 | break; |
| 1128 | } |
| 1129 | } |
| 1130 | |
| 1131 | static void intel_free_irq_resources(struct irq_domain *domain, |
| 1132 | unsigned int virq, unsigned int nr_irqs) |
| 1133 | { |
| 1134 | struct irq_data *irq_data; |
| 1135 | struct intel_ir_data *data; |
| 1136 | struct irq_2_iommu *irq_iommu; |
| 1137 | unsigned long flags; |
| 1138 | int i; |
| 1139 | |
| 1140 | for (i = 0; i < nr_irqs; i++) { |
| 1141 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1142 | if (irq_data && irq_data->chip_data) { |
| 1143 | data = irq_data->chip_data; |
| 1144 | irq_iommu = &data->irq_2_iommu; |
| 1145 | raw_spin_lock_irqsave(&irq_2_ir_lock, flags); |
| 1146 | clear_entries(irq_iommu); |
| 1147 | raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags); |
| 1148 | irq_domain_reset_irq_data(irq_data); |
| 1149 | kfree(data); |
| 1150 | } |
| 1151 | } |
| 1152 | } |
| 1153 | |
| 1154 | static int intel_irq_remapping_alloc(struct irq_domain *domain, |
| 1155 | unsigned int virq, unsigned int nr_irqs, |
| 1156 | void *arg) |
| 1157 | { |
| 1158 | struct intel_iommu *iommu = domain->host_data; |
| 1159 | struct irq_alloc_info *info = arg; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1160 | struct intel_ir_data *data, *ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1161 | struct irq_data *irq_data; |
| 1162 | struct irq_cfg *irq_cfg; |
| 1163 | int i, ret, index; |
| 1164 | |
| 1165 | if (!info || !iommu) |
| 1166 | return -EINVAL; |
| 1167 | if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI && |
| 1168 | info->type != X86_IRQ_ALLOC_TYPE_MSIX) |
| 1169 | return -EINVAL; |
| 1170 | |
| 1171 | /* |
| 1172 | * With IRQ remapping enabled, don't need contiguous CPU vectors |
| 1173 | * to support multiple MSI interrupts. |
| 1174 | */ |
| 1175 | if (info->type == X86_IRQ_ALLOC_TYPE_MSI) |
| 1176 | info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS; |
| 1177 | |
| 1178 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 1179 | if (ret < 0) |
| 1180 | return ret; |
| 1181 | |
| 1182 | ret = -ENOMEM; |
| 1183 | data = kzalloc(sizeof(*data), GFP_KERNEL); |
| 1184 | if (!data) |
| 1185 | goto out_free_parent; |
| 1186 | |
| 1187 | down_read(&dmar_global_lock); |
| 1188 | index = alloc_irte(iommu, virq, &data->irq_2_iommu, nr_irqs); |
| 1189 | up_read(&dmar_global_lock); |
| 1190 | if (index < 0) { |
| 1191 | pr_warn("Failed to allocate IRTE\n"); |
| 1192 | kfree(data); |
| 1193 | goto out_free_parent; |
| 1194 | } |
| 1195 | |
| 1196 | for (i = 0; i < nr_irqs; i++) { |
| 1197 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 1198 | irq_cfg = irqd_cfg(irq_data); |
| 1199 | if (!irq_data || !irq_cfg) { |
| 1200 | ret = -EINVAL; |
| 1201 | goto out_free_data; |
| 1202 | } |
| 1203 | |
| 1204 | if (i > 0) { |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1205 | ird = kzalloc(sizeof(*ird), GFP_KERNEL); |
| 1206 | if (!ird) |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1207 | goto out_free_data; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1208 | /* Initialize the common data */ |
| 1209 | ird->irq_2_iommu = data->irq_2_iommu; |
| 1210 | ird->irq_2_iommu.sub_handle = i; |
| 1211 | } else { |
| 1212 | ird = data; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1213 | } |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1214 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1215 | irq_data->hwirq = (index << 16) + i; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1216 | irq_data->chip_data = ird; |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1217 | irq_data->chip = &intel_ir_chip; |
Thomas Gleixner | 9d4c031 | 2015-05-04 10:47:40 +0800 | [diff] [blame] | 1218 | intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i); |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 1219 | irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT); |
| 1220 | } |
| 1221 | return 0; |
| 1222 | |
| 1223 | out_free_data: |
| 1224 | intel_free_irq_resources(domain, virq, i); |
| 1225 | out_free_parent: |
| 1226 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1227 | return ret; |
| 1228 | } |
| 1229 | |
| 1230 | static void intel_irq_remapping_free(struct irq_domain *domain, |
| 1231 | unsigned int virq, unsigned int nr_irqs) |
| 1232 | { |
| 1233 | intel_free_irq_resources(domain, virq, nr_irqs); |
| 1234 | irq_domain_free_irqs_common(domain, virq, nr_irqs); |
| 1235 | } |
| 1236 | |
| 1237 | static void intel_irq_remapping_activate(struct irq_domain *domain, |
| 1238 | struct irq_data *irq_data) |
| 1239 | { |
| 1240 | struct intel_ir_data *data = irq_data->chip_data; |
| 1241 | |
| 1242 | modify_irte(&data->irq_2_iommu, &data->irte_entry); |
| 1243 | } |
| 1244 | |
| 1245 | static void intel_irq_remapping_deactivate(struct irq_domain *domain, |
| 1246 | struct irq_data *irq_data) |
| 1247 | { |
| 1248 | struct intel_ir_data *data = irq_data->chip_data; |
| 1249 | struct irte entry; |
| 1250 | |
| 1251 | memset(&entry, 0, sizeof(entry)); |
| 1252 | modify_irte(&data->irq_2_iommu, &entry); |
| 1253 | } |
| 1254 | |
| 1255 | static struct irq_domain_ops intel_ir_domain_ops = { |
| 1256 | .alloc = intel_irq_remapping_alloc, |
| 1257 | .free = intel_irq_remapping_free, |
| 1258 | .activate = intel_irq_remapping_activate, |
| 1259 | .deactivate = intel_irq_remapping_deactivate, |
Joerg Roedel | 736baef | 2012-03-30 11:47:00 -0700 | [diff] [blame] | 1260 | }; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1261 | |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1262 | /* |
| 1263 | * Support of Interrupt Remapping Unit Hotplug |
| 1264 | */ |
| 1265 | static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu) |
| 1266 | { |
| 1267 | int ret; |
| 1268 | int eim = x2apic_enabled(); |
| 1269 | |
| 1270 | if (eim && !ecap_eim_support(iommu->ecap)) { |
| 1271 | pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n", |
| 1272 | iommu->reg_phys, iommu->ecap); |
| 1273 | return -ENODEV; |
| 1274 | } |
| 1275 | |
| 1276 | if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) { |
| 1277 | pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n", |
| 1278 | iommu->reg_phys); |
| 1279 | return -ENODEV; |
| 1280 | } |
| 1281 | |
| 1282 | /* TODO: check all IOAPICs are covered by IOMMU */ |
| 1283 | |
| 1284 | /* Setup Interrupt-remapping now. */ |
| 1285 | ret = intel_setup_irq_remapping(iommu); |
| 1286 | if (ret) { |
| 1287 | pr_err("DRHD %Lx: failed to allocate resource\n", |
| 1288 | iommu->reg_phys); |
| 1289 | ir_remove_ioapic_hpet_scope(iommu); |
| 1290 | return ret; |
| 1291 | } |
| 1292 | |
| 1293 | if (!iommu->qi) { |
| 1294 | /* Clear previous faults. */ |
| 1295 | dmar_fault(-1, iommu); |
| 1296 | iommu_disable_irq_remapping(iommu); |
| 1297 | dmar_disable_qi(iommu); |
| 1298 | } |
| 1299 | |
| 1300 | /* Enable queued invalidation */ |
| 1301 | ret = dmar_enable_qi(iommu); |
| 1302 | if (!ret) { |
| 1303 | iommu_set_irq_remapping(iommu, eim); |
| 1304 | } else { |
| 1305 | pr_err("DRHD %Lx: failed to enable queued invalidation, ecap %Lx, ret %d\n", |
| 1306 | iommu->reg_phys, iommu->ecap, ret); |
| 1307 | intel_teardown_irq_remapping(iommu); |
| 1308 | ir_remove_ioapic_hpet_scope(iommu); |
| 1309 | } |
| 1310 | |
| 1311 | return ret; |
| 1312 | } |
| 1313 | |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1314 | int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert) |
| 1315 | { |
Jiang Liu | a7a3dad | 2014-11-09 22:48:00 +0800 | [diff] [blame] | 1316 | int ret = 0; |
| 1317 | struct intel_iommu *iommu = dmaru->iommu; |
| 1318 | |
| 1319 | if (!irq_remapping_enabled) |
| 1320 | return 0; |
| 1321 | if (iommu == NULL) |
| 1322 | return -EINVAL; |
| 1323 | if (!ecap_ir_support(iommu->ecap)) |
| 1324 | return 0; |
| 1325 | |
| 1326 | if (insert) { |
| 1327 | if (!iommu->ir_table) |
| 1328 | ret = dmar_ir_add(dmaru, iommu); |
| 1329 | } else { |
| 1330 | if (iommu->ir_table) { |
| 1331 | if (!bitmap_empty(iommu->ir_table->bitmap, |
| 1332 | INTR_REMAP_TABLE_ENTRIES)) { |
| 1333 | ret = -EBUSY; |
| 1334 | } else { |
| 1335 | iommu_disable_irq_remapping(iommu); |
| 1336 | intel_teardown_irq_remapping(iommu); |
| 1337 | ir_remove_ioapic_hpet_scope(iommu); |
| 1338 | } |
| 1339 | } |
| 1340 | } |
| 1341 | |
| 1342 | return ret; |
Jiang Liu | 6b19724 | 2014-11-09 22:47:58 +0800 | [diff] [blame] | 1343 | } |