blob: 1b9d5596547991167bbd72790d3808402e267826 [file] [log] [blame]
Ram Amraniac1b36e2016-10-10 13:15:32 +03001/* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/dma-mapping.h>
33#include <linux/crc32.h>
34#include <net/ip.h>
35#include <net/ipv6.h>
36#include <net/udp.h>
37#include <linux/iommu.h>
38
39#include <rdma/ib_verbs.h>
40#include <rdma/ib_user_verbs.h>
41#include <rdma/iw_cm.h>
42#include <rdma/ib_umem.h>
43#include <rdma/ib_addr.h>
44#include <rdma/ib_cache.h>
45
46#include "qedr_hsi.h"
47#include <linux/qed/qed_if.h>
48#include "qedr.h"
49#include "verbs.h"
50#include <rdma/qedr-abi.h>
Ram Amranicecbcdd2016-10-10 13:15:34 +030051#include "qedr_cm.h"
Ram Amraniac1b36e2016-10-10 13:15:32 +030052
Ram Amrania7efd772016-10-10 13:15:33 +030053#define DB_ADDR_SHIFT(addr) ((addr) << DB_PWM_ADDR_OFFSET_SHIFT)
54
55int qedr_query_pkey(struct ib_device *ibdev, u8 port, u16 index, u16 *pkey)
56{
57 if (index > QEDR_ROCE_PKEY_TABLE_LEN)
58 return -EINVAL;
59
60 *pkey = QEDR_ROCE_PKEY_DEFAULT;
61 return 0;
62}
63
Ram Amraniac1b36e2016-10-10 13:15:32 +030064int qedr_query_gid(struct ib_device *ibdev, u8 port, int index,
65 union ib_gid *sgid)
66{
67 struct qedr_dev *dev = get_qedr_dev(ibdev);
68 int rc = 0;
69
70 if (!rdma_cap_roce_gid_table(ibdev, port))
71 return -ENODEV;
72
73 rc = ib_get_cached_gid(ibdev, port, index, sgid, NULL);
74 if (rc == -EAGAIN) {
75 memcpy(sgid, &zgid, sizeof(*sgid));
76 return 0;
77 }
78
79 DP_DEBUG(dev, QEDR_MSG_INIT, "query gid: index=%d %llx:%llx\n", index,
80 sgid->global.interface_id, sgid->global.subnet_prefix);
81
82 return rc;
83}
84
85int qedr_add_gid(struct ib_device *device, u8 port_num,
86 unsigned int index, const union ib_gid *gid,
87 const struct ib_gid_attr *attr, void **context)
88{
89 if (!rdma_cap_roce_gid_table(device, port_num))
90 return -EINVAL;
91
92 if (port_num > QEDR_MAX_PORT)
93 return -EINVAL;
94
95 if (!context)
96 return -EINVAL;
97
98 return 0;
99}
100
101int qedr_del_gid(struct ib_device *device, u8 port_num,
102 unsigned int index, void **context)
103{
104 if (!rdma_cap_roce_gid_table(device, port_num))
105 return -EINVAL;
106
107 if (port_num > QEDR_MAX_PORT)
108 return -EINVAL;
109
110 if (!context)
111 return -EINVAL;
112
113 return 0;
114}
115
116int qedr_query_device(struct ib_device *ibdev,
117 struct ib_device_attr *attr, struct ib_udata *udata)
118{
119 struct qedr_dev *dev = get_qedr_dev(ibdev);
120 struct qedr_device_attr *qattr = &dev->attr;
121
122 if (!dev->rdma_ctx) {
123 DP_ERR(dev,
124 "qedr_query_device called with invalid params rdma_ctx=%p\n",
125 dev->rdma_ctx);
126 return -EINVAL;
127 }
128
129 memset(attr, 0, sizeof(*attr));
130
131 attr->fw_ver = qattr->fw_ver;
132 attr->sys_image_guid = qattr->sys_image_guid;
133 attr->max_mr_size = qattr->max_mr_size;
134 attr->page_size_cap = qattr->page_size_caps;
135 attr->vendor_id = qattr->vendor_id;
136 attr->vendor_part_id = qattr->vendor_part_id;
137 attr->hw_ver = qattr->hw_ver;
138 attr->max_qp = qattr->max_qp;
139 attr->max_qp_wr = max_t(u32, qattr->max_sqe, qattr->max_rqe);
140 attr->device_cap_flags = IB_DEVICE_CURR_QP_STATE_MOD |
141 IB_DEVICE_RC_RNR_NAK_GEN |
142 IB_DEVICE_LOCAL_DMA_LKEY | IB_DEVICE_MEM_MGT_EXTENSIONS;
143
144 attr->max_sge = qattr->max_sge;
145 attr->max_sge_rd = qattr->max_sge;
146 attr->max_cq = qattr->max_cq;
147 attr->max_cqe = qattr->max_cqe;
148 attr->max_mr = qattr->max_mr;
149 attr->max_mw = qattr->max_mw;
150 attr->max_pd = qattr->max_pd;
151 attr->atomic_cap = dev->atomic_cap;
152 attr->max_fmr = qattr->max_fmr;
153 attr->max_map_per_fmr = 16;
154 attr->max_qp_init_rd_atom =
155 1 << (fls(qattr->max_qp_req_rd_atomic_resc) - 1);
156 attr->max_qp_rd_atom =
157 min(1 << (fls(qattr->max_qp_resp_rd_atomic_resc) - 1),
158 attr->max_qp_init_rd_atom);
159
160 attr->max_srq = qattr->max_srq;
161 attr->max_srq_sge = qattr->max_srq_sge;
162 attr->max_srq_wr = qattr->max_srq_wr;
163
164 attr->local_ca_ack_delay = qattr->dev_ack_delay;
165 attr->max_fast_reg_page_list_len = qattr->max_mr / 8;
166 attr->max_pkeys = QEDR_ROCE_PKEY_MAX;
167 attr->max_ah = qattr->max_ah;
168
169 return 0;
170}
171
172#define QEDR_SPEED_SDR (1)
173#define QEDR_SPEED_DDR (2)
174#define QEDR_SPEED_QDR (4)
175#define QEDR_SPEED_FDR10 (8)
176#define QEDR_SPEED_FDR (16)
177#define QEDR_SPEED_EDR (32)
178
179static inline void get_link_speed_and_width(int speed, u8 *ib_speed,
180 u8 *ib_width)
181{
182 switch (speed) {
183 case 1000:
184 *ib_speed = QEDR_SPEED_SDR;
185 *ib_width = IB_WIDTH_1X;
186 break;
187 case 10000:
188 *ib_speed = QEDR_SPEED_QDR;
189 *ib_width = IB_WIDTH_1X;
190 break;
191
192 case 20000:
193 *ib_speed = QEDR_SPEED_DDR;
194 *ib_width = IB_WIDTH_4X;
195 break;
196
197 case 25000:
198 *ib_speed = QEDR_SPEED_EDR;
199 *ib_width = IB_WIDTH_1X;
200 break;
201
202 case 40000:
203 *ib_speed = QEDR_SPEED_QDR;
204 *ib_width = IB_WIDTH_4X;
205 break;
206
207 case 50000:
208 *ib_speed = QEDR_SPEED_QDR;
209 *ib_width = IB_WIDTH_4X;
210 break;
211
212 case 100000:
213 *ib_speed = QEDR_SPEED_EDR;
214 *ib_width = IB_WIDTH_4X;
215 break;
216
217 default:
218 /* Unsupported */
219 *ib_speed = QEDR_SPEED_SDR;
220 *ib_width = IB_WIDTH_1X;
221 }
222}
223
224int qedr_query_port(struct ib_device *ibdev, u8 port, struct ib_port_attr *attr)
225{
226 struct qedr_dev *dev;
227 struct qed_rdma_port *rdma_port;
228
229 dev = get_qedr_dev(ibdev);
230 if (port > 1) {
231 DP_ERR(dev, "invalid_port=0x%x\n", port);
232 return -EINVAL;
233 }
234
235 if (!dev->rdma_ctx) {
236 DP_ERR(dev, "rdma_ctx is NULL\n");
237 return -EINVAL;
238 }
239
240 rdma_port = dev->ops->rdma_query_port(dev->rdma_ctx);
241 memset(attr, 0, sizeof(*attr));
242
243 if (rdma_port->port_state == QED_RDMA_PORT_UP) {
244 attr->state = IB_PORT_ACTIVE;
245 attr->phys_state = 5;
246 } else {
247 attr->state = IB_PORT_DOWN;
248 attr->phys_state = 3;
249 }
250 attr->max_mtu = IB_MTU_4096;
251 attr->active_mtu = iboe_get_mtu(dev->ndev->mtu);
252 attr->lid = 0;
253 attr->lmc = 0;
254 attr->sm_lid = 0;
255 attr->sm_sl = 0;
256 attr->port_cap_flags = IB_PORT_IP_BASED_GIDS;
257 attr->gid_tbl_len = QEDR_MAX_SGID;
258 attr->pkey_tbl_len = QEDR_ROCE_PKEY_TABLE_LEN;
259 attr->bad_pkey_cntr = rdma_port->pkey_bad_counter;
260 attr->qkey_viol_cntr = 0;
261 get_link_speed_and_width(rdma_port->link_speed,
262 &attr->active_speed, &attr->active_width);
263 attr->max_msg_sz = rdma_port->max_msg_size;
264 attr->max_vl_num = 4;
265
266 return 0;
267}
268
269int qedr_modify_port(struct ib_device *ibdev, u8 port, int mask,
270 struct ib_port_modify *props)
271{
272 struct qedr_dev *dev;
273
274 dev = get_qedr_dev(ibdev);
275 if (port > 1) {
276 DP_ERR(dev, "invalid_port=0x%x\n", port);
277 return -EINVAL;
278 }
279
280 return 0;
281}
282
283static int qedr_add_mmap(struct qedr_ucontext *uctx, u64 phy_addr,
284 unsigned long len)
285{
286 struct qedr_mm *mm;
287
288 mm = kzalloc(sizeof(*mm), GFP_KERNEL);
289 if (!mm)
290 return -ENOMEM;
291
292 mm->key.phy_addr = phy_addr;
293 /* This function might be called with a length which is not a multiple
294 * of PAGE_SIZE, while the mapping is PAGE_SIZE grained and the kernel
295 * forces this granularity by increasing the requested size if needed.
296 * When qedr_mmap is called, it will search the list with the updated
297 * length as a key. To prevent search failures, the length is rounded up
298 * in advance to PAGE_SIZE.
299 */
300 mm->key.len = roundup(len, PAGE_SIZE);
301 INIT_LIST_HEAD(&mm->entry);
302
303 mutex_lock(&uctx->mm_list_lock);
304 list_add(&mm->entry, &uctx->mm_head);
305 mutex_unlock(&uctx->mm_list_lock);
306
307 DP_DEBUG(uctx->dev, QEDR_MSG_MISC,
308 "added (addr=0x%llx,len=0x%lx) for ctx=%p\n",
309 (unsigned long long)mm->key.phy_addr,
310 (unsigned long)mm->key.len, uctx);
311
312 return 0;
313}
314
315static bool qedr_search_mmap(struct qedr_ucontext *uctx, u64 phy_addr,
316 unsigned long len)
317{
318 bool found = false;
319 struct qedr_mm *mm;
320
321 mutex_lock(&uctx->mm_list_lock);
322 list_for_each_entry(mm, &uctx->mm_head, entry) {
323 if (len != mm->key.len || phy_addr != mm->key.phy_addr)
324 continue;
325
326 found = true;
327 break;
328 }
329 mutex_unlock(&uctx->mm_list_lock);
330 DP_DEBUG(uctx->dev, QEDR_MSG_MISC,
331 "searched for (addr=0x%llx,len=0x%lx) for ctx=%p, result=%d\n",
332 mm->key.phy_addr, mm->key.len, uctx, found);
333
334 return found;
335}
336
337struct ib_ucontext *qedr_alloc_ucontext(struct ib_device *ibdev,
338 struct ib_udata *udata)
339{
340 int rc;
341 struct qedr_ucontext *ctx;
342 struct qedr_alloc_ucontext_resp uresp;
343 struct qedr_dev *dev = get_qedr_dev(ibdev);
344 struct qed_rdma_add_user_out_params oparams;
345
346 if (!udata)
347 return ERR_PTR(-EFAULT);
348
349 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
350 if (!ctx)
351 return ERR_PTR(-ENOMEM);
352
353 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &oparams);
354 if (rc) {
355 DP_ERR(dev,
356 "failed to allocate a DPI for a new RoCE application, rc=%d. To overcome this consider to increase the number of DPIs, increase the doorbell BAR size or just close unnecessary RoCE applications. In order to increase the number of DPIs consult the qedr readme\n",
357 rc);
358 goto err;
359 }
360
361 ctx->dpi = oparams.dpi;
362 ctx->dpi_addr = oparams.dpi_addr;
363 ctx->dpi_phys_addr = oparams.dpi_phys_addr;
364 ctx->dpi_size = oparams.dpi_size;
365 INIT_LIST_HEAD(&ctx->mm_head);
366 mutex_init(&ctx->mm_list_lock);
367
368 memset(&uresp, 0, sizeof(uresp));
369
370 uresp.db_pa = ctx->dpi_phys_addr;
371 uresp.db_size = ctx->dpi_size;
372 uresp.max_send_wr = dev->attr.max_sqe;
373 uresp.max_recv_wr = dev->attr.max_rqe;
374 uresp.max_srq_wr = dev->attr.max_srq_wr;
375 uresp.sges_per_send_wr = QEDR_MAX_SQE_ELEMENTS_PER_SQE;
376 uresp.sges_per_recv_wr = QEDR_MAX_RQE_ELEMENTS_PER_RQE;
377 uresp.sges_per_srq_wr = dev->attr.max_srq_sge;
378 uresp.max_cqes = QEDR_MAX_CQES;
379
380 rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
381 if (rc)
382 goto err;
383
384 ctx->dev = dev;
385
386 rc = qedr_add_mmap(ctx, ctx->dpi_phys_addr, ctx->dpi_size);
387 if (rc)
388 goto err;
389
390 DP_DEBUG(dev, QEDR_MSG_INIT, "Allocating user context %p\n",
391 &ctx->ibucontext);
392 return &ctx->ibucontext;
393
394err:
395 kfree(ctx);
396 return ERR_PTR(rc);
397}
398
399int qedr_dealloc_ucontext(struct ib_ucontext *ibctx)
400{
401 struct qedr_ucontext *uctx = get_qedr_ucontext(ibctx);
402 struct qedr_mm *mm, *tmp;
403 int status = 0;
404
405 DP_DEBUG(uctx->dev, QEDR_MSG_INIT, "Deallocating user context %p\n",
406 uctx);
407 uctx->dev->ops->rdma_remove_user(uctx->dev->rdma_ctx, uctx->dpi);
408
409 list_for_each_entry_safe(mm, tmp, &uctx->mm_head, entry) {
410 DP_DEBUG(uctx->dev, QEDR_MSG_MISC,
411 "deleted (addr=0x%llx,len=0x%lx) for ctx=%p\n",
412 mm->key.phy_addr, mm->key.len, uctx);
413 list_del(&mm->entry);
414 kfree(mm);
415 }
416
417 kfree(uctx);
418 return status;
419}
420
421int qedr_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
422{
423 struct qedr_ucontext *ucontext = get_qedr_ucontext(context);
424 struct qedr_dev *dev = get_qedr_dev(context->device);
425 unsigned long vm_page = vma->vm_pgoff << PAGE_SHIFT;
426 u64 unmapped_db = dev->db_phys_addr;
427 unsigned long len = (vma->vm_end - vma->vm_start);
428 int rc = 0;
429 bool found;
430
431 DP_DEBUG(dev, QEDR_MSG_INIT,
432 "qedr_mmap called vm_page=0x%lx vm_pgoff=0x%lx unmapped_db=0x%llx db_size=%x, len=%lx\n",
433 vm_page, vma->vm_pgoff, unmapped_db, dev->db_size, len);
434 if (vma->vm_start & (PAGE_SIZE - 1)) {
435 DP_ERR(dev, "Vma_start not page aligned = %ld\n",
436 vma->vm_start);
437 return -EINVAL;
438 }
439
440 found = qedr_search_mmap(ucontext, vm_page, len);
441 if (!found) {
442 DP_ERR(dev, "Vma_pgoff not found in mapped array = %ld\n",
443 vma->vm_pgoff);
444 return -EINVAL;
445 }
446
447 DP_DEBUG(dev, QEDR_MSG_INIT, "Mapping doorbell bar\n");
448
449 if ((vm_page >= unmapped_db) && (vm_page <= (unmapped_db +
450 dev->db_size))) {
451 DP_DEBUG(dev, QEDR_MSG_INIT, "Mapping doorbell bar\n");
452 if (vma->vm_flags & VM_READ) {
453 DP_ERR(dev, "Trying to map doorbell bar for read\n");
454 return -EPERM;
455 }
456
457 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
458
459 rc = io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
460 PAGE_SIZE, vma->vm_page_prot);
461 } else {
462 DP_DEBUG(dev, QEDR_MSG_INIT, "Mapping chains\n");
463 rc = remap_pfn_range(vma, vma->vm_start,
464 vma->vm_pgoff, len, vma->vm_page_prot);
465 }
466 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_mmap return code: %d\n", rc);
467 return rc;
468}
Ram Amrania7efd772016-10-10 13:15:33 +0300469
470struct ib_pd *qedr_alloc_pd(struct ib_device *ibdev,
471 struct ib_ucontext *context, struct ib_udata *udata)
472{
473 struct qedr_dev *dev = get_qedr_dev(ibdev);
474 struct qedr_ucontext *uctx = NULL;
475 struct qedr_alloc_pd_uresp uresp;
476 struct qedr_pd *pd;
477 u16 pd_id;
478 int rc;
479
480 DP_DEBUG(dev, QEDR_MSG_INIT, "Function called from: %s\n",
481 (udata && context) ? "User Lib" : "Kernel");
482
483 if (!dev->rdma_ctx) {
484 DP_ERR(dev, "invlaid RDMA context\n");
485 return ERR_PTR(-EINVAL);
486 }
487
488 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
489 if (!pd)
490 return ERR_PTR(-ENOMEM);
491
492 dev->ops->rdma_alloc_pd(dev->rdma_ctx, &pd_id);
493
494 uresp.pd_id = pd_id;
495 pd->pd_id = pd_id;
496
497 if (udata && context) {
498 rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
499 if (rc)
500 DP_ERR(dev, "copy error pd_id=0x%x.\n", pd_id);
501 uctx = get_qedr_ucontext(context);
502 uctx->pd = pd;
503 pd->uctx = uctx;
504 }
505
506 return &pd->ibpd;
507}
508
509int qedr_dealloc_pd(struct ib_pd *ibpd)
510{
511 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
512 struct qedr_pd *pd = get_qedr_pd(ibpd);
513
Colin Ian Kingea7ef2a2016-10-18 19:39:28 +0100514 if (!pd) {
Ram Amrania7efd772016-10-10 13:15:33 +0300515 pr_err("Invalid PD received in dealloc_pd\n");
Colin Ian Kingea7ef2a2016-10-18 19:39:28 +0100516 return -EINVAL;
517 }
Ram Amrania7efd772016-10-10 13:15:33 +0300518
519 DP_DEBUG(dev, QEDR_MSG_INIT, "Deallocating PD %d\n", pd->pd_id);
520 dev->ops->rdma_dealloc_pd(dev->rdma_ctx, pd->pd_id);
521
522 kfree(pd);
523
524 return 0;
525}
526
527static void qedr_free_pbl(struct qedr_dev *dev,
528 struct qedr_pbl_info *pbl_info, struct qedr_pbl *pbl)
529{
530 struct pci_dev *pdev = dev->pdev;
531 int i;
532
533 for (i = 0; i < pbl_info->num_pbls; i++) {
534 if (!pbl[i].va)
535 continue;
536 dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
537 pbl[i].va, pbl[i].pa);
538 }
539
540 kfree(pbl);
541}
542
543#define MIN_FW_PBL_PAGE_SIZE (4 * 1024)
544#define MAX_FW_PBL_PAGE_SIZE (64 * 1024)
545
546#define NUM_PBES_ON_PAGE(_page_size) (_page_size / sizeof(u64))
547#define MAX_PBES_ON_PAGE NUM_PBES_ON_PAGE(MAX_FW_PBL_PAGE_SIZE)
548#define MAX_PBES_TWO_LAYER (MAX_PBES_ON_PAGE * MAX_PBES_ON_PAGE)
549
550static struct qedr_pbl *qedr_alloc_pbl_tbl(struct qedr_dev *dev,
551 struct qedr_pbl_info *pbl_info,
552 gfp_t flags)
553{
554 struct pci_dev *pdev = dev->pdev;
555 struct qedr_pbl *pbl_table;
556 dma_addr_t *pbl_main_tbl;
557 dma_addr_t pa;
558 void *va;
559 int i;
560
561 pbl_table = kcalloc(pbl_info->num_pbls, sizeof(*pbl_table), flags);
562 if (!pbl_table)
563 return ERR_PTR(-ENOMEM);
564
565 for (i = 0; i < pbl_info->num_pbls; i++) {
566 va = dma_alloc_coherent(&pdev->dev, pbl_info->pbl_size,
567 &pa, flags);
568 if (!va)
569 goto err;
570
571 memset(va, 0, pbl_info->pbl_size);
572 pbl_table[i].va = va;
573 pbl_table[i].pa = pa;
574 }
575
576 /* Two-Layer PBLs, if we have more than one pbl we need to initialize
577 * the first one with physical pointers to all of the rest
578 */
579 pbl_main_tbl = (dma_addr_t *)pbl_table[0].va;
580 for (i = 0; i < pbl_info->num_pbls - 1; i++)
581 pbl_main_tbl[i] = pbl_table[i + 1].pa;
582
583 return pbl_table;
584
585err:
586 for (i--; i >= 0; i--)
587 dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
588 pbl_table[i].va, pbl_table[i].pa);
589
590 qedr_free_pbl(dev, pbl_info, pbl_table);
591
592 return ERR_PTR(-ENOMEM);
593}
594
595static int qedr_prepare_pbl_tbl(struct qedr_dev *dev,
596 struct qedr_pbl_info *pbl_info,
597 u32 num_pbes, int two_layer_capable)
598{
599 u32 pbl_capacity;
600 u32 pbl_size;
601 u32 num_pbls;
602
603 if ((num_pbes > MAX_PBES_ON_PAGE) && two_layer_capable) {
604 if (num_pbes > MAX_PBES_TWO_LAYER) {
605 DP_ERR(dev, "prepare pbl table: too many pages %d\n",
606 num_pbes);
607 return -EINVAL;
608 }
609
610 /* calculate required pbl page size */
611 pbl_size = MIN_FW_PBL_PAGE_SIZE;
612 pbl_capacity = NUM_PBES_ON_PAGE(pbl_size) *
613 NUM_PBES_ON_PAGE(pbl_size);
614
615 while (pbl_capacity < num_pbes) {
616 pbl_size *= 2;
617 pbl_capacity = pbl_size / sizeof(u64);
618 pbl_capacity = pbl_capacity * pbl_capacity;
619 }
620
621 num_pbls = DIV_ROUND_UP(num_pbes, NUM_PBES_ON_PAGE(pbl_size));
622 num_pbls++; /* One for the layer0 ( points to the pbls) */
623 pbl_info->two_layered = true;
624 } else {
625 /* One layered PBL */
626 num_pbls = 1;
627 pbl_size = max_t(u32, MIN_FW_PBL_PAGE_SIZE,
628 roundup_pow_of_two((num_pbes * sizeof(u64))));
629 pbl_info->two_layered = false;
630 }
631
632 pbl_info->num_pbls = num_pbls;
633 pbl_info->pbl_size = pbl_size;
634 pbl_info->num_pbes = num_pbes;
635
636 DP_DEBUG(dev, QEDR_MSG_MR,
637 "prepare pbl table: num_pbes=%d, num_pbls=%d, pbl_size=%d\n",
638 pbl_info->num_pbes, pbl_info->num_pbls, pbl_info->pbl_size);
639
640 return 0;
641}
642
643static void qedr_populate_pbls(struct qedr_dev *dev, struct ib_umem *umem,
644 struct qedr_pbl *pbl,
645 struct qedr_pbl_info *pbl_info)
646{
647 int shift, pg_cnt, pages, pbe_cnt, total_num_pbes = 0;
648 struct qedr_pbl *pbl_tbl;
649 struct scatterlist *sg;
650 struct regpair *pbe;
651 int entry;
652 u32 addr;
653
654 if (!pbl_info->num_pbes)
655 return;
656
657 /* If we have a two layered pbl, the first pbl points to the rest
658 * of the pbls and the first entry lays on the second pbl in the table
659 */
660 if (pbl_info->two_layered)
661 pbl_tbl = &pbl[1];
662 else
663 pbl_tbl = pbl;
664
665 pbe = (struct regpair *)pbl_tbl->va;
666 if (!pbe) {
667 DP_ERR(dev, "cannot populate PBL due to a NULL PBE\n");
668 return;
669 }
670
671 pbe_cnt = 0;
672
673 shift = ilog2(umem->page_size);
674
675 for_each_sg(umem->sg_head.sgl, sg, umem->nmap, entry) {
676 pages = sg_dma_len(sg) >> shift;
677 for (pg_cnt = 0; pg_cnt < pages; pg_cnt++) {
678 /* store the page address in pbe */
679 pbe->lo = cpu_to_le32(sg_dma_address(sg) +
680 umem->page_size * pg_cnt);
681 addr = upper_32_bits(sg_dma_address(sg) +
682 umem->page_size * pg_cnt);
683 pbe->hi = cpu_to_le32(addr);
684 pbe_cnt++;
685 total_num_pbes++;
686 pbe++;
687
688 if (total_num_pbes == pbl_info->num_pbes)
689 return;
690
691 /* If the given pbl is full storing the pbes,
692 * move to next pbl.
693 */
694 if (pbe_cnt == (pbl_info->pbl_size / sizeof(u64))) {
695 pbl_tbl++;
696 pbe = (struct regpair *)pbl_tbl->va;
697 pbe_cnt = 0;
698 }
699 }
700 }
701}
702
703static int qedr_copy_cq_uresp(struct qedr_dev *dev,
704 struct qedr_cq *cq, struct ib_udata *udata)
705{
706 struct qedr_create_cq_uresp uresp;
707 int rc;
708
709 memset(&uresp, 0, sizeof(uresp));
710
711 uresp.db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT);
712 uresp.icid = cq->icid;
713
714 rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
715 if (rc)
716 DP_ERR(dev, "copy error cqid=0x%x.\n", cq->icid);
717
718 return rc;
719}
720
721static void consume_cqe(struct qedr_cq *cq)
722{
723 if (cq->latest_cqe == cq->toggle_cqe)
724 cq->pbl_toggle ^= RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
725
726 cq->latest_cqe = qed_chain_consume(&cq->pbl);
727}
728
729static inline int qedr_align_cq_entries(int entries)
730{
731 u64 size, aligned_size;
732
733 /* We allocate an extra entry that we don't report to the FW. */
734 size = (entries + 1) * QEDR_CQE_SIZE;
735 aligned_size = ALIGN(size, PAGE_SIZE);
736
737 return aligned_size / QEDR_CQE_SIZE;
738}
739
740static inline int qedr_init_user_queue(struct ib_ucontext *ib_ctx,
741 struct qedr_dev *dev,
742 struct qedr_userq *q,
743 u64 buf_addr, size_t buf_len,
744 int access, int dmasync)
745{
746 int page_cnt;
747 int rc;
748
749 q->buf_addr = buf_addr;
750 q->buf_len = buf_len;
751 q->umem = ib_umem_get(ib_ctx, q->buf_addr, q->buf_len, access, dmasync);
752 if (IS_ERR(q->umem)) {
753 DP_ERR(dev, "create user queue: failed ib_umem_get, got %ld\n",
754 PTR_ERR(q->umem));
755 return PTR_ERR(q->umem);
756 }
757
758 page_cnt = ib_umem_page_count(q->umem);
759 rc = qedr_prepare_pbl_tbl(dev, &q->pbl_info, page_cnt, 0);
760 if (rc)
761 goto err0;
762
763 q->pbl_tbl = qedr_alloc_pbl_tbl(dev, &q->pbl_info, GFP_KERNEL);
764 if (IS_ERR_OR_NULL(q->pbl_tbl))
765 goto err0;
766
767 qedr_populate_pbls(dev, q->umem, q->pbl_tbl, &q->pbl_info);
768
769 return 0;
770
771err0:
772 ib_umem_release(q->umem);
773
774 return rc;
775}
776
777static inline void qedr_init_cq_params(struct qedr_cq *cq,
778 struct qedr_ucontext *ctx,
779 struct qedr_dev *dev, int vector,
780 int chain_entries, int page_cnt,
781 u64 pbl_ptr,
782 struct qed_rdma_create_cq_in_params
783 *params)
784{
785 memset(params, 0, sizeof(*params));
786 params->cq_handle_hi = upper_32_bits((uintptr_t)cq);
787 params->cq_handle_lo = lower_32_bits((uintptr_t)cq);
788 params->cnq_id = vector;
789 params->cq_size = chain_entries - 1;
790 params->dpi = (ctx) ? ctx->dpi : dev->dpi;
791 params->pbl_num_pages = page_cnt;
792 params->pbl_ptr = pbl_ptr;
793 params->pbl_two_level = 0;
794}
795
796static void doorbell_cq(struct qedr_cq *cq, u32 cons, u8 flags)
797{
798 /* Flush data before signalling doorbell */
799 wmb();
800 cq->db.data.agg_flags = flags;
801 cq->db.data.value = cpu_to_le32(cons);
802 writeq(cq->db.raw, cq->db_addr);
803
804 /* Make sure write would stick */
805 mmiowb();
806}
807
808int qedr_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
809{
810 struct qedr_cq *cq = get_qedr_cq(ibcq);
811 unsigned long sflags;
812
813 if (cq->cq_type == QEDR_CQ_TYPE_GSI)
814 return 0;
815
816 spin_lock_irqsave(&cq->cq_lock, sflags);
817
818 cq->arm_flags = 0;
819
820 if (flags & IB_CQ_SOLICITED)
821 cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD;
822
823 if (flags & IB_CQ_NEXT_COMP)
824 cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_CF_CMD;
825
826 doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
827
828 spin_unlock_irqrestore(&cq->cq_lock, sflags);
829
830 return 0;
831}
832
833struct ib_cq *qedr_create_cq(struct ib_device *ibdev,
834 const struct ib_cq_init_attr *attr,
835 struct ib_ucontext *ib_ctx, struct ib_udata *udata)
836{
837 struct qedr_ucontext *ctx = get_qedr_ucontext(ib_ctx);
838 struct qed_rdma_destroy_cq_out_params destroy_oparams;
839 struct qed_rdma_destroy_cq_in_params destroy_iparams;
840 struct qedr_dev *dev = get_qedr_dev(ibdev);
841 struct qed_rdma_create_cq_in_params params;
842 struct qedr_create_cq_ureq ureq;
843 int vector = attr->comp_vector;
844 int entries = attr->cqe;
845 struct qedr_cq *cq;
846 int chain_entries;
847 int page_cnt;
848 u64 pbl_ptr;
849 u16 icid;
850 int rc;
851
852 DP_DEBUG(dev, QEDR_MSG_INIT,
853 "create_cq: called from %s. entries=%d, vector=%d\n",
854 udata ? "User Lib" : "Kernel", entries, vector);
855
856 if (entries > QEDR_MAX_CQES) {
857 DP_ERR(dev,
858 "create cq: the number of entries %d is too high. Must be equal or below %d.\n",
859 entries, QEDR_MAX_CQES);
860 return ERR_PTR(-EINVAL);
861 }
862
863 chain_entries = qedr_align_cq_entries(entries);
864 chain_entries = min_t(int, chain_entries, QEDR_MAX_CQES);
865
866 cq = kzalloc(sizeof(*cq), GFP_KERNEL);
867 if (!cq)
868 return ERR_PTR(-ENOMEM);
869
870 if (udata) {
871 memset(&ureq, 0, sizeof(ureq));
872 if (ib_copy_from_udata(&ureq, udata, sizeof(ureq))) {
873 DP_ERR(dev,
874 "create cq: problem copying data from user space\n");
875 goto err0;
876 }
877
878 if (!ureq.len) {
879 DP_ERR(dev,
880 "create cq: cannot create a cq with 0 entries\n");
881 goto err0;
882 }
883
884 cq->cq_type = QEDR_CQ_TYPE_USER;
885
886 rc = qedr_init_user_queue(ib_ctx, dev, &cq->q, ureq.addr,
887 ureq.len, IB_ACCESS_LOCAL_WRITE, 1);
888 if (rc)
889 goto err0;
890
891 pbl_ptr = cq->q.pbl_tbl->pa;
892 page_cnt = cq->q.pbl_info.num_pbes;
Amrani, Ramc7eb3bc2016-12-22 14:40:33 +0200893
894 cq->ibcq.cqe = chain_entries;
Ram Amrania7efd772016-10-10 13:15:33 +0300895 } else {
896 cq->cq_type = QEDR_CQ_TYPE_KERNEL;
897
898 rc = dev->ops->common->chain_alloc(dev->cdev,
899 QED_CHAIN_USE_TO_CONSUME,
900 QED_CHAIN_MODE_PBL,
901 QED_CHAIN_CNT_TYPE_U32,
902 chain_entries,
903 sizeof(union rdma_cqe),
904 &cq->pbl);
905 if (rc)
906 goto err1;
907
908 page_cnt = qed_chain_get_page_cnt(&cq->pbl);
909 pbl_ptr = qed_chain_get_pbl_phys(&cq->pbl);
Amrani, Ramc7eb3bc2016-12-22 14:40:33 +0200910 cq->ibcq.cqe = cq->pbl.capacity;
Ram Amrania7efd772016-10-10 13:15:33 +0300911 }
912
913 qedr_init_cq_params(cq, ctx, dev, vector, chain_entries, page_cnt,
914 pbl_ptr, &params);
915
916 rc = dev->ops->rdma_create_cq(dev->rdma_ctx, &params, &icid);
917 if (rc)
918 goto err2;
919
920 cq->icid = icid;
921 cq->sig = QEDR_CQ_MAGIC_NUMBER;
922 spin_lock_init(&cq->cq_lock);
923
924 if (ib_ctx) {
925 rc = qedr_copy_cq_uresp(dev, cq, udata);
926 if (rc)
927 goto err3;
928 } else {
929 /* Generate doorbell address. */
930 cq->db_addr = dev->db_addr +
931 DB_ADDR_SHIFT(DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT);
932 cq->db.data.icid = cq->icid;
933 cq->db.data.params = DB_AGG_CMD_SET <<
934 RDMA_PWM_VAL32_DATA_AGG_CMD_SHIFT;
935
936 /* point to the very last element, passing it we will toggle */
937 cq->toggle_cqe = qed_chain_get_last_elem(&cq->pbl);
938 cq->pbl_toggle = RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
939 cq->latest_cqe = NULL;
940 consume_cqe(cq);
941 cq->cq_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
942 }
943
944 DP_DEBUG(dev, QEDR_MSG_CQ,
945 "create cq: icid=0x%0x, addr=%p, size(entries)=0x%0x\n",
946 cq->icid, cq, params.cq_size);
947
948 return &cq->ibcq;
949
950err3:
951 destroy_iparams.icid = cq->icid;
952 dev->ops->rdma_destroy_cq(dev->rdma_ctx, &destroy_iparams,
953 &destroy_oparams);
954err2:
955 if (udata)
956 qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
957 else
958 dev->ops->common->chain_free(dev->cdev, &cq->pbl);
959err1:
960 if (udata)
961 ib_umem_release(cq->q.umem);
962err0:
963 kfree(cq);
964 return ERR_PTR(-EINVAL);
965}
966
967int qedr_resize_cq(struct ib_cq *ibcq, int new_cnt, struct ib_udata *udata)
968{
969 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
970 struct qedr_cq *cq = get_qedr_cq(ibcq);
971
972 DP_ERR(dev, "cq %p RESIZE NOT SUPPORTED\n", cq);
973
974 return 0;
975}
976
977int qedr_destroy_cq(struct ib_cq *ibcq)
978{
979 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
980 struct qed_rdma_destroy_cq_out_params oparams;
981 struct qed_rdma_destroy_cq_in_params iparams;
982 struct qedr_cq *cq = get_qedr_cq(ibcq);
983
984 DP_DEBUG(dev, QEDR_MSG_CQ, "destroy cq: cq_id %d", cq->icid);
985
986 /* GSIs CQs are handled by driver, so they don't exist in the FW */
987 if (cq->cq_type != QEDR_CQ_TYPE_GSI) {
Amrani, Rama1211352016-12-22 14:40:34 +0200988 int rc;
989
Ram Amrania7efd772016-10-10 13:15:33 +0300990 iparams.icid = cq->icid;
Amrani, Rama1211352016-12-22 14:40:34 +0200991 rc = dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams,
992 &oparams);
993 if (rc)
994 return rc;
Ram Amrania7efd772016-10-10 13:15:33 +0300995 dev->ops->common->chain_free(dev->cdev, &cq->pbl);
996 }
997
998 if (ibcq->uobject && ibcq->uobject->context) {
999 qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
1000 ib_umem_release(cq->q.umem);
1001 }
1002
1003 kfree(cq);
1004
1005 return 0;
1006}
Ram Amranicecbcdd2016-10-10 13:15:34 +03001007
1008static inline int get_gid_info_from_table(struct ib_qp *ibqp,
1009 struct ib_qp_attr *attr,
1010 int attr_mask,
1011 struct qed_rdma_modify_qp_in_params
1012 *qp_params)
1013{
1014 enum rdma_network_type nw_type;
1015 struct ib_gid_attr gid_attr;
1016 union ib_gid gid;
1017 u32 ipv4_addr;
1018 int rc = 0;
1019 int i;
1020
1021 rc = ib_get_cached_gid(ibqp->device, attr->ah_attr.port_num,
1022 attr->ah_attr.grh.sgid_index, &gid, &gid_attr);
1023 if (rc)
1024 return rc;
1025
1026 if (!memcmp(&gid, &zgid, sizeof(gid)))
1027 return -ENOENT;
1028
1029 if (gid_attr.ndev) {
1030 qp_params->vlan_id = rdma_vlan_dev_vlan_id(gid_attr.ndev);
1031
1032 dev_put(gid_attr.ndev);
1033 nw_type = ib_gid_to_network_type(gid_attr.gid_type, &gid);
1034 switch (nw_type) {
1035 case RDMA_NETWORK_IPV6:
1036 memcpy(&qp_params->sgid.bytes[0], &gid.raw[0],
1037 sizeof(qp_params->sgid));
1038 memcpy(&qp_params->dgid.bytes[0],
1039 &attr->ah_attr.grh.dgid,
1040 sizeof(qp_params->dgid));
1041 qp_params->roce_mode = ROCE_V2_IPV6;
1042 SET_FIELD(qp_params->modify_flags,
1043 QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1044 break;
1045 case RDMA_NETWORK_IB:
1046 memcpy(&qp_params->sgid.bytes[0], &gid.raw[0],
1047 sizeof(qp_params->sgid));
1048 memcpy(&qp_params->dgid.bytes[0],
1049 &attr->ah_attr.grh.dgid,
1050 sizeof(qp_params->dgid));
1051 qp_params->roce_mode = ROCE_V1;
1052 break;
1053 case RDMA_NETWORK_IPV4:
1054 memset(&qp_params->sgid, 0, sizeof(qp_params->sgid));
1055 memset(&qp_params->dgid, 0, sizeof(qp_params->dgid));
1056 ipv4_addr = qedr_get_ipv4_from_gid(gid.raw);
1057 qp_params->sgid.ipv4_addr = ipv4_addr;
1058 ipv4_addr =
1059 qedr_get_ipv4_from_gid(attr->ah_attr.grh.dgid.raw);
1060 qp_params->dgid.ipv4_addr = ipv4_addr;
1061 SET_FIELD(qp_params->modify_flags,
1062 QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1063 qp_params->roce_mode = ROCE_V2_IPV4;
1064 break;
1065 }
1066 }
1067
1068 for (i = 0; i < 4; i++) {
1069 qp_params->sgid.dwords[i] = ntohl(qp_params->sgid.dwords[i]);
1070 qp_params->dgid.dwords[i] = ntohl(qp_params->dgid.dwords[i]);
1071 }
1072
1073 if (qp_params->vlan_id >= VLAN_CFI_MASK)
1074 qp_params->vlan_id = 0;
1075
1076 return 0;
1077}
1078
1079static void qedr_cleanup_user_sq(struct qedr_dev *dev, struct qedr_qp *qp)
1080{
1081 qedr_free_pbl(dev, &qp->usq.pbl_info, qp->usq.pbl_tbl);
1082 ib_umem_release(qp->usq.umem);
1083}
1084
1085static void qedr_cleanup_user_rq(struct qedr_dev *dev, struct qedr_qp *qp)
1086{
1087 qedr_free_pbl(dev, &qp->urq.pbl_info, qp->urq.pbl_tbl);
1088 ib_umem_release(qp->urq.umem);
1089}
1090
1091static void qedr_cleanup_kernel_sq(struct qedr_dev *dev, struct qedr_qp *qp)
1092{
1093 dev->ops->common->chain_free(dev->cdev, &qp->sq.pbl);
1094 kfree(qp->wqe_wr_id);
1095}
1096
1097static void qedr_cleanup_kernel_rq(struct qedr_dev *dev, struct qedr_qp *qp)
1098{
1099 dev->ops->common->chain_free(dev->cdev, &qp->rq.pbl);
1100 kfree(qp->rqe_wr_id);
1101}
1102
1103static int qedr_check_qp_attrs(struct ib_pd *ibpd, struct qedr_dev *dev,
1104 struct ib_qp_init_attr *attrs)
1105{
1106 struct qedr_device_attr *qattr = &dev->attr;
1107
1108 /* QP0... attrs->qp_type == IB_QPT_GSI */
1109 if (attrs->qp_type != IB_QPT_RC && attrs->qp_type != IB_QPT_GSI) {
1110 DP_DEBUG(dev, QEDR_MSG_QP,
1111 "create qp: unsupported qp type=0x%x requested\n",
1112 attrs->qp_type);
1113 return -EINVAL;
1114 }
1115
1116 if (attrs->cap.max_send_wr > qattr->max_sqe) {
1117 DP_ERR(dev,
1118 "create qp: cannot create a SQ with %d elements (max_send_wr=0x%x)\n",
1119 attrs->cap.max_send_wr, qattr->max_sqe);
1120 return -EINVAL;
1121 }
1122
1123 if (attrs->cap.max_inline_data > qattr->max_inline) {
1124 DP_ERR(dev,
1125 "create qp: unsupported inline data size=0x%x requested (max_inline=0x%x)\n",
1126 attrs->cap.max_inline_data, qattr->max_inline);
1127 return -EINVAL;
1128 }
1129
1130 if (attrs->cap.max_send_sge > qattr->max_sge) {
1131 DP_ERR(dev,
1132 "create qp: unsupported send_sge=0x%x requested (max_send_sge=0x%x)\n",
1133 attrs->cap.max_send_sge, qattr->max_sge);
1134 return -EINVAL;
1135 }
1136
1137 if (attrs->cap.max_recv_sge > qattr->max_sge) {
1138 DP_ERR(dev,
1139 "create qp: unsupported recv_sge=0x%x requested (max_recv_sge=0x%x)\n",
1140 attrs->cap.max_recv_sge, qattr->max_sge);
1141 return -EINVAL;
1142 }
1143
1144 /* Unprivileged user space cannot create special QP */
1145 if (ibpd->uobject && attrs->qp_type == IB_QPT_GSI) {
1146 DP_ERR(dev,
1147 "create qp: userspace can't create special QPs of type=0x%x\n",
1148 attrs->qp_type);
1149 return -EINVAL;
1150 }
1151
1152 return 0;
1153}
1154
1155static void qedr_copy_rq_uresp(struct qedr_create_qp_uresp *uresp,
1156 struct qedr_qp *qp)
1157{
1158 uresp->rq_db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1159 uresp->rq_icid = qp->icid;
1160}
1161
1162static void qedr_copy_sq_uresp(struct qedr_create_qp_uresp *uresp,
1163 struct qedr_qp *qp)
1164{
1165 uresp->sq_db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1166 uresp->sq_icid = qp->icid + 1;
1167}
1168
1169static int qedr_copy_qp_uresp(struct qedr_dev *dev,
1170 struct qedr_qp *qp, struct ib_udata *udata)
1171{
1172 struct qedr_create_qp_uresp uresp;
1173 int rc;
1174
1175 memset(&uresp, 0, sizeof(uresp));
1176 qedr_copy_sq_uresp(&uresp, qp);
1177 qedr_copy_rq_uresp(&uresp, qp);
1178
1179 uresp.atomic_supported = dev->atomic_cap != IB_ATOMIC_NONE;
1180 uresp.qp_id = qp->qp_id;
1181
1182 rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
1183 if (rc)
1184 DP_ERR(dev,
1185 "create qp: failed a copy to user space with qp icid=0x%x.\n",
1186 qp->icid);
1187
1188 return rc;
1189}
1190
1191static void qedr_set_qp_init_params(struct qedr_dev *dev,
1192 struct qedr_qp *qp,
1193 struct qedr_pd *pd,
1194 struct ib_qp_init_attr *attrs)
1195{
1196 qp->pd = pd;
1197
1198 spin_lock_init(&qp->q_lock);
1199
1200 qp->qp_type = attrs->qp_type;
1201 qp->max_inline_data = attrs->cap.max_inline_data;
1202 qp->sq.max_sges = attrs->cap.max_send_sge;
1203 qp->state = QED_ROCE_QP_STATE_RESET;
1204 qp->signaled = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR) ? true : false;
1205 qp->sq_cq = get_qedr_cq(attrs->send_cq);
1206 qp->rq_cq = get_qedr_cq(attrs->recv_cq);
1207 qp->dev = dev;
1208
1209 DP_DEBUG(dev, QEDR_MSG_QP,
1210 "QP params:\tpd = %d, qp_type = %d, max_inline_data = %d, state = %d, signaled = %d, use_srq=%d\n",
1211 pd->pd_id, qp->qp_type, qp->max_inline_data,
1212 qp->state, qp->signaled, (attrs->srq) ? 1 : 0);
1213 DP_DEBUG(dev, QEDR_MSG_QP,
1214 "SQ params:\tsq_max_sges = %d, sq_cq_id = %d\n",
1215 qp->sq.max_sges, qp->sq_cq->icid);
1216 qp->rq.max_sges = attrs->cap.max_recv_sge;
1217 DP_DEBUG(dev, QEDR_MSG_QP,
1218 "RQ params:\trq_max_sges = %d, rq_cq_id = %d\n",
1219 qp->rq.max_sges, qp->rq_cq->icid);
1220}
1221
1222static inline void
1223qedr_init_qp_user_params(struct qed_rdma_create_qp_in_params *params,
1224 struct qedr_create_qp_ureq *ureq)
1225{
1226 /* QP handle to be written in CQE */
1227 params->qp_handle_lo = ureq->qp_handle_lo;
1228 params->qp_handle_hi = ureq->qp_handle_hi;
1229}
1230
1231static inline void
1232qedr_init_qp_kernel_doorbell_sq(struct qedr_dev *dev, struct qedr_qp *qp)
1233{
1234 qp->sq.db = dev->db_addr +
1235 DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1236 qp->sq.db_data.data.icid = qp->icid + 1;
1237}
1238
1239static inline void
1240qedr_init_qp_kernel_doorbell_rq(struct qedr_dev *dev, struct qedr_qp *qp)
1241{
1242 qp->rq.db = dev->db_addr +
1243 DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1244 qp->rq.db_data.data.icid = qp->icid;
1245}
1246
1247static inline int
1248qedr_init_qp_kernel_params_rq(struct qedr_dev *dev,
1249 struct qedr_qp *qp, struct ib_qp_init_attr *attrs)
1250{
1251 /* Allocate driver internal RQ array */
1252 qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
1253 GFP_KERNEL);
1254 if (!qp->rqe_wr_id)
1255 return -ENOMEM;
1256
1257 DP_DEBUG(dev, QEDR_MSG_QP, "RQ max_wr set to %d.\n", qp->rq.max_wr);
1258
1259 return 0;
1260}
1261
1262static inline int
1263qedr_init_qp_kernel_params_sq(struct qedr_dev *dev,
1264 struct qedr_qp *qp,
1265 struct ib_qp_init_attr *attrs,
1266 struct qed_rdma_create_qp_in_params *params)
1267{
1268 u32 temp_max_wr;
1269
1270 /* Allocate driver internal SQ array */
1271 temp_max_wr = attrs->cap.max_send_wr * dev->wq_multiplier;
1272 temp_max_wr = min_t(u32, temp_max_wr, dev->attr.max_sqe);
1273
1274 /* temp_max_wr < attr->max_sqe < u16 so the casting is safe */
1275 qp->sq.max_wr = (u16)temp_max_wr;
1276 qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
1277 GFP_KERNEL);
1278 if (!qp->wqe_wr_id)
1279 return -ENOMEM;
1280
1281 DP_DEBUG(dev, QEDR_MSG_QP, "SQ max_wr set to %d.\n", qp->sq.max_wr);
1282
1283 /* QP handle to be written in CQE */
1284 params->qp_handle_lo = lower_32_bits((uintptr_t)qp);
1285 params->qp_handle_hi = upper_32_bits((uintptr_t)qp);
1286
1287 return 0;
1288}
1289
1290static inline int qedr_init_qp_kernel_sq(struct qedr_dev *dev,
1291 struct qedr_qp *qp,
1292 struct ib_qp_init_attr *attrs)
1293{
1294 u32 n_sq_elems, n_sq_entries;
1295 int rc;
1296
1297 /* A single work request may take up to QEDR_MAX_SQ_WQE_SIZE elements in
1298 * the ring. The ring should allow at least a single WR, even if the
1299 * user requested none, due to allocation issues.
1300 */
1301 n_sq_entries = attrs->cap.max_send_wr;
1302 n_sq_entries = min_t(u32, n_sq_entries, dev->attr.max_sqe);
1303 n_sq_entries = max_t(u32, n_sq_entries, 1);
1304 n_sq_elems = n_sq_entries * QEDR_MAX_SQE_ELEMENTS_PER_SQE;
1305 rc = dev->ops->common->chain_alloc(dev->cdev,
1306 QED_CHAIN_USE_TO_PRODUCE,
1307 QED_CHAIN_MODE_PBL,
1308 QED_CHAIN_CNT_TYPE_U32,
1309 n_sq_elems,
1310 QEDR_SQE_ELEMENT_SIZE,
1311 &qp->sq.pbl);
1312 if (rc) {
1313 DP_ERR(dev, "failed to allocate QP %p SQ\n", qp);
1314 return rc;
1315 }
1316
1317 DP_DEBUG(dev, QEDR_MSG_SQ,
1318 "SQ Pbl base addr = %llx max_send_wr=%d max_wr=%d capacity=%d, rc=%d\n",
1319 qed_chain_get_pbl_phys(&qp->sq.pbl), attrs->cap.max_send_wr,
1320 n_sq_entries, qed_chain_get_capacity(&qp->sq.pbl), rc);
1321 return 0;
1322}
1323
1324static inline int qedr_init_qp_kernel_rq(struct qedr_dev *dev,
1325 struct qedr_qp *qp,
1326 struct ib_qp_init_attr *attrs)
1327{
1328 u32 n_rq_elems, n_rq_entries;
1329 int rc;
1330
1331 /* A single work request may take up to QEDR_MAX_RQ_WQE_SIZE elements in
1332 * the ring. There ring should allow at least a single WR, even if the
1333 * user requested none, due to allocation issues.
1334 */
1335 n_rq_entries = max_t(u32, attrs->cap.max_recv_wr, 1);
1336 n_rq_elems = n_rq_entries * QEDR_MAX_RQE_ELEMENTS_PER_RQE;
1337 rc = dev->ops->common->chain_alloc(dev->cdev,
1338 QED_CHAIN_USE_TO_CONSUME_PRODUCE,
1339 QED_CHAIN_MODE_PBL,
1340 QED_CHAIN_CNT_TYPE_U32,
1341 n_rq_elems,
1342 QEDR_RQE_ELEMENT_SIZE,
1343 &qp->rq.pbl);
1344
1345 if (rc) {
1346 DP_ERR(dev, "failed to allocate memory for QP %p RQ\n", qp);
1347 return -ENOMEM;
1348 }
1349
1350 DP_DEBUG(dev, QEDR_MSG_RQ,
1351 "RQ Pbl base addr = %llx max_recv_wr=%d max_wr=%d capacity=%d, rc=%d\n",
1352 qed_chain_get_pbl_phys(&qp->rq.pbl), attrs->cap.max_recv_wr,
1353 n_rq_entries, qed_chain_get_capacity(&qp->rq.pbl), rc);
1354
1355 /* n_rq_entries < u16 so the casting is safe */
1356 qp->rq.max_wr = (u16)n_rq_entries;
1357
1358 return 0;
1359}
1360
1361static inline void
1362qedr_init_qp_in_params_sq(struct qedr_dev *dev,
1363 struct qedr_pd *pd,
1364 struct qedr_qp *qp,
1365 struct ib_qp_init_attr *attrs,
1366 struct ib_udata *udata,
1367 struct qed_rdma_create_qp_in_params *params)
1368{
1369 /* QP handle to be written in an async event */
1370 params->qp_handle_async_lo = lower_32_bits((uintptr_t)qp);
1371 params->qp_handle_async_hi = upper_32_bits((uintptr_t)qp);
1372
1373 params->signal_all = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR);
1374 params->fmr_and_reserved_lkey = !udata;
1375 params->pd = pd->pd_id;
1376 params->dpi = pd->uctx ? pd->uctx->dpi : dev->dpi;
1377 params->sq_cq_id = get_qedr_cq(attrs->send_cq)->icid;
1378 params->max_sq_sges = 0;
1379 params->stats_queue = 0;
1380
1381 if (udata) {
1382 params->sq_num_pages = qp->usq.pbl_info.num_pbes;
1383 params->sq_pbl_ptr = qp->usq.pbl_tbl->pa;
1384 } else {
1385 params->sq_num_pages = qed_chain_get_page_cnt(&qp->sq.pbl);
1386 params->sq_pbl_ptr = qed_chain_get_pbl_phys(&qp->sq.pbl);
1387 }
1388}
1389
1390static inline void
1391qedr_init_qp_in_params_rq(struct qedr_qp *qp,
1392 struct ib_qp_init_attr *attrs,
1393 struct ib_udata *udata,
1394 struct qed_rdma_create_qp_in_params *params)
1395{
1396 params->rq_cq_id = get_qedr_cq(attrs->recv_cq)->icid;
1397 params->srq_id = 0;
1398 params->use_srq = false;
1399
1400 if (udata) {
1401 params->rq_num_pages = qp->urq.pbl_info.num_pbes;
1402 params->rq_pbl_ptr = qp->urq.pbl_tbl->pa;
1403 } else {
1404 params->rq_num_pages = qed_chain_get_page_cnt(&qp->rq.pbl);
1405 params->rq_pbl_ptr = qed_chain_get_pbl_phys(&qp->rq.pbl);
1406 }
1407}
1408
1409static inline void qedr_qp_user_print(struct qedr_dev *dev, struct qedr_qp *qp)
1410{
1411 DP_DEBUG(dev, QEDR_MSG_QP,
1412 "create qp: successfully created user QP. qp=%p, sq_addr=0x%llx, sq_len=%zd, rq_addr=0x%llx, rq_len=%zd\n",
1413 qp, qp->usq.buf_addr, qp->usq.buf_len, qp->urq.buf_addr,
1414 qp->urq.buf_len);
1415}
1416
1417static inline int qedr_init_user_qp(struct ib_ucontext *ib_ctx,
1418 struct qedr_dev *dev,
1419 struct qedr_qp *qp,
1420 struct qedr_create_qp_ureq *ureq)
1421{
1422 int rc;
1423
1424 /* SQ - read access only (0), dma sync not required (0) */
1425 rc = qedr_init_user_queue(ib_ctx, dev, &qp->usq, ureq->sq_addr,
1426 ureq->sq_len, 0, 0);
1427 if (rc)
1428 return rc;
1429
1430 /* RQ - read access only (0), dma sync not required (0) */
1431 rc = qedr_init_user_queue(ib_ctx, dev, &qp->urq, ureq->rq_addr,
1432 ureq->rq_len, 0, 0);
1433
1434 if (rc)
1435 qedr_cleanup_user_sq(dev, qp);
1436 return rc;
1437}
1438
1439static inline int
1440qedr_init_kernel_qp(struct qedr_dev *dev,
1441 struct qedr_qp *qp,
1442 struct ib_qp_init_attr *attrs,
1443 struct qed_rdma_create_qp_in_params *params)
1444{
1445 int rc;
1446
1447 rc = qedr_init_qp_kernel_sq(dev, qp, attrs);
1448 if (rc) {
1449 DP_ERR(dev, "failed to init kernel QP %p SQ\n", qp);
1450 return rc;
1451 }
1452
1453 rc = qedr_init_qp_kernel_params_sq(dev, qp, attrs, params);
1454 if (rc) {
1455 dev->ops->common->chain_free(dev->cdev, &qp->sq.pbl);
1456 DP_ERR(dev, "failed to init kernel QP %p SQ params\n", qp);
1457 return rc;
1458 }
1459
1460 rc = qedr_init_qp_kernel_rq(dev, qp, attrs);
1461 if (rc) {
1462 qedr_cleanup_kernel_sq(dev, qp);
1463 DP_ERR(dev, "failed to init kernel QP %p RQ\n", qp);
1464 return rc;
1465 }
1466
1467 rc = qedr_init_qp_kernel_params_rq(dev, qp, attrs);
1468 if (rc) {
1469 DP_ERR(dev, "failed to init kernel QP %p RQ params\n", qp);
1470 qedr_cleanup_kernel_sq(dev, qp);
1471 dev->ops->common->chain_free(dev->cdev, &qp->rq.pbl);
1472 return rc;
1473 }
1474
1475 return rc;
1476}
1477
1478struct ib_qp *qedr_create_qp(struct ib_pd *ibpd,
1479 struct ib_qp_init_attr *attrs,
1480 struct ib_udata *udata)
1481{
1482 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
1483 struct qed_rdma_create_qp_out_params out_params;
1484 struct qed_rdma_create_qp_in_params in_params;
1485 struct qedr_pd *pd = get_qedr_pd(ibpd);
1486 struct ib_ucontext *ib_ctx = NULL;
1487 struct qedr_ucontext *ctx = NULL;
1488 struct qedr_create_qp_ureq ureq;
1489 struct qedr_qp *qp;
Wei Yongjun181d8012016-10-28 16:33:47 +00001490 struct ib_qp *ibqp;
Ram Amranicecbcdd2016-10-10 13:15:34 +03001491 int rc = 0;
1492
1493 DP_DEBUG(dev, QEDR_MSG_QP, "create qp: called from %s, pd=%p\n",
1494 udata ? "user library" : "kernel", pd);
1495
1496 rc = qedr_check_qp_attrs(ibpd, dev, attrs);
1497 if (rc)
1498 return ERR_PTR(rc);
1499
Wei Yongjun181d8012016-10-28 16:33:47 +00001500 if (attrs->srq)
1501 return ERR_PTR(-EINVAL);
1502
Ram Amranicecbcdd2016-10-10 13:15:34 +03001503 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1504 if (!qp)
1505 return ERR_PTR(-ENOMEM);
1506
Ram Amranicecbcdd2016-10-10 13:15:34 +03001507 DP_DEBUG(dev, QEDR_MSG_QP,
1508 "create qp: sq_cq=%p, sq_icid=%d, rq_cq=%p, rq_icid=%d\n",
1509 get_qedr_cq(attrs->send_cq),
1510 get_qedr_cq(attrs->send_cq)->icid,
1511 get_qedr_cq(attrs->recv_cq),
1512 get_qedr_cq(attrs->recv_cq)->icid);
1513
1514 qedr_set_qp_init_params(dev, qp, pd, attrs);
1515
Ram Amrani04886772016-10-10 13:15:38 +03001516 if (attrs->qp_type == IB_QPT_GSI) {
1517 if (udata) {
1518 DP_ERR(dev,
1519 "create qp: unexpected udata when creating GSI QP\n");
1520 goto err0;
1521 }
Wei Yongjun181d8012016-10-28 16:33:47 +00001522 ibqp = qedr_create_gsi_qp(dev, attrs, qp);
1523 if (IS_ERR(ibqp))
1524 kfree(qp);
1525 return ibqp;
Ram Amrani04886772016-10-10 13:15:38 +03001526 }
1527
Ram Amranicecbcdd2016-10-10 13:15:34 +03001528 memset(&in_params, 0, sizeof(in_params));
1529
1530 if (udata) {
1531 if (!(udata && ibpd->uobject && ibpd->uobject->context))
1532 goto err0;
1533
1534 ib_ctx = ibpd->uobject->context;
1535 ctx = get_qedr_ucontext(ib_ctx);
1536
1537 memset(&ureq, 0, sizeof(ureq));
1538 if (ib_copy_from_udata(&ureq, udata, sizeof(ureq))) {
1539 DP_ERR(dev,
1540 "create qp: problem copying data from user space\n");
1541 goto err0;
1542 }
1543
1544 rc = qedr_init_user_qp(ib_ctx, dev, qp, &ureq);
1545 if (rc)
1546 goto err0;
1547
1548 qedr_init_qp_user_params(&in_params, &ureq);
1549 } else {
1550 rc = qedr_init_kernel_qp(dev, qp, attrs, &in_params);
1551 if (rc)
1552 goto err0;
1553 }
1554
1555 qedr_init_qp_in_params_sq(dev, pd, qp, attrs, udata, &in_params);
1556 qedr_init_qp_in_params_rq(qp, attrs, udata, &in_params);
1557
1558 qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
1559 &in_params, &out_params);
1560
1561 if (!qp->qed_qp)
1562 goto err1;
1563
1564 qp->qp_id = out_params.qp_id;
1565 qp->icid = out_params.icid;
1566 qp->ibqp.qp_num = qp->qp_id;
1567
1568 if (udata) {
1569 rc = qedr_copy_qp_uresp(dev, qp, udata);
1570 if (rc)
1571 goto err2;
1572
1573 qedr_qp_user_print(dev, qp);
1574 } else {
1575 qedr_init_qp_kernel_doorbell_sq(dev, qp);
1576 qedr_init_qp_kernel_doorbell_rq(dev, qp);
1577 }
1578
1579 DP_DEBUG(dev, QEDR_MSG_QP, "created %s space QP %p\n",
1580 udata ? "user" : "kernel", qp);
1581
1582 return &qp->ibqp;
1583
1584err2:
1585 rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
1586 if (rc)
1587 DP_ERR(dev, "create qp: fatal fault. rc=%d", rc);
1588err1:
1589 if (udata) {
1590 qedr_cleanup_user_sq(dev, qp);
1591 qedr_cleanup_user_rq(dev, qp);
1592 } else {
1593 qedr_cleanup_kernel_sq(dev, qp);
1594 qedr_cleanup_kernel_rq(dev, qp);
1595 }
1596
1597err0:
1598 kfree(qp);
1599
1600 return ERR_PTR(-EFAULT);
1601}
1602
Ram Amrani27a4b1a2017-01-24 13:51:39 +02001603static enum ib_qp_state qedr_get_ibqp_state(enum qed_roce_qp_state qp_state)
Ram Amranicecbcdd2016-10-10 13:15:34 +03001604{
1605 switch (qp_state) {
1606 case QED_ROCE_QP_STATE_RESET:
1607 return IB_QPS_RESET;
1608 case QED_ROCE_QP_STATE_INIT:
1609 return IB_QPS_INIT;
1610 case QED_ROCE_QP_STATE_RTR:
1611 return IB_QPS_RTR;
1612 case QED_ROCE_QP_STATE_RTS:
1613 return IB_QPS_RTS;
1614 case QED_ROCE_QP_STATE_SQD:
1615 return IB_QPS_SQD;
1616 case QED_ROCE_QP_STATE_ERR:
1617 return IB_QPS_ERR;
1618 case QED_ROCE_QP_STATE_SQE:
1619 return IB_QPS_SQE;
1620 }
1621 return IB_QPS_ERR;
1622}
1623
Ram Amrani27a4b1a2017-01-24 13:51:39 +02001624static enum qed_roce_qp_state qedr_get_state_from_ibqp(
1625 enum ib_qp_state qp_state)
Ram Amranicecbcdd2016-10-10 13:15:34 +03001626{
1627 switch (qp_state) {
1628 case IB_QPS_RESET:
1629 return QED_ROCE_QP_STATE_RESET;
1630 case IB_QPS_INIT:
1631 return QED_ROCE_QP_STATE_INIT;
1632 case IB_QPS_RTR:
1633 return QED_ROCE_QP_STATE_RTR;
1634 case IB_QPS_RTS:
1635 return QED_ROCE_QP_STATE_RTS;
1636 case IB_QPS_SQD:
1637 return QED_ROCE_QP_STATE_SQD;
1638 case IB_QPS_ERR:
1639 return QED_ROCE_QP_STATE_ERR;
1640 default:
1641 return QED_ROCE_QP_STATE_ERR;
1642 }
1643}
1644
1645static void qedr_reset_qp_hwq_info(struct qedr_qp_hwq_info *qph)
1646{
1647 qed_chain_reset(&qph->pbl);
1648 qph->prod = 0;
1649 qph->cons = 0;
1650 qph->wqe_cons = 0;
1651 qph->db_data.data.value = cpu_to_le16(0);
1652}
1653
1654static int qedr_update_qp_state(struct qedr_dev *dev,
1655 struct qedr_qp *qp,
1656 enum qed_roce_qp_state new_state)
1657{
1658 int status = 0;
1659
1660 if (new_state == qp->state)
Ram Amrani865cea42017-01-24 13:50:34 +02001661 return 0;
Ram Amranicecbcdd2016-10-10 13:15:34 +03001662
1663 switch (qp->state) {
1664 case QED_ROCE_QP_STATE_RESET:
1665 switch (new_state) {
1666 case QED_ROCE_QP_STATE_INIT:
1667 qp->prev_wqe_size = 0;
1668 qedr_reset_qp_hwq_info(&qp->sq);
1669 qedr_reset_qp_hwq_info(&qp->rq);
1670 break;
1671 default:
1672 status = -EINVAL;
1673 break;
1674 };
1675 break;
1676 case QED_ROCE_QP_STATE_INIT:
1677 switch (new_state) {
1678 case QED_ROCE_QP_STATE_RTR:
1679 /* Update doorbell (in case post_recv was
1680 * done before move to RTR)
1681 */
1682 wmb();
1683 writel(qp->rq.db_data.raw, qp->rq.db);
1684 /* Make sure write takes effect */
1685 mmiowb();
1686 break;
1687 case QED_ROCE_QP_STATE_ERR:
1688 break;
1689 default:
1690 /* Invalid state change. */
1691 status = -EINVAL;
1692 break;
1693 };
1694 break;
1695 case QED_ROCE_QP_STATE_RTR:
1696 /* RTR->XXX */
1697 switch (new_state) {
1698 case QED_ROCE_QP_STATE_RTS:
1699 break;
1700 case QED_ROCE_QP_STATE_ERR:
1701 break;
1702 default:
1703 /* Invalid state change. */
1704 status = -EINVAL;
1705 break;
1706 };
1707 break;
1708 case QED_ROCE_QP_STATE_RTS:
1709 /* RTS->XXX */
1710 switch (new_state) {
1711 case QED_ROCE_QP_STATE_SQD:
1712 break;
1713 case QED_ROCE_QP_STATE_ERR:
1714 break;
1715 default:
1716 /* Invalid state change. */
1717 status = -EINVAL;
1718 break;
1719 };
1720 break;
1721 case QED_ROCE_QP_STATE_SQD:
1722 /* SQD->XXX */
1723 switch (new_state) {
1724 case QED_ROCE_QP_STATE_RTS:
1725 case QED_ROCE_QP_STATE_ERR:
1726 break;
1727 default:
1728 /* Invalid state change. */
1729 status = -EINVAL;
1730 break;
1731 };
1732 break;
1733 case QED_ROCE_QP_STATE_ERR:
1734 /* ERR->XXX */
1735 switch (new_state) {
1736 case QED_ROCE_QP_STATE_RESET:
Ram Amrani933e6dc2017-01-24 13:50:38 +02001737 if ((qp->rq.prod != qp->rq.cons) ||
1738 (qp->sq.prod != qp->sq.cons)) {
1739 DP_NOTICE(dev,
1740 "Error->Reset with rq/sq not empty rq.prod=%x rq.cons=%x sq.prod=%x sq.cons=%x\n",
1741 qp->rq.prod, qp->rq.cons, qp->sq.prod,
1742 qp->sq.cons);
1743 status = -EINVAL;
1744 }
Ram Amranicecbcdd2016-10-10 13:15:34 +03001745 break;
1746 default:
1747 status = -EINVAL;
1748 break;
1749 };
1750 break;
1751 default:
1752 status = -EINVAL;
1753 break;
1754 };
1755
1756 return status;
1757}
1758
1759int qedr_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1760 int attr_mask, struct ib_udata *udata)
1761{
1762 struct qedr_qp *qp = get_qedr_qp(ibqp);
1763 struct qed_rdma_modify_qp_in_params qp_params = { 0 };
1764 struct qedr_dev *dev = get_qedr_dev(&qp->dev->ibdev);
1765 enum ib_qp_state old_qp_state, new_qp_state;
1766 int rc = 0;
1767
1768 DP_DEBUG(dev, QEDR_MSG_QP,
1769 "modify qp: qp %p attr_mask=0x%x, state=%d", qp, attr_mask,
1770 attr->qp_state);
1771
1772 old_qp_state = qedr_get_ibqp_state(qp->state);
1773 if (attr_mask & IB_QP_STATE)
1774 new_qp_state = attr->qp_state;
1775 else
1776 new_qp_state = old_qp_state;
1777
1778 if (!ib_modify_qp_is_ok
1779 (old_qp_state, new_qp_state, ibqp->qp_type, attr_mask,
1780 IB_LINK_LAYER_ETHERNET)) {
1781 DP_ERR(dev,
1782 "modify qp: invalid attribute mask=0x%x specified for\n"
1783 "qpn=0x%x of type=0x%x old_qp_state=0x%x, new_qp_state=0x%x\n",
1784 attr_mask, qp->qp_id, ibqp->qp_type, old_qp_state,
1785 new_qp_state);
1786 rc = -EINVAL;
1787 goto err;
1788 }
1789
1790 /* Translate the masks... */
1791 if (attr_mask & IB_QP_STATE) {
1792 SET_FIELD(qp_params.modify_flags,
1793 QED_RDMA_MODIFY_QP_VALID_NEW_STATE, 1);
1794 qp_params.new_state = qedr_get_state_from_ibqp(attr->qp_state);
1795 }
1796
1797 if (attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY)
1798 qp_params.sqd_async = true;
1799
1800 if (attr_mask & IB_QP_PKEY_INDEX) {
1801 SET_FIELD(qp_params.modify_flags,
1802 QED_ROCE_MODIFY_QP_VALID_PKEY, 1);
1803 if (attr->pkey_index >= QEDR_ROCE_PKEY_TABLE_LEN) {
1804 rc = -EINVAL;
1805 goto err;
1806 }
1807
1808 qp_params.pkey = QEDR_ROCE_PKEY_DEFAULT;
1809 }
1810
1811 if (attr_mask & IB_QP_QKEY)
1812 qp->qkey = attr->qkey;
1813
1814 if (attr_mask & IB_QP_ACCESS_FLAGS) {
1815 SET_FIELD(qp_params.modify_flags,
1816 QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN, 1);
1817 qp_params.incoming_rdma_read_en = attr->qp_access_flags &
1818 IB_ACCESS_REMOTE_READ;
1819 qp_params.incoming_rdma_write_en = attr->qp_access_flags &
1820 IB_ACCESS_REMOTE_WRITE;
1821 qp_params.incoming_atomic_en = attr->qp_access_flags &
1822 IB_ACCESS_REMOTE_ATOMIC;
1823 }
1824
1825 if (attr_mask & (IB_QP_AV | IB_QP_PATH_MTU)) {
1826 if (attr_mask & IB_QP_PATH_MTU) {
1827 if (attr->path_mtu < IB_MTU_256 ||
1828 attr->path_mtu > IB_MTU_4096) {
1829 pr_err("error: Only MTU sizes of 256, 512, 1024, 2048 and 4096 are supported by RoCE\n");
1830 rc = -EINVAL;
1831 goto err;
1832 }
1833 qp->mtu = min(ib_mtu_enum_to_int(attr->path_mtu),
1834 ib_mtu_enum_to_int(iboe_get_mtu
1835 (dev->ndev->mtu)));
1836 }
1837
1838 if (!qp->mtu) {
1839 qp->mtu =
1840 ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
1841 pr_err("Fixing zeroed MTU to qp->mtu = %d\n", qp->mtu);
1842 }
1843
1844 SET_FIELD(qp_params.modify_flags,
1845 QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR, 1);
1846
1847 qp_params.traffic_class_tos = attr->ah_attr.grh.traffic_class;
1848 qp_params.flow_label = attr->ah_attr.grh.flow_label;
1849 qp_params.hop_limit_ttl = attr->ah_attr.grh.hop_limit;
1850
1851 qp->sgid_idx = attr->ah_attr.grh.sgid_index;
1852
1853 rc = get_gid_info_from_table(ibqp, attr, attr_mask, &qp_params);
1854 if (rc) {
1855 DP_ERR(dev,
1856 "modify qp: problems with GID index %d (rc=%d)\n",
1857 attr->ah_attr.grh.sgid_index, rc);
1858 return rc;
1859 }
1860
1861 rc = qedr_get_dmac(dev, &attr->ah_attr,
1862 qp_params.remote_mac_addr);
1863 if (rc)
1864 return rc;
1865
1866 qp_params.use_local_mac = true;
1867 ether_addr_copy(qp_params.local_mac_addr, dev->ndev->dev_addr);
1868
1869 DP_DEBUG(dev, QEDR_MSG_QP, "dgid=%x:%x:%x:%x\n",
1870 qp_params.dgid.dwords[0], qp_params.dgid.dwords[1],
1871 qp_params.dgid.dwords[2], qp_params.dgid.dwords[3]);
1872 DP_DEBUG(dev, QEDR_MSG_QP, "sgid=%x:%x:%x:%x\n",
1873 qp_params.sgid.dwords[0], qp_params.sgid.dwords[1],
1874 qp_params.sgid.dwords[2], qp_params.sgid.dwords[3]);
1875 DP_DEBUG(dev, QEDR_MSG_QP, "remote_mac=[%pM]\n",
1876 qp_params.remote_mac_addr);
1877;
1878
1879 qp_params.mtu = qp->mtu;
1880 qp_params.lb_indication = false;
1881 }
1882
1883 if (!qp_params.mtu) {
1884 /* Stay with current MTU */
1885 if (qp->mtu)
1886 qp_params.mtu = qp->mtu;
1887 else
1888 qp_params.mtu =
1889 ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
1890 }
1891
1892 if (attr_mask & IB_QP_TIMEOUT) {
1893 SET_FIELD(qp_params.modify_flags,
1894 QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT, 1);
1895
1896 qp_params.ack_timeout = attr->timeout;
1897 if (attr->timeout) {
1898 u32 temp;
1899
1900 temp = 4096 * (1UL << attr->timeout) / 1000 / 1000;
1901 /* FW requires [msec] */
1902 qp_params.ack_timeout = temp;
1903 } else {
1904 /* Infinite */
1905 qp_params.ack_timeout = 0;
1906 }
1907 }
1908 if (attr_mask & IB_QP_RETRY_CNT) {
1909 SET_FIELD(qp_params.modify_flags,
1910 QED_ROCE_MODIFY_QP_VALID_RETRY_CNT, 1);
1911 qp_params.retry_cnt = attr->retry_cnt;
1912 }
1913
1914 if (attr_mask & IB_QP_RNR_RETRY) {
1915 SET_FIELD(qp_params.modify_flags,
1916 QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT, 1);
1917 qp_params.rnr_retry_cnt = attr->rnr_retry;
1918 }
1919
1920 if (attr_mask & IB_QP_RQ_PSN) {
1921 SET_FIELD(qp_params.modify_flags,
1922 QED_ROCE_MODIFY_QP_VALID_RQ_PSN, 1);
1923 qp_params.rq_psn = attr->rq_psn;
1924 qp->rq_psn = attr->rq_psn;
1925 }
1926
1927 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1928 if (attr->max_rd_atomic > dev->attr.max_qp_req_rd_atomic_resc) {
1929 rc = -EINVAL;
1930 DP_ERR(dev,
1931 "unsupported max_rd_atomic=%d, supported=%d\n",
1932 attr->max_rd_atomic,
1933 dev->attr.max_qp_req_rd_atomic_resc);
1934 goto err;
1935 }
1936
1937 SET_FIELD(qp_params.modify_flags,
1938 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ, 1);
1939 qp_params.max_rd_atomic_req = attr->max_rd_atomic;
1940 }
1941
1942 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1943 SET_FIELD(qp_params.modify_flags,
1944 QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER, 1);
1945 qp_params.min_rnr_nak_timer = attr->min_rnr_timer;
1946 }
1947
1948 if (attr_mask & IB_QP_SQ_PSN) {
1949 SET_FIELD(qp_params.modify_flags,
1950 QED_ROCE_MODIFY_QP_VALID_SQ_PSN, 1);
1951 qp_params.sq_psn = attr->sq_psn;
1952 qp->sq_psn = attr->sq_psn;
1953 }
1954
1955 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1956 if (attr->max_dest_rd_atomic >
1957 dev->attr.max_qp_resp_rd_atomic_resc) {
1958 DP_ERR(dev,
1959 "unsupported max_dest_rd_atomic=%d, supported=%d\n",
1960 attr->max_dest_rd_atomic,
1961 dev->attr.max_qp_resp_rd_atomic_resc);
1962
1963 rc = -EINVAL;
1964 goto err;
1965 }
1966
1967 SET_FIELD(qp_params.modify_flags,
1968 QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP, 1);
1969 qp_params.max_rd_atomic_resp = attr->max_dest_rd_atomic;
1970 }
1971
1972 if (attr_mask & IB_QP_DEST_QPN) {
1973 SET_FIELD(qp_params.modify_flags,
1974 QED_ROCE_MODIFY_QP_VALID_DEST_QP, 1);
1975
1976 qp_params.dest_qp = attr->dest_qp_num;
1977 qp->dest_qp_num = attr->dest_qp_num;
1978 }
1979
1980 if (qp->qp_type != IB_QPT_GSI)
1981 rc = dev->ops->rdma_modify_qp(dev->rdma_ctx,
1982 qp->qed_qp, &qp_params);
1983
1984 if (attr_mask & IB_QP_STATE) {
1985 if ((qp->qp_type != IB_QPT_GSI) && (!udata))
Amrani, Ramd6ebbf22016-12-22 14:40:35 +02001986 rc = qedr_update_qp_state(dev, qp, qp_params.new_state);
Ram Amranicecbcdd2016-10-10 13:15:34 +03001987 qp->state = qp_params.new_state;
1988 }
1989
1990err:
1991 return rc;
1992}
1993
1994static int qedr_to_ib_qp_acc_flags(struct qed_rdma_query_qp_out_params *params)
1995{
1996 int ib_qp_acc_flags = 0;
1997
1998 if (params->incoming_rdma_write_en)
1999 ib_qp_acc_flags |= IB_ACCESS_REMOTE_WRITE;
2000 if (params->incoming_rdma_read_en)
2001 ib_qp_acc_flags |= IB_ACCESS_REMOTE_READ;
2002 if (params->incoming_atomic_en)
2003 ib_qp_acc_flags |= IB_ACCESS_REMOTE_ATOMIC;
2004 ib_qp_acc_flags |= IB_ACCESS_LOCAL_WRITE;
2005 return ib_qp_acc_flags;
2006}
2007
2008int qedr_query_qp(struct ib_qp *ibqp,
2009 struct ib_qp_attr *qp_attr,
2010 int attr_mask, struct ib_qp_init_attr *qp_init_attr)
2011{
2012 struct qed_rdma_query_qp_out_params params;
2013 struct qedr_qp *qp = get_qedr_qp(ibqp);
2014 struct qedr_dev *dev = qp->dev;
2015 int rc = 0;
2016
2017 memset(&params, 0, sizeof(params));
2018
2019 rc = dev->ops->rdma_query_qp(dev->rdma_ctx, qp->qed_qp, &params);
2020 if (rc)
2021 goto err;
2022
2023 memset(qp_attr, 0, sizeof(*qp_attr));
2024 memset(qp_init_attr, 0, sizeof(*qp_init_attr));
2025
2026 qp_attr->qp_state = qedr_get_ibqp_state(params.state);
2027 qp_attr->cur_qp_state = qedr_get_ibqp_state(params.state);
Amrani, Ram097b6152016-12-26 08:40:58 +02002028 qp_attr->path_mtu = ib_mtu_int_to_enum(params.mtu);
Ram Amranicecbcdd2016-10-10 13:15:34 +03002029 qp_attr->path_mig_state = IB_MIG_MIGRATED;
2030 qp_attr->rq_psn = params.rq_psn;
2031 qp_attr->sq_psn = params.sq_psn;
2032 qp_attr->dest_qp_num = params.dest_qp;
2033
2034 qp_attr->qp_access_flags = qedr_to_ib_qp_acc_flags(&params);
2035
2036 qp_attr->cap.max_send_wr = qp->sq.max_wr;
2037 qp_attr->cap.max_recv_wr = qp->rq.max_wr;
2038 qp_attr->cap.max_send_sge = qp->sq.max_sges;
2039 qp_attr->cap.max_recv_sge = qp->rq.max_sges;
Ram Amrani59e89702017-01-24 13:50:35 +02002040 qp_attr->cap.max_inline_data = ROCE_REQ_MAX_INLINE_DATA_SIZE;
Ram Amranicecbcdd2016-10-10 13:15:34 +03002041 qp_init_attr->cap = qp_attr->cap;
2042
2043 memcpy(&qp_attr->ah_attr.grh.dgid.raw[0], &params.dgid.bytes[0],
2044 sizeof(qp_attr->ah_attr.grh.dgid.raw));
2045
2046 qp_attr->ah_attr.grh.flow_label = params.flow_label;
2047 qp_attr->ah_attr.grh.sgid_index = qp->sgid_idx;
2048 qp_attr->ah_attr.grh.hop_limit = params.hop_limit_ttl;
2049 qp_attr->ah_attr.grh.traffic_class = params.traffic_class_tos;
2050
2051 qp_attr->ah_attr.ah_flags = IB_AH_GRH;
2052 qp_attr->ah_attr.port_num = 1;
2053 qp_attr->ah_attr.sl = 0;
2054 qp_attr->timeout = params.timeout;
2055 qp_attr->rnr_retry = params.rnr_retry;
2056 qp_attr->retry_cnt = params.retry_cnt;
2057 qp_attr->min_rnr_timer = params.min_rnr_nak_timer;
2058 qp_attr->pkey_index = params.pkey_index;
2059 qp_attr->port_num = 1;
2060 qp_attr->ah_attr.src_path_bits = 0;
2061 qp_attr->ah_attr.static_rate = 0;
2062 qp_attr->alt_pkey_index = 0;
2063 qp_attr->alt_port_num = 0;
2064 qp_attr->alt_timeout = 0;
2065 memset(&qp_attr->alt_ah_attr, 0, sizeof(qp_attr->alt_ah_attr));
2066
2067 qp_attr->sq_draining = (params.state == QED_ROCE_QP_STATE_SQD) ? 1 : 0;
2068 qp_attr->max_dest_rd_atomic = params.max_dest_rd_atomic;
2069 qp_attr->max_rd_atomic = params.max_rd_atomic;
2070 qp_attr->en_sqd_async_notify = (params.sqd_async) ? 1 : 0;
2071
2072 DP_DEBUG(dev, QEDR_MSG_QP, "QEDR_QUERY_QP: max_inline_data=%d\n",
2073 qp_attr->cap.max_inline_data);
2074
2075err:
2076 return rc;
2077}
2078
2079int qedr_destroy_qp(struct ib_qp *ibqp)
2080{
2081 struct qedr_qp *qp = get_qedr_qp(ibqp);
2082 struct qedr_dev *dev = qp->dev;
2083 struct ib_qp_attr attr;
2084 int attr_mask = 0;
2085 int rc = 0;
2086
2087 DP_DEBUG(dev, QEDR_MSG_QP, "destroy qp: destroying %p, qp type=%d\n",
2088 qp, qp->qp_type);
2089
Amrani, Ramb4c2cc42016-12-22 14:40:36 +02002090 if ((qp->state != QED_ROCE_QP_STATE_RESET) &&
2091 (qp->state != QED_ROCE_QP_STATE_ERR) &&
2092 (qp->state != QED_ROCE_QP_STATE_INIT)) {
2093
Ram Amranicecbcdd2016-10-10 13:15:34 +03002094 attr.qp_state = IB_QPS_ERR;
2095 attr_mask |= IB_QP_STATE;
2096
2097 /* Change the QP state to ERROR */
2098 qedr_modify_qp(ibqp, &attr, attr_mask, NULL);
2099 }
2100
2101 if (qp->qp_type != IB_QPT_GSI) {
2102 rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
2103 if (rc)
2104 return rc;
Ram Amrani04886772016-10-10 13:15:38 +03002105 } else {
2106 qedr_destroy_gsi_qp(dev);
Ram Amranicecbcdd2016-10-10 13:15:34 +03002107 }
2108
2109 if (ibqp->uobject && ibqp->uobject->context) {
2110 qedr_cleanup_user_sq(dev, qp);
2111 qedr_cleanup_user_rq(dev, qp);
2112 } else {
2113 qedr_cleanup_kernel_sq(dev, qp);
2114 qedr_cleanup_kernel_rq(dev, qp);
2115 }
2116
2117 kfree(qp);
2118
2119 return rc;
2120}
Ram Amranie0290cc2016-10-10 13:15:35 +03002121
Moni Shoua477864c2016-11-23 08:23:24 +02002122struct ib_ah *qedr_create_ah(struct ib_pd *ibpd, struct ib_ah_attr *attr,
2123 struct ib_udata *udata)
Ram Amrani04886772016-10-10 13:15:38 +03002124{
2125 struct qedr_ah *ah;
2126
2127 ah = kzalloc(sizeof(*ah), GFP_ATOMIC);
2128 if (!ah)
2129 return ERR_PTR(-ENOMEM);
2130
2131 ah->attr = *attr;
2132
2133 return &ah->ibah;
2134}
2135
2136int qedr_destroy_ah(struct ib_ah *ibah)
2137{
2138 struct qedr_ah *ah = get_qedr_ah(ibah);
2139
2140 kfree(ah);
2141 return 0;
2142}
2143
Ram Amranie0290cc2016-10-10 13:15:35 +03002144static void free_mr_info(struct qedr_dev *dev, struct mr_info *info)
2145{
2146 struct qedr_pbl *pbl, *tmp;
2147
2148 if (info->pbl_table)
2149 list_add_tail(&info->pbl_table->list_entry,
2150 &info->free_pbl_list);
2151
2152 if (!list_empty(&info->inuse_pbl_list))
2153 list_splice(&info->inuse_pbl_list, &info->free_pbl_list);
2154
2155 list_for_each_entry_safe(pbl, tmp, &info->free_pbl_list, list_entry) {
2156 list_del(&pbl->list_entry);
2157 qedr_free_pbl(dev, &info->pbl_info, pbl);
2158 }
2159}
2160
2161static int init_mr_info(struct qedr_dev *dev, struct mr_info *info,
2162 size_t page_list_len, bool two_layered)
2163{
2164 struct qedr_pbl *tmp;
2165 int rc;
2166
2167 INIT_LIST_HEAD(&info->free_pbl_list);
2168 INIT_LIST_HEAD(&info->inuse_pbl_list);
2169
2170 rc = qedr_prepare_pbl_tbl(dev, &info->pbl_info,
2171 page_list_len, two_layered);
2172 if (rc)
2173 goto done;
2174
2175 info->pbl_table = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2176 if (!info->pbl_table) {
2177 rc = -ENOMEM;
2178 goto done;
2179 }
2180
2181 DP_DEBUG(dev, QEDR_MSG_MR, "pbl_table_pa = %pa\n",
2182 &info->pbl_table->pa);
2183
2184 /* in usual case we use 2 PBLs, so we add one to free
2185 * list and allocating another one
2186 */
2187 tmp = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2188 if (!tmp) {
2189 DP_DEBUG(dev, QEDR_MSG_MR, "Extra PBL is not allocated\n");
2190 goto done;
2191 }
2192
2193 list_add_tail(&tmp->list_entry, &info->free_pbl_list);
2194
2195 DP_DEBUG(dev, QEDR_MSG_MR, "extra pbl_table_pa = %pa\n", &tmp->pa);
2196
2197done:
2198 if (rc)
2199 free_mr_info(dev, info);
2200
2201 return rc;
2202}
2203
2204struct ib_mr *qedr_reg_user_mr(struct ib_pd *ibpd, u64 start, u64 len,
2205 u64 usr_addr, int acc, struct ib_udata *udata)
2206{
2207 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
2208 struct qedr_mr *mr;
2209 struct qedr_pd *pd;
2210 int rc = -ENOMEM;
2211
2212 pd = get_qedr_pd(ibpd);
2213 DP_DEBUG(dev, QEDR_MSG_MR,
2214 "qedr_register user mr pd = %d start = %lld, len = %lld, usr_addr = %lld, acc = %d\n",
2215 pd->pd_id, start, len, usr_addr, acc);
2216
2217 if (acc & IB_ACCESS_REMOTE_WRITE && !(acc & IB_ACCESS_LOCAL_WRITE))
2218 return ERR_PTR(-EINVAL);
2219
2220 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
2221 if (!mr)
2222 return ERR_PTR(rc);
2223
2224 mr->type = QEDR_MR_USER;
2225
2226 mr->umem = ib_umem_get(ibpd->uobject->context, start, len, acc, 0);
2227 if (IS_ERR(mr->umem)) {
2228 rc = -EFAULT;
2229 goto err0;
2230 }
2231
2232 rc = init_mr_info(dev, &mr->info, ib_umem_page_count(mr->umem), 1);
2233 if (rc)
2234 goto err1;
2235
2236 qedr_populate_pbls(dev, mr->umem, mr->info.pbl_table,
2237 &mr->info.pbl_info);
2238
2239 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
2240 if (rc) {
2241 DP_ERR(dev, "roce alloc tid returned an error %d\n", rc);
2242 goto err1;
2243 }
2244
2245 /* Index only, 18 bit long, lkey = itid << 8 | key */
2246 mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
2247 mr->hw_mr.key = 0;
2248 mr->hw_mr.pd = pd->pd_id;
2249 mr->hw_mr.local_read = 1;
2250 mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
2251 mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
2252 mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
2253 mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
2254 mr->hw_mr.mw_bind = false;
2255 mr->hw_mr.pbl_ptr = mr->info.pbl_table[0].pa;
2256 mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
2257 mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
2258 mr->hw_mr.page_size_log = ilog2(mr->umem->page_size);
2259 mr->hw_mr.fbo = ib_umem_offset(mr->umem);
2260 mr->hw_mr.length = len;
2261 mr->hw_mr.vaddr = usr_addr;
2262 mr->hw_mr.zbva = false;
2263 mr->hw_mr.phy_mr = false;
2264 mr->hw_mr.dma_mr = false;
2265
2266 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
2267 if (rc) {
2268 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
2269 goto err2;
2270 }
2271
2272 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
2273 if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
2274 mr->hw_mr.remote_atomic)
2275 mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
2276
2277 DP_DEBUG(dev, QEDR_MSG_MR, "register user mr lkey: %x\n",
2278 mr->ibmr.lkey);
2279 return &mr->ibmr;
2280
2281err2:
2282 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
2283err1:
2284 qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
2285err0:
2286 kfree(mr);
2287 return ERR_PTR(rc);
2288}
2289
2290int qedr_dereg_mr(struct ib_mr *ib_mr)
2291{
2292 struct qedr_mr *mr = get_qedr_mr(ib_mr);
2293 struct qedr_dev *dev = get_qedr_dev(ib_mr->device);
2294 int rc = 0;
2295
2296 rc = dev->ops->rdma_deregister_tid(dev->rdma_ctx, mr->hw_mr.itid);
2297 if (rc)
2298 return rc;
2299
2300 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
2301
2302 if ((mr->type != QEDR_MR_DMA) && (mr->type != QEDR_MR_FRMR))
2303 qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
2304
2305 /* it could be user registered memory. */
2306 if (mr->umem)
2307 ib_umem_release(mr->umem);
2308
2309 kfree(mr);
2310
2311 return rc;
2312}
2313
Ram Amrani27a4b1a2017-01-24 13:51:39 +02002314static struct qedr_mr *__qedr_alloc_mr(struct ib_pd *ibpd,
2315 int max_page_list_len)
Ram Amranie0290cc2016-10-10 13:15:35 +03002316{
2317 struct qedr_pd *pd = get_qedr_pd(ibpd);
2318 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
2319 struct qedr_mr *mr;
2320 int rc = -ENOMEM;
2321
2322 DP_DEBUG(dev, QEDR_MSG_MR,
2323 "qedr_alloc_frmr pd = %d max_page_list_len= %d\n", pd->pd_id,
2324 max_page_list_len);
2325
2326 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
2327 if (!mr)
2328 return ERR_PTR(rc);
2329
2330 mr->dev = dev;
2331 mr->type = QEDR_MR_FRMR;
2332
2333 rc = init_mr_info(dev, &mr->info, max_page_list_len, 1);
2334 if (rc)
2335 goto err0;
2336
2337 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
2338 if (rc) {
2339 DP_ERR(dev, "roce alloc tid returned an error %d\n", rc);
2340 goto err0;
2341 }
2342
2343 /* Index only, 18 bit long, lkey = itid << 8 | key */
2344 mr->hw_mr.tid_type = QED_RDMA_TID_FMR;
2345 mr->hw_mr.key = 0;
2346 mr->hw_mr.pd = pd->pd_id;
2347 mr->hw_mr.local_read = 1;
2348 mr->hw_mr.local_write = 0;
2349 mr->hw_mr.remote_read = 0;
2350 mr->hw_mr.remote_write = 0;
2351 mr->hw_mr.remote_atomic = 0;
2352 mr->hw_mr.mw_bind = false;
2353 mr->hw_mr.pbl_ptr = 0;
2354 mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
2355 mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
2356 mr->hw_mr.fbo = 0;
2357 mr->hw_mr.length = 0;
2358 mr->hw_mr.vaddr = 0;
2359 mr->hw_mr.zbva = false;
2360 mr->hw_mr.phy_mr = true;
2361 mr->hw_mr.dma_mr = false;
2362
2363 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
2364 if (rc) {
2365 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
2366 goto err1;
2367 }
2368
2369 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
2370 mr->ibmr.rkey = mr->ibmr.lkey;
2371
2372 DP_DEBUG(dev, QEDR_MSG_MR, "alloc frmr: %x\n", mr->ibmr.lkey);
2373 return mr;
2374
2375err1:
2376 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
2377err0:
2378 kfree(mr);
2379 return ERR_PTR(rc);
2380}
2381
2382struct ib_mr *qedr_alloc_mr(struct ib_pd *ibpd,
2383 enum ib_mr_type mr_type, u32 max_num_sg)
2384{
2385 struct qedr_dev *dev;
2386 struct qedr_mr *mr;
2387
2388 if (mr_type != IB_MR_TYPE_MEM_REG)
2389 return ERR_PTR(-EINVAL);
2390
2391 mr = __qedr_alloc_mr(ibpd, max_num_sg);
2392
2393 if (IS_ERR(mr))
2394 return ERR_PTR(-EINVAL);
2395
2396 dev = mr->dev;
2397
2398 return &mr->ibmr;
2399}
2400
2401static int qedr_set_page(struct ib_mr *ibmr, u64 addr)
2402{
2403 struct qedr_mr *mr = get_qedr_mr(ibmr);
2404 struct qedr_pbl *pbl_table;
2405 struct regpair *pbe;
2406 u32 pbes_in_page;
2407
2408 if (unlikely(mr->npages == mr->info.pbl_info.num_pbes)) {
2409 DP_ERR(mr->dev, "qedr_set_page failes when %d\n", mr->npages);
2410 return -ENOMEM;
2411 }
2412
2413 DP_DEBUG(mr->dev, QEDR_MSG_MR, "qedr_set_page pages[%d] = 0x%llx\n",
2414 mr->npages, addr);
2415
2416 pbes_in_page = mr->info.pbl_info.pbl_size / sizeof(u64);
2417 pbl_table = mr->info.pbl_table + (mr->npages / pbes_in_page);
2418 pbe = (struct regpair *)pbl_table->va;
2419 pbe += mr->npages % pbes_in_page;
2420 pbe->lo = cpu_to_le32((u32)addr);
2421 pbe->hi = cpu_to_le32((u32)upper_32_bits(addr));
2422
2423 mr->npages++;
2424
2425 return 0;
2426}
2427
2428static void handle_completed_mrs(struct qedr_dev *dev, struct mr_info *info)
2429{
2430 int work = info->completed - info->completed_handled - 1;
2431
2432 DP_DEBUG(dev, QEDR_MSG_MR, "Special FMR work = %d\n", work);
2433 while (work-- > 0 && !list_empty(&info->inuse_pbl_list)) {
2434 struct qedr_pbl *pbl;
2435
2436 /* Free all the page list that are possible to be freed
2437 * (all the ones that were invalidated), under the assumption
2438 * that if an FMR was completed successfully that means that
2439 * if there was an invalidate operation before it also ended
2440 */
2441 pbl = list_first_entry(&info->inuse_pbl_list,
2442 struct qedr_pbl, list_entry);
Wei Yongjunaafec382016-10-29 16:19:53 +00002443 list_move_tail(&pbl->list_entry, &info->free_pbl_list);
Ram Amranie0290cc2016-10-10 13:15:35 +03002444 info->completed_handled++;
2445 }
2446}
2447
2448int qedr_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg,
2449 int sg_nents, unsigned int *sg_offset)
2450{
2451 struct qedr_mr *mr = get_qedr_mr(ibmr);
2452
2453 mr->npages = 0;
2454
2455 handle_completed_mrs(mr->dev, &mr->info);
2456 return ib_sg_to_pages(ibmr, sg, sg_nents, NULL, qedr_set_page);
2457}
2458
2459struct ib_mr *qedr_get_dma_mr(struct ib_pd *ibpd, int acc)
2460{
2461 struct qedr_dev *dev = get_qedr_dev(ibpd->device);
2462 struct qedr_pd *pd = get_qedr_pd(ibpd);
2463 struct qedr_mr *mr;
2464 int rc;
2465
2466 mr = kzalloc(sizeof(*mr), GFP_KERNEL);
2467 if (!mr)
2468 return ERR_PTR(-ENOMEM);
2469
2470 mr->type = QEDR_MR_DMA;
2471
2472 rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
2473 if (rc) {
2474 DP_ERR(dev, "roce alloc tid returned an error %d\n", rc);
2475 goto err1;
2476 }
2477
2478 /* index only, 18 bit long, lkey = itid << 8 | key */
2479 mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
2480 mr->hw_mr.pd = pd->pd_id;
2481 mr->hw_mr.local_read = 1;
2482 mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
2483 mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
2484 mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
2485 mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
2486 mr->hw_mr.dma_mr = true;
2487
2488 rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
2489 if (rc) {
2490 DP_ERR(dev, "roce register tid returned an error %d\n", rc);
2491 goto err2;
2492 }
2493
2494 mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
2495 if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
2496 mr->hw_mr.remote_atomic)
2497 mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
2498
2499 DP_DEBUG(dev, QEDR_MSG_MR, "get dma mr: lkey = %x\n", mr->ibmr.lkey);
2500 return &mr->ibmr;
2501
2502err2:
2503 dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
2504err1:
2505 kfree(mr);
2506 return ERR_PTR(rc);
2507}
Ram Amraniafa0e132016-10-10 13:15:36 +03002508
2509static inline int qedr_wq_is_full(struct qedr_qp_hwq_info *wq)
2510{
2511 return (((wq->prod + 1) % wq->max_wr) == wq->cons);
2512}
2513
2514static int sge_data_len(struct ib_sge *sg_list, int num_sge)
2515{
2516 int i, len = 0;
2517
2518 for (i = 0; i < num_sge; i++)
2519 len += sg_list[i].length;
2520
2521 return len;
2522}
2523
2524static void swap_wqe_data64(u64 *p)
2525{
2526 int i;
2527
2528 for (i = 0; i < QEDR_SQE_ELEMENT_SIZE / sizeof(u64); i++, p++)
2529 *p = cpu_to_be64(cpu_to_le64(*p));
2530}
2531
2532static u32 qedr_prepare_sq_inline_data(struct qedr_dev *dev,
2533 struct qedr_qp *qp, u8 *wqe_size,
2534 struct ib_send_wr *wr,
2535 struct ib_send_wr **bad_wr, u8 *bits,
2536 u8 bit)
2537{
2538 u32 data_size = sge_data_len(wr->sg_list, wr->num_sge);
2539 char *seg_prt, *wqe;
2540 int i, seg_siz;
2541
2542 if (data_size > ROCE_REQ_MAX_INLINE_DATA_SIZE) {
2543 DP_ERR(dev, "Too much inline data in WR: %d\n", data_size);
2544 *bad_wr = wr;
2545 return 0;
2546 }
2547
2548 if (!data_size)
2549 return data_size;
2550
2551 *bits |= bit;
2552
2553 seg_prt = NULL;
2554 wqe = NULL;
2555 seg_siz = 0;
2556
2557 /* Copy data inline */
2558 for (i = 0; i < wr->num_sge; i++) {
2559 u32 len = wr->sg_list[i].length;
2560 void *src = (void *)(uintptr_t)wr->sg_list[i].addr;
2561
2562 while (len > 0) {
2563 u32 cur;
2564
2565 /* New segment required */
2566 if (!seg_siz) {
2567 wqe = (char *)qed_chain_produce(&qp->sq.pbl);
2568 seg_prt = wqe;
2569 seg_siz = sizeof(struct rdma_sq_common_wqe);
2570 (*wqe_size)++;
2571 }
2572
2573 /* Calculate currently allowed length */
2574 cur = min_t(u32, len, seg_siz);
2575 memcpy(seg_prt, src, cur);
2576
2577 /* Update segment variables */
2578 seg_prt += cur;
2579 seg_siz -= cur;
2580
2581 /* Update sge variables */
2582 src += cur;
2583 len -= cur;
2584
2585 /* Swap fully-completed segments */
2586 if (!seg_siz)
2587 swap_wqe_data64((u64 *)wqe);
2588 }
2589 }
2590
2591 /* swap last not completed segment */
2592 if (seg_siz)
2593 swap_wqe_data64((u64 *)wqe);
2594
2595 return data_size;
2596}
2597
2598#define RQ_SGE_SET(sge, vaddr, vlength, vflags) \
2599 do { \
2600 DMA_REGPAIR_LE(sge->addr, vaddr); \
2601 (sge)->length = cpu_to_le32(vlength); \
2602 (sge)->flags = cpu_to_le32(vflags); \
2603 } while (0)
2604
2605#define SRQ_HDR_SET(hdr, vwr_id, num_sge) \
2606 do { \
2607 DMA_REGPAIR_LE(hdr->wr_id, vwr_id); \
2608 (hdr)->num_sges = num_sge; \
2609 } while (0)
2610
2611#define SRQ_SGE_SET(sge, vaddr, vlength, vlkey) \
2612 do { \
2613 DMA_REGPAIR_LE(sge->addr, vaddr); \
2614 (sge)->length = cpu_to_le32(vlength); \
2615 (sge)->l_key = cpu_to_le32(vlkey); \
2616 } while (0)
2617
2618static u32 qedr_prepare_sq_sges(struct qedr_qp *qp, u8 *wqe_size,
2619 struct ib_send_wr *wr)
2620{
2621 u32 data_size = 0;
2622 int i;
2623
2624 for (i = 0; i < wr->num_sge; i++) {
2625 struct rdma_sq_sge *sge = qed_chain_produce(&qp->sq.pbl);
2626
2627 DMA_REGPAIR_LE(sge->addr, wr->sg_list[i].addr);
2628 sge->l_key = cpu_to_le32(wr->sg_list[i].lkey);
2629 sge->length = cpu_to_le32(wr->sg_list[i].length);
2630 data_size += wr->sg_list[i].length;
2631 }
2632
2633 if (wqe_size)
2634 *wqe_size += wr->num_sge;
2635
2636 return data_size;
2637}
2638
2639static u32 qedr_prepare_sq_rdma_data(struct qedr_dev *dev,
2640 struct qedr_qp *qp,
2641 struct rdma_sq_rdma_wqe_1st *rwqe,
2642 struct rdma_sq_rdma_wqe_2nd *rwqe2,
2643 struct ib_send_wr *wr,
2644 struct ib_send_wr **bad_wr)
2645{
2646 rwqe2->r_key = cpu_to_le32(rdma_wr(wr)->rkey);
2647 DMA_REGPAIR_LE(rwqe2->remote_va, rdma_wr(wr)->remote_addr);
2648
Amrani, Ram8b0cabc2016-12-22 14:40:37 +02002649 if (wr->send_flags & IB_SEND_INLINE &&
2650 (wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM ||
2651 wr->opcode == IB_WR_RDMA_WRITE)) {
Ram Amraniafa0e132016-10-10 13:15:36 +03002652 u8 flags = 0;
2653
2654 SET_FIELD2(flags, RDMA_SQ_RDMA_WQE_1ST_INLINE_FLG, 1);
2655 return qedr_prepare_sq_inline_data(dev, qp, &rwqe->wqe_size, wr,
2656 bad_wr, &rwqe->flags, flags);
2657 }
2658
2659 return qedr_prepare_sq_sges(qp, &rwqe->wqe_size, wr);
2660}
2661
2662static u32 qedr_prepare_sq_send_data(struct qedr_dev *dev,
2663 struct qedr_qp *qp,
2664 struct rdma_sq_send_wqe_1st *swqe,
2665 struct rdma_sq_send_wqe_2st *swqe2,
2666 struct ib_send_wr *wr,
2667 struct ib_send_wr **bad_wr)
2668{
2669 memset(swqe2, 0, sizeof(*swqe2));
2670 if (wr->send_flags & IB_SEND_INLINE) {
2671 u8 flags = 0;
2672
2673 SET_FIELD2(flags, RDMA_SQ_SEND_WQE_INLINE_FLG, 1);
2674 return qedr_prepare_sq_inline_data(dev, qp, &swqe->wqe_size, wr,
2675 bad_wr, &swqe->flags, flags);
2676 }
2677
2678 return qedr_prepare_sq_sges(qp, &swqe->wqe_size, wr);
2679}
2680
2681static int qedr_prepare_reg(struct qedr_qp *qp,
2682 struct rdma_sq_fmr_wqe_1st *fwqe1,
2683 struct ib_reg_wr *wr)
2684{
2685 struct qedr_mr *mr = get_qedr_mr(wr->mr);
2686 struct rdma_sq_fmr_wqe_2nd *fwqe2;
2687
2688 fwqe2 = (struct rdma_sq_fmr_wqe_2nd *)qed_chain_produce(&qp->sq.pbl);
2689 fwqe1->addr.hi = upper_32_bits(mr->ibmr.iova);
2690 fwqe1->addr.lo = lower_32_bits(mr->ibmr.iova);
2691 fwqe1->l_key = wr->key;
2692
2693 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_READ,
2694 !!(wr->access & IB_ACCESS_REMOTE_READ));
2695 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_WRITE,
2696 !!(wr->access & IB_ACCESS_REMOTE_WRITE));
2697 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_ENABLE_ATOMIC,
2698 !!(wr->access & IB_ACCESS_REMOTE_ATOMIC));
2699 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_READ, 1);
2700 SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_WRITE,
2701 !!(wr->access & IB_ACCESS_LOCAL_WRITE));
2702 fwqe2->fmr_ctrl = 0;
2703
2704 SET_FIELD2(fwqe2->fmr_ctrl, RDMA_SQ_FMR_WQE_2ND_PAGE_SIZE_LOG,
2705 ilog2(mr->ibmr.page_size) - 12);
2706
2707 fwqe2->length_hi = 0;
2708 fwqe2->length_lo = mr->ibmr.length;
2709 fwqe2->pbl_addr.hi = upper_32_bits(mr->info.pbl_table->pa);
2710 fwqe2->pbl_addr.lo = lower_32_bits(mr->info.pbl_table->pa);
2711
2712 qp->wqe_wr_id[qp->sq.prod].mr = mr;
2713
2714 return 0;
2715}
2716
Ram Amrani27a4b1a2017-01-24 13:51:39 +02002717static enum ib_wc_opcode qedr_ib_to_wc_opcode(enum ib_wr_opcode opcode)
Ram Amraniafa0e132016-10-10 13:15:36 +03002718{
2719 switch (opcode) {
2720 case IB_WR_RDMA_WRITE:
2721 case IB_WR_RDMA_WRITE_WITH_IMM:
2722 return IB_WC_RDMA_WRITE;
2723 case IB_WR_SEND_WITH_IMM:
2724 case IB_WR_SEND:
2725 case IB_WR_SEND_WITH_INV:
2726 return IB_WC_SEND;
2727 case IB_WR_RDMA_READ:
2728 return IB_WC_RDMA_READ;
2729 case IB_WR_ATOMIC_CMP_AND_SWP:
2730 return IB_WC_COMP_SWAP;
2731 case IB_WR_ATOMIC_FETCH_AND_ADD:
2732 return IB_WC_FETCH_ADD;
2733 case IB_WR_REG_MR:
2734 return IB_WC_REG_MR;
2735 case IB_WR_LOCAL_INV:
2736 return IB_WC_LOCAL_INV;
2737 default:
2738 return IB_WC_SEND;
2739 }
2740}
2741
Ram Amrani27a4b1a2017-01-24 13:51:39 +02002742static inline bool qedr_can_post_send(struct qedr_qp *qp, struct ib_send_wr *wr)
Ram Amraniafa0e132016-10-10 13:15:36 +03002743{
2744 int wq_is_full, err_wr, pbl_is_full;
2745 struct qedr_dev *dev = qp->dev;
2746
2747 /* prevent SQ overflow and/or processing of a bad WR */
2748 err_wr = wr->num_sge > qp->sq.max_sges;
2749 wq_is_full = qedr_wq_is_full(&qp->sq);
2750 pbl_is_full = qed_chain_get_elem_left_u32(&qp->sq.pbl) <
2751 QEDR_MAX_SQE_ELEMENTS_PER_SQE;
2752 if (wq_is_full || err_wr || pbl_is_full) {
2753 if (wq_is_full && !(qp->err_bitmap & QEDR_QP_ERR_SQ_FULL)) {
2754 DP_ERR(dev,
2755 "error: WQ is full. Post send on QP %p failed (this error appears only once)\n",
2756 qp);
2757 qp->err_bitmap |= QEDR_QP_ERR_SQ_FULL;
2758 }
2759
2760 if (err_wr && !(qp->err_bitmap & QEDR_QP_ERR_BAD_SR)) {
2761 DP_ERR(dev,
2762 "error: WR is bad. Post send on QP %p failed (this error appears only once)\n",
2763 qp);
2764 qp->err_bitmap |= QEDR_QP_ERR_BAD_SR;
2765 }
2766
2767 if (pbl_is_full &&
2768 !(qp->err_bitmap & QEDR_QP_ERR_SQ_PBL_FULL)) {
2769 DP_ERR(dev,
2770 "error: WQ PBL is full. Post send on QP %p failed (this error appears only once)\n",
2771 qp);
2772 qp->err_bitmap |= QEDR_QP_ERR_SQ_PBL_FULL;
2773 }
2774 return false;
2775 }
2776 return true;
2777}
2778
Ram Amrani27a4b1a2017-01-24 13:51:39 +02002779static int __qedr_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
Ram Amraniafa0e132016-10-10 13:15:36 +03002780 struct ib_send_wr **bad_wr)
2781{
2782 struct qedr_dev *dev = get_qedr_dev(ibqp->device);
2783 struct qedr_qp *qp = get_qedr_qp(ibqp);
2784 struct rdma_sq_atomic_wqe_1st *awqe1;
2785 struct rdma_sq_atomic_wqe_2nd *awqe2;
2786 struct rdma_sq_atomic_wqe_3rd *awqe3;
2787 struct rdma_sq_send_wqe_2st *swqe2;
2788 struct rdma_sq_local_inv_wqe *iwqe;
2789 struct rdma_sq_rdma_wqe_2nd *rwqe2;
2790 struct rdma_sq_send_wqe_1st *swqe;
2791 struct rdma_sq_rdma_wqe_1st *rwqe;
2792 struct rdma_sq_fmr_wqe_1st *fwqe1;
2793 struct rdma_sq_common_wqe *wqe;
2794 u32 length;
2795 int rc = 0;
2796 bool comp;
2797
2798 if (!qedr_can_post_send(qp, wr)) {
2799 *bad_wr = wr;
2800 return -ENOMEM;
2801 }
2802
2803 wqe = qed_chain_produce(&qp->sq.pbl);
2804 qp->wqe_wr_id[qp->sq.prod].signaled =
2805 !!(wr->send_flags & IB_SEND_SIGNALED) || qp->signaled;
2806
2807 wqe->flags = 0;
2808 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_SE_FLG,
2809 !!(wr->send_flags & IB_SEND_SOLICITED));
2810 comp = (!!(wr->send_flags & IB_SEND_SIGNALED)) || qp->signaled;
2811 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_COMP_FLG, comp);
2812 SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_RD_FENCE_FLG,
2813 !!(wr->send_flags & IB_SEND_FENCE));
2814 wqe->prev_wqe_size = qp->prev_wqe_size;
2815
2816 qp->wqe_wr_id[qp->sq.prod].opcode = qedr_ib_to_wc_opcode(wr->opcode);
2817
2818 switch (wr->opcode) {
2819 case IB_WR_SEND_WITH_IMM:
2820 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_IMM;
2821 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
2822 swqe->wqe_size = 2;
2823 swqe2 = qed_chain_produce(&qp->sq.pbl);
2824
2825 swqe->inv_key_or_imm_data = cpu_to_le32(wr->ex.imm_data);
2826 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
2827 wr, bad_wr);
2828 swqe->length = cpu_to_le32(length);
2829 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
2830 qp->prev_wqe_size = swqe->wqe_size;
2831 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
2832 break;
2833 case IB_WR_SEND:
2834 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND;
2835 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
2836
2837 swqe->wqe_size = 2;
2838 swqe2 = qed_chain_produce(&qp->sq.pbl);
2839 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
2840 wr, bad_wr);
2841 swqe->length = cpu_to_le32(length);
2842 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
2843 qp->prev_wqe_size = swqe->wqe_size;
2844 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
2845 break;
2846 case IB_WR_SEND_WITH_INV:
2847 wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_INVALIDATE;
2848 swqe = (struct rdma_sq_send_wqe_1st *)wqe;
2849 swqe2 = qed_chain_produce(&qp->sq.pbl);
2850 swqe->wqe_size = 2;
2851 swqe->inv_key_or_imm_data = cpu_to_le32(wr->ex.invalidate_rkey);
2852 length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
2853 wr, bad_wr);
2854 swqe->length = cpu_to_le32(length);
2855 qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
2856 qp->prev_wqe_size = swqe->wqe_size;
2857 qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
2858 break;
2859
2860 case IB_WR_RDMA_WRITE_WITH_IMM:
2861 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR_WITH_IMM;
2862 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
2863
2864 rwqe->wqe_size = 2;
2865 rwqe->imm_data = htonl(cpu_to_le32(wr->ex.imm_data));
2866 rwqe2 = qed_chain_produce(&qp->sq.pbl);
2867 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
2868 wr, bad_wr);
2869 rwqe->length = cpu_to_le32(length);
2870 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
2871 qp->prev_wqe_size = rwqe->wqe_size;
2872 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
2873 break;
2874 case IB_WR_RDMA_WRITE:
2875 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR;
2876 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
2877
2878 rwqe->wqe_size = 2;
2879 rwqe2 = qed_chain_produce(&qp->sq.pbl);
2880 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
2881 wr, bad_wr);
2882 rwqe->length = cpu_to_le32(length);
2883 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
2884 qp->prev_wqe_size = rwqe->wqe_size;
2885 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
2886 break;
2887 case IB_WR_RDMA_READ_WITH_INV:
2888 DP_ERR(dev,
2889 "RDMA READ WITH INVALIDATE not supported\n");
2890 *bad_wr = wr;
2891 rc = -EINVAL;
2892 break;
2893
2894 case IB_WR_RDMA_READ:
2895 wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_RD;
2896 rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
2897
2898 rwqe->wqe_size = 2;
2899 rwqe2 = qed_chain_produce(&qp->sq.pbl);
2900 length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
2901 wr, bad_wr);
2902 rwqe->length = cpu_to_le32(length);
2903 qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
2904 qp->prev_wqe_size = rwqe->wqe_size;
2905 qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
2906 break;
2907
2908 case IB_WR_ATOMIC_CMP_AND_SWP:
2909 case IB_WR_ATOMIC_FETCH_AND_ADD:
2910 awqe1 = (struct rdma_sq_atomic_wqe_1st *)wqe;
2911 awqe1->wqe_size = 4;
2912
2913 awqe2 = qed_chain_produce(&qp->sq.pbl);
2914 DMA_REGPAIR_LE(awqe2->remote_va, atomic_wr(wr)->remote_addr);
2915 awqe2->r_key = cpu_to_le32(atomic_wr(wr)->rkey);
2916
2917 awqe3 = qed_chain_produce(&qp->sq.pbl);
2918
2919 if (wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD) {
2920 wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_ADD;
2921 DMA_REGPAIR_LE(awqe3->swap_data,
2922 atomic_wr(wr)->compare_add);
2923 } else {
2924 wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_CMP_AND_SWAP;
2925 DMA_REGPAIR_LE(awqe3->swap_data,
2926 atomic_wr(wr)->swap);
2927 DMA_REGPAIR_LE(awqe3->cmp_data,
2928 atomic_wr(wr)->compare_add);
2929 }
2930
2931 qedr_prepare_sq_sges(qp, NULL, wr);
2932
2933 qp->wqe_wr_id[qp->sq.prod].wqe_size = awqe1->wqe_size;
2934 qp->prev_wqe_size = awqe1->wqe_size;
2935 break;
2936
2937 case IB_WR_LOCAL_INV:
2938 iwqe = (struct rdma_sq_local_inv_wqe *)wqe;
2939 iwqe->wqe_size = 1;
2940
2941 iwqe->req_type = RDMA_SQ_REQ_TYPE_LOCAL_INVALIDATE;
2942 iwqe->inv_l_key = wr->ex.invalidate_rkey;
2943 qp->wqe_wr_id[qp->sq.prod].wqe_size = iwqe->wqe_size;
2944 qp->prev_wqe_size = iwqe->wqe_size;
2945 break;
2946 case IB_WR_REG_MR:
2947 DP_DEBUG(dev, QEDR_MSG_CQ, "REG_MR\n");
2948 wqe->req_type = RDMA_SQ_REQ_TYPE_FAST_MR;
2949 fwqe1 = (struct rdma_sq_fmr_wqe_1st *)wqe;
2950 fwqe1->wqe_size = 2;
2951
2952 rc = qedr_prepare_reg(qp, fwqe1, reg_wr(wr));
2953 if (rc) {
2954 DP_ERR(dev, "IB_REG_MR failed rc=%d\n", rc);
2955 *bad_wr = wr;
2956 break;
2957 }
2958
2959 qp->wqe_wr_id[qp->sq.prod].wqe_size = fwqe1->wqe_size;
2960 qp->prev_wqe_size = fwqe1->wqe_size;
2961 break;
2962 default:
2963 DP_ERR(dev, "invalid opcode 0x%x!\n", wr->opcode);
2964 rc = -EINVAL;
2965 *bad_wr = wr;
2966 break;
2967 }
2968
2969 if (*bad_wr) {
2970 u16 value;
2971
2972 /* Restore prod to its position before
2973 * this WR was processed
2974 */
2975 value = le16_to_cpu(qp->sq.db_data.data.value);
2976 qed_chain_set_prod(&qp->sq.pbl, value, wqe);
2977
2978 /* Restore prev_wqe_size */
2979 qp->prev_wqe_size = wqe->prev_wqe_size;
2980 rc = -EINVAL;
2981 DP_ERR(dev, "POST SEND FAILED\n");
2982 }
2983
2984 return rc;
2985}
2986
2987int qedr_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2988 struct ib_send_wr **bad_wr)
2989{
2990 struct qedr_dev *dev = get_qedr_dev(ibqp->device);
2991 struct qedr_qp *qp = get_qedr_qp(ibqp);
2992 unsigned long flags;
2993 int rc = 0;
2994
2995 *bad_wr = NULL;
2996
Ram Amrani04886772016-10-10 13:15:38 +03002997 if (qp->qp_type == IB_QPT_GSI)
2998 return qedr_gsi_post_send(ibqp, wr, bad_wr);
2999
Ram Amraniafa0e132016-10-10 13:15:36 +03003000 spin_lock_irqsave(&qp->q_lock, flags);
3001
Amrani, Ram922d9a42016-12-22 14:40:38 +02003002 if ((qp->state != QED_ROCE_QP_STATE_RTS) &&
3003 (qp->state != QED_ROCE_QP_STATE_ERR) &&
3004 (qp->state != QED_ROCE_QP_STATE_SQD)) {
Ram Amraniafa0e132016-10-10 13:15:36 +03003005 spin_unlock_irqrestore(&qp->q_lock, flags);
3006 *bad_wr = wr;
3007 DP_DEBUG(dev, QEDR_MSG_CQ,
3008 "QP in wrong state! QP icid=0x%x state %d\n",
3009 qp->icid, qp->state);
3010 return -EINVAL;
3011 }
3012
Ram Amraniafa0e132016-10-10 13:15:36 +03003013 while (wr) {
3014 rc = __qedr_post_send(ibqp, wr, bad_wr);
3015 if (rc)
3016 break;
3017
3018 qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
3019
3020 qedr_inc_sw_prod(&qp->sq);
3021
3022 qp->sq.db_data.data.value++;
3023
3024 wr = wr->next;
3025 }
3026
3027 /* Trigger doorbell
3028 * If there was a failure in the first WR then it will be triggered in
3029 * vane. However this is not harmful (as long as the producer value is
3030 * unchanged). For performance reasons we avoid checking for this
3031 * redundant doorbell.
3032 */
3033 wmb();
3034 writel(qp->sq.db_data.raw, qp->sq.db);
3035
3036 /* Make sure write sticks */
3037 mmiowb();
3038
3039 spin_unlock_irqrestore(&qp->q_lock, flags);
3040
3041 return rc;
3042}
3043
3044int qedr_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3045 struct ib_recv_wr **bad_wr)
3046{
3047 struct qedr_qp *qp = get_qedr_qp(ibqp);
3048 struct qedr_dev *dev = qp->dev;
3049 unsigned long flags;
3050 int status = 0;
3051
Ram Amrani04886772016-10-10 13:15:38 +03003052 if (qp->qp_type == IB_QPT_GSI)
3053 return qedr_gsi_post_recv(ibqp, wr, bad_wr);
3054
Ram Amraniafa0e132016-10-10 13:15:36 +03003055 spin_lock_irqsave(&qp->q_lock, flags);
3056
Amrani, Ram922d9a42016-12-22 14:40:38 +02003057 if (qp->state == QED_ROCE_QP_STATE_RESET) {
Ram Amraniafa0e132016-10-10 13:15:36 +03003058 spin_unlock_irqrestore(&qp->q_lock, flags);
3059 *bad_wr = wr;
3060 return -EINVAL;
3061 }
3062
3063 while (wr) {
3064 int i;
3065
3066 if (qed_chain_get_elem_left_u32(&qp->rq.pbl) <
3067 QEDR_MAX_RQE_ELEMENTS_PER_RQE ||
3068 wr->num_sge > qp->rq.max_sges) {
3069 DP_ERR(dev, "Can't post WR (%d < %d) || (%d > %d)\n",
3070 qed_chain_get_elem_left_u32(&qp->rq.pbl),
3071 QEDR_MAX_RQE_ELEMENTS_PER_RQE, wr->num_sge,
3072 qp->rq.max_sges);
3073 status = -ENOMEM;
3074 *bad_wr = wr;
3075 break;
3076 }
3077 for (i = 0; i < wr->num_sge; i++) {
3078 u32 flags = 0;
3079 struct rdma_rq_sge *rqe =
3080 qed_chain_produce(&qp->rq.pbl);
3081
3082 /* First one must include the number
3083 * of SGE in the list
3084 */
3085 if (!i)
3086 SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES,
3087 wr->num_sge);
3088
3089 SET_FIELD(flags, RDMA_RQ_SGE_L_KEY,
3090 wr->sg_list[i].lkey);
3091
3092 RQ_SGE_SET(rqe, wr->sg_list[i].addr,
3093 wr->sg_list[i].length, flags);
3094 }
3095
3096 /* Special case of no sges. FW requires between 1-4 sges...
3097 * in this case we need to post 1 sge with length zero. this is
3098 * because rdma write with immediate consumes an RQ.
3099 */
3100 if (!wr->num_sge) {
3101 u32 flags = 0;
3102 struct rdma_rq_sge *rqe =
3103 qed_chain_produce(&qp->rq.pbl);
3104
3105 /* First one must include the number
3106 * of SGE in the list
3107 */
3108 SET_FIELD(flags, RDMA_RQ_SGE_L_KEY, 0);
3109 SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES, 1);
3110
3111 RQ_SGE_SET(rqe, 0, 0, flags);
3112 i = 1;
3113 }
3114
3115 qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
3116 qp->rqe_wr_id[qp->rq.prod].wqe_size = i;
3117
3118 qedr_inc_sw_prod(&qp->rq);
3119
3120 /* Flush all the writes before signalling doorbell */
3121 wmb();
3122
3123 qp->rq.db_data.data.value++;
3124
3125 writel(qp->rq.db_data.raw, qp->rq.db);
3126
3127 /* Make sure write sticks */
3128 mmiowb();
3129
3130 wr = wr->next;
3131 }
3132
3133 spin_unlock_irqrestore(&qp->q_lock, flags);
3134
3135 return status;
3136}
3137
3138static int is_valid_cqe(struct qedr_cq *cq, union rdma_cqe *cqe)
3139{
3140 struct rdma_cqe_requester *resp_cqe = &cqe->req;
3141
3142 return (resp_cqe->flags & RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK) ==
3143 cq->pbl_toggle;
3144}
3145
3146static struct qedr_qp *cqe_get_qp(union rdma_cqe *cqe)
3147{
3148 struct rdma_cqe_requester *resp_cqe = &cqe->req;
3149 struct qedr_qp *qp;
3150
3151 qp = (struct qedr_qp *)(uintptr_t)HILO_GEN(resp_cqe->qp_handle.hi,
3152 resp_cqe->qp_handle.lo,
3153 u64);
3154 return qp;
3155}
3156
3157static enum rdma_cqe_type cqe_get_type(union rdma_cqe *cqe)
3158{
3159 struct rdma_cqe_requester *resp_cqe = &cqe->req;
3160
3161 return GET_FIELD(resp_cqe->flags, RDMA_CQE_REQUESTER_TYPE);
3162}
3163
3164/* Return latest CQE (needs processing) */
3165static union rdma_cqe *get_cqe(struct qedr_cq *cq)
3166{
3167 return cq->latest_cqe;
3168}
3169
3170/* In fmr we need to increase the number of fmr completed counter for the fmr
3171 * algorithm determining whether we can free a pbl or not.
3172 * we need to perform this whether the work request was signaled or not. for
3173 * this purpose we call this function from the condition that checks if a wr
3174 * should be skipped, to make sure we don't miss it ( possibly this fmr
3175 * operation was not signalted)
3176 */
3177static inline void qedr_chk_if_fmr(struct qedr_qp *qp)
3178{
3179 if (qp->wqe_wr_id[qp->sq.cons].opcode == IB_WC_REG_MR)
3180 qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
3181}
3182
3183static int process_req(struct qedr_dev *dev, struct qedr_qp *qp,
3184 struct qedr_cq *cq, int num_entries,
3185 struct ib_wc *wc, u16 hw_cons, enum ib_wc_status status,
3186 int force)
3187{
3188 u16 cnt = 0;
3189
3190 while (num_entries && qp->sq.wqe_cons != hw_cons) {
3191 if (!qp->wqe_wr_id[qp->sq.cons].signaled && !force) {
3192 qedr_chk_if_fmr(qp);
3193 /* skip WC */
3194 goto next_cqe;
3195 }
3196
3197 /* fill WC */
3198 wc->status = status;
Amrani, Ram27035a12016-12-22 14:40:39 +02003199 wc->vendor_err = 0;
Ram Amraniafa0e132016-10-10 13:15:36 +03003200 wc->wc_flags = 0;
3201 wc->src_qp = qp->id;
3202 wc->qp = &qp->ibqp;
3203
3204 wc->wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
3205 wc->opcode = qp->wqe_wr_id[qp->sq.cons].opcode;
3206
3207 switch (wc->opcode) {
3208 case IB_WC_RDMA_WRITE:
3209 wc->byte_len = qp->wqe_wr_id[qp->sq.cons].bytes_len;
3210 break;
3211 case IB_WC_COMP_SWAP:
3212 case IB_WC_FETCH_ADD:
3213 wc->byte_len = 8;
3214 break;
3215 case IB_WC_REG_MR:
3216 qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
3217 break;
3218 default:
3219 break;
3220 }
3221
3222 num_entries--;
3223 wc++;
3224 cnt++;
3225next_cqe:
3226 while (qp->wqe_wr_id[qp->sq.cons].wqe_size--)
3227 qed_chain_consume(&qp->sq.pbl);
3228 qedr_inc_sw_cons(&qp->sq);
3229 }
3230
3231 return cnt;
3232}
3233
3234static int qedr_poll_cq_req(struct qedr_dev *dev,
3235 struct qedr_qp *qp, struct qedr_cq *cq,
3236 int num_entries, struct ib_wc *wc,
3237 struct rdma_cqe_requester *req)
3238{
3239 int cnt = 0;
3240
3241 switch (req->status) {
3242 case RDMA_CQE_REQ_STS_OK:
3243 cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
3244 IB_WC_SUCCESS, 0);
3245 break;
3246 case RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR:
Ram Amranic78c3142017-01-24 13:50:37 +02003247 if (qp->state != QED_ROCE_QP_STATE_ERR)
3248 DP_ERR(dev,
3249 "Error: POLL CQ with RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3250 cq->icid, qp->icid);
Ram Amraniafa0e132016-10-10 13:15:36 +03003251 cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
Amrani, Ram74c38752016-12-22 14:40:40 +02003252 IB_WC_WR_FLUSH_ERR, 1);
Ram Amraniafa0e132016-10-10 13:15:36 +03003253 break;
3254 default:
3255 /* process all WQE before the cosumer */
3256 qp->state = QED_ROCE_QP_STATE_ERR;
3257 cnt = process_req(dev, qp, cq, num_entries, wc,
3258 req->sq_cons - 1, IB_WC_SUCCESS, 0);
3259 wc += cnt;
3260 /* if we have extra WC fill it with actual error info */
3261 if (cnt < num_entries) {
3262 enum ib_wc_status wc_status;
3263
3264 switch (req->status) {
3265 case RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR:
3266 DP_ERR(dev,
3267 "Error: POLL CQ with RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3268 cq->icid, qp->icid);
3269 wc_status = IB_WC_BAD_RESP_ERR;
3270 break;
3271 case RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR:
3272 DP_ERR(dev,
3273 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3274 cq->icid, qp->icid);
3275 wc_status = IB_WC_LOC_LEN_ERR;
3276 break;
3277 case RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR:
3278 DP_ERR(dev,
3279 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3280 cq->icid, qp->icid);
3281 wc_status = IB_WC_LOC_QP_OP_ERR;
3282 break;
3283 case RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR:
3284 DP_ERR(dev,
3285 "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3286 cq->icid, qp->icid);
3287 wc_status = IB_WC_LOC_PROT_ERR;
3288 break;
3289 case RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR:
3290 DP_ERR(dev,
3291 "Error: POLL CQ with RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3292 cq->icid, qp->icid);
3293 wc_status = IB_WC_MW_BIND_ERR;
3294 break;
3295 case RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR:
3296 DP_ERR(dev,
3297 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3298 cq->icid, qp->icid);
3299 wc_status = IB_WC_REM_INV_REQ_ERR;
3300 break;
3301 case RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR:
3302 DP_ERR(dev,
3303 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3304 cq->icid, qp->icid);
3305 wc_status = IB_WC_REM_ACCESS_ERR;
3306 break;
3307 case RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR:
3308 DP_ERR(dev,
3309 "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3310 cq->icid, qp->icid);
3311 wc_status = IB_WC_REM_OP_ERR;
3312 break;
3313 case RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR:
3314 DP_ERR(dev,
3315 "Error: POLL CQ with RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3316 cq->icid, qp->icid);
3317 wc_status = IB_WC_RNR_RETRY_EXC_ERR;
3318 break;
3319 case RDMA_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR:
3320 DP_ERR(dev,
3321 "Error: POLL CQ with ROCE_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3322 cq->icid, qp->icid);
3323 wc_status = IB_WC_RETRY_EXC_ERR;
3324 break;
3325 default:
3326 DP_ERR(dev,
3327 "Error: POLL CQ with IB_WC_GENERAL_ERR. CQ icid=0x%x, QP icid=0x%x\n",
3328 cq->icid, qp->icid);
3329 wc_status = IB_WC_GENERAL_ERR;
3330 }
3331 cnt += process_req(dev, qp, cq, 1, wc, req->sq_cons,
3332 wc_status, 1);
3333 }
3334 }
3335
3336 return cnt;
3337}
3338
3339static void __process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
3340 struct qedr_cq *cq, struct ib_wc *wc,
3341 struct rdma_cqe_responder *resp, u64 wr_id)
3342{
3343 enum ib_wc_status wc_status = IB_WC_SUCCESS;
3344 u8 flags;
3345
3346 wc->opcode = IB_WC_RECV;
3347 wc->wc_flags = 0;
3348
3349 switch (resp->status) {
3350 case RDMA_CQE_RESP_STS_LOCAL_ACCESS_ERR:
3351 wc_status = IB_WC_LOC_ACCESS_ERR;
3352 break;
3353 case RDMA_CQE_RESP_STS_LOCAL_LENGTH_ERR:
3354 wc_status = IB_WC_LOC_LEN_ERR;
3355 break;
3356 case RDMA_CQE_RESP_STS_LOCAL_QP_OPERATION_ERR:
3357 wc_status = IB_WC_LOC_QP_OP_ERR;
3358 break;
3359 case RDMA_CQE_RESP_STS_LOCAL_PROTECTION_ERR:
3360 wc_status = IB_WC_LOC_PROT_ERR;
3361 break;
3362 case RDMA_CQE_RESP_STS_MEMORY_MGT_OPERATION_ERR:
3363 wc_status = IB_WC_MW_BIND_ERR;
3364 break;
3365 case RDMA_CQE_RESP_STS_REMOTE_INVALID_REQUEST_ERR:
3366 wc_status = IB_WC_REM_INV_RD_REQ_ERR;
3367 break;
3368 case RDMA_CQE_RESP_STS_OK:
3369 wc_status = IB_WC_SUCCESS;
3370 wc->byte_len = le32_to_cpu(resp->length);
3371
3372 flags = resp->flags & QEDR_RESP_RDMA_IMM;
3373
3374 if (flags == QEDR_RESP_RDMA_IMM)
3375 wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
3376
3377 if (flags == QEDR_RESP_RDMA_IMM || flags == QEDR_RESP_IMM) {
3378 wc->ex.imm_data =
3379 le32_to_cpu(resp->imm_data_or_inv_r_Key);
3380 wc->wc_flags |= IB_WC_WITH_IMM;
3381 }
3382 break;
3383 default:
3384 wc->status = IB_WC_GENERAL_ERR;
3385 DP_ERR(dev, "Invalid CQE status detected\n");
3386 }
3387
3388 /* fill WC */
3389 wc->status = wc_status;
Amrani, Ram27035a12016-12-22 14:40:39 +02003390 wc->vendor_err = 0;
Ram Amraniafa0e132016-10-10 13:15:36 +03003391 wc->src_qp = qp->id;
3392 wc->qp = &qp->ibqp;
3393 wc->wr_id = wr_id;
3394}
3395
3396static int process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
3397 struct qedr_cq *cq, struct ib_wc *wc,
3398 struct rdma_cqe_responder *resp)
3399{
3400 u64 wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
3401
3402 __process_resp_one(dev, qp, cq, wc, resp, wr_id);
3403
3404 while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
3405 qed_chain_consume(&qp->rq.pbl);
3406 qedr_inc_sw_cons(&qp->rq);
3407
3408 return 1;
3409}
3410
3411static int process_resp_flush(struct qedr_qp *qp, struct qedr_cq *cq,
3412 int num_entries, struct ib_wc *wc, u16 hw_cons)
3413{
3414 u16 cnt = 0;
3415
3416 while (num_entries && qp->rq.wqe_cons != hw_cons) {
3417 /* fill WC */
3418 wc->status = IB_WC_WR_FLUSH_ERR;
Amrani, Ram27035a12016-12-22 14:40:39 +02003419 wc->vendor_err = 0;
Ram Amraniafa0e132016-10-10 13:15:36 +03003420 wc->wc_flags = 0;
3421 wc->src_qp = qp->id;
3422 wc->byte_len = 0;
3423 wc->wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
3424 wc->qp = &qp->ibqp;
3425 num_entries--;
3426 wc++;
3427 cnt++;
3428 while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
3429 qed_chain_consume(&qp->rq.pbl);
3430 qedr_inc_sw_cons(&qp->rq);
3431 }
3432
3433 return cnt;
3434}
3435
3436static void try_consume_resp_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
3437 struct rdma_cqe_responder *resp, int *update)
3438{
3439 if (le16_to_cpu(resp->rq_cons) == qp->rq.wqe_cons) {
3440 consume_cqe(cq);
3441 *update |= 1;
3442 }
3443}
3444
3445static int qedr_poll_cq_resp(struct qedr_dev *dev, struct qedr_qp *qp,
3446 struct qedr_cq *cq, int num_entries,
3447 struct ib_wc *wc, struct rdma_cqe_responder *resp,
3448 int *update)
3449{
3450 int cnt;
3451
3452 if (resp->status == RDMA_CQE_RESP_STS_WORK_REQUEST_FLUSHED_ERR) {
3453 cnt = process_resp_flush(qp, cq, num_entries, wc,
3454 resp->rq_cons);
3455 try_consume_resp_cqe(cq, qp, resp, update);
3456 } else {
3457 cnt = process_resp_one(dev, qp, cq, wc, resp);
3458 consume_cqe(cq);
3459 *update |= 1;
3460 }
3461
3462 return cnt;
3463}
3464
3465static void try_consume_req_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
3466 struct rdma_cqe_requester *req, int *update)
3467{
3468 if (le16_to_cpu(req->sq_cons) == qp->sq.wqe_cons) {
3469 consume_cqe(cq);
3470 *update |= 1;
3471 }
3472}
3473
3474int qedr_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
3475{
3476 struct qedr_dev *dev = get_qedr_dev(ibcq->device);
3477 struct qedr_cq *cq = get_qedr_cq(ibcq);
3478 union rdma_cqe *cqe = cq->latest_cqe;
3479 u32 old_cons, new_cons;
3480 unsigned long flags;
3481 int update = 0;
3482 int done = 0;
3483
Ram Amrani04886772016-10-10 13:15:38 +03003484 if (cq->cq_type == QEDR_CQ_TYPE_GSI)
3485 return qedr_gsi_poll_cq(ibcq, num_entries, wc);
3486
Ram Amraniafa0e132016-10-10 13:15:36 +03003487 spin_lock_irqsave(&cq->cq_lock, flags);
3488 old_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
3489 while (num_entries && is_valid_cqe(cq, cqe)) {
3490 struct qedr_qp *qp;
3491 int cnt = 0;
3492
3493 /* prevent speculative reads of any field of CQE */
3494 rmb();
3495
3496 qp = cqe_get_qp(cqe);
3497 if (!qp) {
3498 WARN(1, "Error: CQE QP pointer is NULL. CQE=%p\n", cqe);
3499 break;
3500 }
3501
3502 wc->qp = &qp->ibqp;
3503
3504 switch (cqe_get_type(cqe)) {
3505 case RDMA_CQE_TYPE_REQUESTER:
3506 cnt = qedr_poll_cq_req(dev, qp, cq, num_entries, wc,
3507 &cqe->req);
3508 try_consume_req_cqe(cq, qp, &cqe->req, &update);
3509 break;
3510 case RDMA_CQE_TYPE_RESPONDER_RQ:
3511 cnt = qedr_poll_cq_resp(dev, qp, cq, num_entries, wc,
3512 &cqe->resp, &update);
3513 break;
3514 case RDMA_CQE_TYPE_INVALID:
3515 default:
3516 DP_ERR(dev, "Error: invalid CQE type = %d\n",
3517 cqe_get_type(cqe));
3518 }
3519 num_entries -= cnt;
3520 wc += cnt;
3521 done += cnt;
3522
3523 cqe = get_cqe(cq);
3524 }
3525 new_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
3526
3527 cq->cq_cons += new_cons - old_cons;
3528
3529 if (update)
3530 /* doorbell notifies abount latest VALID entry,
3531 * but chain already point to the next INVALID one
3532 */
3533 doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
3534
3535 spin_unlock_irqrestore(&cq->cq_lock, flags);
3536 return done;
3537}
Ram Amrani993d1b52016-10-10 13:15:39 +03003538
3539int qedr_process_mad(struct ib_device *ibdev, int process_mad_flags,
3540 u8 port_num,
3541 const struct ib_wc *in_wc,
3542 const struct ib_grh *in_grh,
3543 const struct ib_mad_hdr *mad_hdr,
3544 size_t in_mad_size, struct ib_mad_hdr *out_mad,
3545 size_t *out_mad_size, u16 *out_mad_pkey_index)
3546{
3547 struct qedr_dev *dev = get_qedr_dev(ibdev);
3548
3549 DP_DEBUG(dev, QEDR_MSG_GSI,
3550 "QEDR_PROCESS_MAD in_mad %x %x %x %x %x %x %x %x\n",
3551 mad_hdr->attr_id, mad_hdr->base_version, mad_hdr->attr_mod,
3552 mad_hdr->class_specific, mad_hdr->class_version,
3553 mad_hdr->method, mad_hdr->mgmt_class, mad_hdr->status);
3554 return IB_MAD_RESULT_SUCCESS;
3555}
3556
3557int qedr_port_immutable(struct ib_device *ibdev, u8 port_num,
3558 struct ib_port_immutable *immutable)
3559{
3560 struct ib_port_attr attr;
3561 int err;
3562
3563 err = qedr_query_port(ibdev, port_num, &attr);
3564 if (err)
3565 return err;
3566
3567 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3568 immutable->gid_tbl_len = attr.gid_tbl_len;
3569 immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
3570 RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3571 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
3572
3573 return 0;
3574}