Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | |
| 29 | #include <linux/console.h> |
| 30 | #include <drm/drmP.h> |
| 31 | #include <drm/drm_crtc_helper.h> |
| 32 | #include <drm/radeon_drm.h> |
| 33 | #include <linux/vgaarb.h> |
| 34 | #include <linux/vga_switcheroo.h> |
| 35 | #include "radeon_reg.h" |
| 36 | #include "radeon.h" |
| 37 | #include "radeon_asic.h" |
| 38 | #include "atom.h" |
| 39 | |
| 40 | /* |
| 41 | * Registers accessors functions. |
| 42 | */ |
| 43 | static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg) |
| 44 | { |
| 45 | DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); |
| 46 | BUG_ON(1); |
| 47 | return 0; |
| 48 | } |
| 49 | |
| 50 | static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) |
| 51 | { |
| 52 | DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", |
| 53 | reg, v); |
| 54 | BUG_ON(1); |
| 55 | } |
| 56 | |
| 57 | static void radeon_register_accessor_init(struct radeon_device *rdev) |
| 58 | { |
| 59 | rdev->mc_rreg = &radeon_invalid_rreg; |
| 60 | rdev->mc_wreg = &radeon_invalid_wreg; |
| 61 | rdev->pll_rreg = &radeon_invalid_rreg; |
| 62 | rdev->pll_wreg = &radeon_invalid_wreg; |
| 63 | rdev->pciep_rreg = &radeon_invalid_rreg; |
| 64 | rdev->pciep_wreg = &radeon_invalid_wreg; |
| 65 | |
| 66 | /* Don't change order as we are overridding accessor. */ |
| 67 | if (rdev->family < CHIP_RV515) { |
| 68 | rdev->pcie_reg_mask = 0xff; |
| 69 | } else { |
| 70 | rdev->pcie_reg_mask = 0x7ff; |
| 71 | } |
| 72 | /* FIXME: not sure here */ |
| 73 | if (rdev->family <= CHIP_R580) { |
| 74 | rdev->pll_rreg = &r100_pll_rreg; |
| 75 | rdev->pll_wreg = &r100_pll_wreg; |
| 76 | } |
| 77 | if (rdev->family >= CHIP_R420) { |
| 78 | rdev->mc_rreg = &r420_mc_rreg; |
| 79 | rdev->mc_wreg = &r420_mc_wreg; |
| 80 | } |
| 81 | if (rdev->family >= CHIP_RV515) { |
| 82 | rdev->mc_rreg = &rv515_mc_rreg; |
| 83 | rdev->mc_wreg = &rv515_mc_wreg; |
| 84 | } |
| 85 | if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) { |
| 86 | rdev->mc_rreg = &rs400_mc_rreg; |
| 87 | rdev->mc_wreg = &rs400_mc_wreg; |
| 88 | } |
| 89 | if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { |
| 90 | rdev->mc_rreg = &rs690_mc_rreg; |
| 91 | rdev->mc_wreg = &rs690_mc_wreg; |
| 92 | } |
| 93 | if (rdev->family == CHIP_RS600) { |
| 94 | rdev->mc_rreg = &rs600_mc_rreg; |
| 95 | rdev->mc_wreg = &rs600_mc_wreg; |
| 96 | } |
Alex Deucher | b4df8be | 2011-04-12 13:40:18 -0400 | [diff] [blame] | 97 | if (rdev->family >= CHIP_R600) { |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 98 | rdev->pciep_rreg = &r600_pciep_rreg; |
| 99 | rdev->pciep_wreg = &r600_pciep_wreg; |
| 100 | } |
| 101 | } |
| 102 | |
| 103 | |
| 104 | /* helper to disable agp */ |
| 105 | void radeon_agp_disable(struct radeon_device *rdev) |
| 106 | { |
| 107 | rdev->flags &= ~RADEON_IS_AGP; |
| 108 | if (rdev->family >= CHIP_R600) { |
| 109 | DRM_INFO("Forcing AGP to PCIE mode\n"); |
| 110 | rdev->flags |= RADEON_IS_PCIE; |
| 111 | } else if (rdev->family >= CHIP_RV515 || |
| 112 | rdev->family == CHIP_RV380 || |
| 113 | rdev->family == CHIP_RV410 || |
| 114 | rdev->family == CHIP_R423) { |
| 115 | DRM_INFO("Forcing AGP to PCIE mode\n"); |
| 116 | rdev->flags |= RADEON_IS_PCIE; |
| 117 | rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush; |
| 118 | rdev->asic->gart_set_page = &rv370_pcie_gart_set_page; |
| 119 | } else { |
| 120 | DRM_INFO("Forcing AGP to PCI mode\n"); |
| 121 | rdev->flags |= RADEON_IS_PCI; |
| 122 | rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; |
| 123 | rdev->asic->gart_set_page = &r100_pci_gart_set_page; |
| 124 | } |
| 125 | rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; |
| 126 | } |
| 127 | |
| 128 | /* |
| 129 | * ASIC |
| 130 | */ |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 131 | static struct radeon_asic r100_asic = { |
| 132 | .init = &r100_init, |
| 133 | .fini = &r100_fini, |
| 134 | .suspend = &r100_suspend, |
| 135 | .resume = &r100_resume, |
| 136 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 137 | .gpu_is_lockup = &r100_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 138 | .asic_reset = &r100_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 139 | .gart_tlb_flush = &r100_pci_gart_tlb_flush, |
| 140 | .gart_set_page = &r100_pci_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 141 | .ring_start = &r100_ring_start, |
| 142 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 143 | .ring = { |
| 144 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 145 | .ib_execute = &r100_ring_ib_execute, |
| 146 | .emit_fence = &r100_fence_ring_emit, |
| 147 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 148 | .cs_parse = &r100_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 149 | } |
| 150 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 151 | .irq_set = &r100_irq_set, |
| 152 | .irq_process = &r100_irq_process, |
| 153 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 154 | .copy = { |
| 155 | .blit = &r100_copy_blit, |
| 156 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 157 | .dma = NULL, |
| 158 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 159 | .copy = &r100_copy_blit, |
| 160 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 161 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 162 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
| 163 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
| 164 | .get_memory_clock = &radeon_legacy_get_memory_clock, |
| 165 | .set_memory_clock = NULL, |
| 166 | .get_pcie_lanes = NULL, |
| 167 | .set_pcie_lanes = NULL, |
| 168 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
| 169 | .set_surface_reg = r100_set_surface_reg, |
| 170 | .clear_surface_reg = r100_clear_surface_reg, |
| 171 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 172 | .hpd = { |
| 173 | .init = &r100_hpd_init, |
| 174 | .fini = &r100_hpd_fini, |
| 175 | .sense = &r100_hpd_sense, |
| 176 | .set_polarity = &r100_hpd_set_polarity, |
| 177 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 178 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 179 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 180 | .pm = { |
| 181 | .misc = &r100_pm_misc, |
| 182 | .prepare = &r100_pm_prepare, |
| 183 | .finish = &r100_pm_finish, |
| 184 | .init_profile = &r100_pm_init_profile, |
| 185 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 186 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 187 | .pflip = { |
| 188 | .pre_page_flip = &r100_pre_page_flip, |
| 189 | .page_flip = &r100_page_flip, |
| 190 | .post_page_flip = &r100_post_page_flip, |
| 191 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 192 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 193 | .mc_wait_for_idle = &r100_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 194 | }; |
| 195 | |
| 196 | static struct radeon_asic r200_asic = { |
| 197 | .init = &r100_init, |
| 198 | .fini = &r100_fini, |
| 199 | .suspend = &r100_suspend, |
| 200 | .resume = &r100_resume, |
| 201 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 202 | .gpu_is_lockup = &r100_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 203 | .asic_reset = &r100_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 204 | .gart_tlb_flush = &r100_pci_gart_tlb_flush, |
| 205 | .gart_set_page = &r100_pci_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 206 | .ring_start = &r100_ring_start, |
| 207 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 208 | .ring = { |
| 209 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 210 | .ib_execute = &r100_ring_ib_execute, |
| 211 | .emit_fence = &r100_fence_ring_emit, |
| 212 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 213 | .cs_parse = &r100_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 214 | } |
| 215 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 216 | .irq_set = &r100_irq_set, |
| 217 | .irq_process = &r100_irq_process, |
| 218 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 219 | .copy = { |
| 220 | .blit = &r100_copy_blit, |
| 221 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 222 | .dma = &r200_copy_dma, |
| 223 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 224 | .copy = &r100_copy_blit, |
| 225 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 226 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 227 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
| 228 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
| 229 | .get_memory_clock = &radeon_legacy_get_memory_clock, |
| 230 | .set_memory_clock = NULL, |
| 231 | .set_pcie_lanes = NULL, |
| 232 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
| 233 | .set_surface_reg = r100_set_surface_reg, |
| 234 | .clear_surface_reg = r100_clear_surface_reg, |
| 235 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 236 | .hpd = { |
| 237 | .init = &r100_hpd_init, |
| 238 | .fini = &r100_hpd_fini, |
| 239 | .sense = &r100_hpd_sense, |
| 240 | .set_polarity = &r100_hpd_set_polarity, |
| 241 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 242 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 243 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 244 | .pm = { |
| 245 | .misc = &r100_pm_misc, |
| 246 | .prepare = &r100_pm_prepare, |
| 247 | .finish = &r100_pm_finish, |
| 248 | .init_profile = &r100_pm_init_profile, |
| 249 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 250 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 251 | .pflip = { |
| 252 | .pre_page_flip = &r100_pre_page_flip, |
| 253 | .page_flip = &r100_page_flip, |
| 254 | .post_page_flip = &r100_post_page_flip, |
| 255 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 256 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 257 | .mc_wait_for_idle = &r100_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 258 | }; |
| 259 | |
| 260 | static struct radeon_asic r300_asic = { |
| 261 | .init = &r300_init, |
| 262 | .fini = &r300_fini, |
| 263 | .suspend = &r300_suspend, |
| 264 | .resume = &r300_resume, |
| 265 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 266 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 267 | .asic_reset = &r300_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 268 | .gart_tlb_flush = &r100_pci_gart_tlb_flush, |
| 269 | .gart_set_page = &r100_pci_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 270 | .ring_start = &r300_ring_start, |
| 271 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 272 | .ring = { |
| 273 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 274 | .ib_execute = &r100_ring_ib_execute, |
| 275 | .emit_fence = &r300_fence_ring_emit, |
| 276 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 277 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 278 | } |
| 279 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 280 | .irq_set = &r100_irq_set, |
| 281 | .irq_process = &r100_irq_process, |
| 282 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 283 | .copy = { |
| 284 | .blit = &r100_copy_blit, |
| 285 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 286 | .dma = &r200_copy_dma, |
| 287 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 288 | .copy = &r100_copy_blit, |
| 289 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 290 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 291 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
| 292 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
| 293 | .get_memory_clock = &radeon_legacy_get_memory_clock, |
| 294 | .set_memory_clock = NULL, |
| 295 | .get_pcie_lanes = &rv370_get_pcie_lanes, |
| 296 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 297 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
| 298 | .set_surface_reg = r100_set_surface_reg, |
| 299 | .clear_surface_reg = r100_clear_surface_reg, |
| 300 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 301 | .hpd = { |
| 302 | .init = &r100_hpd_init, |
| 303 | .fini = &r100_hpd_fini, |
| 304 | .sense = &r100_hpd_sense, |
| 305 | .set_polarity = &r100_hpd_set_polarity, |
| 306 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 307 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 308 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 309 | .pm = { |
| 310 | .misc = &r100_pm_misc, |
| 311 | .prepare = &r100_pm_prepare, |
| 312 | .finish = &r100_pm_finish, |
| 313 | .init_profile = &r100_pm_init_profile, |
| 314 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 315 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 316 | .pflip = { |
| 317 | .pre_page_flip = &r100_pre_page_flip, |
| 318 | .page_flip = &r100_page_flip, |
| 319 | .post_page_flip = &r100_post_page_flip, |
| 320 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 321 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 322 | .mc_wait_for_idle = &r300_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 323 | }; |
| 324 | |
| 325 | static struct radeon_asic r300_asic_pcie = { |
| 326 | .init = &r300_init, |
| 327 | .fini = &r300_fini, |
| 328 | .suspend = &r300_suspend, |
| 329 | .resume = &r300_resume, |
| 330 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 331 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 332 | .asic_reset = &r300_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 333 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 334 | .gart_set_page = &rv370_pcie_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 335 | .ring_start = &r300_ring_start, |
| 336 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 337 | .ring = { |
| 338 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 339 | .ib_execute = &r100_ring_ib_execute, |
| 340 | .emit_fence = &r300_fence_ring_emit, |
| 341 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 342 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 343 | } |
| 344 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 345 | .irq_set = &r100_irq_set, |
| 346 | .irq_process = &r100_irq_process, |
| 347 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 348 | .copy = { |
| 349 | .blit = &r100_copy_blit, |
| 350 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 351 | .dma = &r200_copy_dma, |
| 352 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 353 | .copy = &r100_copy_blit, |
| 354 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 355 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 356 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
| 357 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
| 358 | .get_memory_clock = &radeon_legacy_get_memory_clock, |
| 359 | .set_memory_clock = NULL, |
| 360 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 361 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
| 362 | .set_surface_reg = r100_set_surface_reg, |
| 363 | .clear_surface_reg = r100_clear_surface_reg, |
| 364 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 365 | .hpd = { |
| 366 | .init = &r100_hpd_init, |
| 367 | .fini = &r100_hpd_fini, |
| 368 | .sense = &r100_hpd_sense, |
| 369 | .set_polarity = &r100_hpd_set_polarity, |
| 370 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 371 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 372 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 373 | .pm = { |
| 374 | .misc = &r100_pm_misc, |
| 375 | .prepare = &r100_pm_prepare, |
| 376 | .finish = &r100_pm_finish, |
| 377 | .init_profile = &r100_pm_init_profile, |
| 378 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 379 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 380 | .pflip = { |
| 381 | .pre_page_flip = &r100_pre_page_flip, |
| 382 | .page_flip = &r100_page_flip, |
| 383 | .post_page_flip = &r100_post_page_flip, |
| 384 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 385 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 386 | .mc_wait_for_idle = &r300_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 387 | }; |
| 388 | |
| 389 | static struct radeon_asic r420_asic = { |
| 390 | .init = &r420_init, |
| 391 | .fini = &r420_fini, |
| 392 | .suspend = &r420_suspend, |
| 393 | .resume = &r420_resume, |
| 394 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 395 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 396 | .asic_reset = &r300_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 397 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 398 | .gart_set_page = &rv370_pcie_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 399 | .ring_start = &r300_ring_start, |
| 400 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 401 | .ring = { |
| 402 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 403 | .ib_execute = &r100_ring_ib_execute, |
| 404 | .emit_fence = &r300_fence_ring_emit, |
| 405 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 406 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 407 | } |
| 408 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 409 | .irq_set = &r100_irq_set, |
| 410 | .irq_process = &r100_irq_process, |
| 411 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 412 | .copy = { |
| 413 | .blit = &r100_copy_blit, |
| 414 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 415 | .dma = &r200_copy_dma, |
| 416 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 417 | .copy = &r100_copy_blit, |
| 418 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 419 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 420 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 421 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 422 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 423 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 424 | .get_pcie_lanes = &rv370_get_pcie_lanes, |
| 425 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 426 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 427 | .set_surface_reg = r100_set_surface_reg, |
| 428 | .clear_surface_reg = r100_clear_surface_reg, |
| 429 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 430 | .hpd = { |
| 431 | .init = &r100_hpd_init, |
| 432 | .fini = &r100_hpd_fini, |
| 433 | .sense = &r100_hpd_sense, |
| 434 | .set_polarity = &r100_hpd_set_polarity, |
| 435 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 436 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 437 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 438 | .pm = { |
| 439 | .misc = &r100_pm_misc, |
| 440 | .prepare = &r100_pm_prepare, |
| 441 | .finish = &r100_pm_finish, |
| 442 | .init_profile = &r420_pm_init_profile, |
| 443 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 444 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 445 | .pflip = { |
| 446 | .pre_page_flip = &r100_pre_page_flip, |
| 447 | .page_flip = &r100_page_flip, |
| 448 | .post_page_flip = &r100_post_page_flip, |
| 449 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 450 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 451 | .mc_wait_for_idle = &r300_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 452 | }; |
| 453 | |
| 454 | static struct radeon_asic rs400_asic = { |
| 455 | .init = &rs400_init, |
| 456 | .fini = &rs400_fini, |
| 457 | .suspend = &rs400_suspend, |
| 458 | .resume = &rs400_resume, |
| 459 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 460 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 461 | .asic_reset = &r300_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 462 | .gart_tlb_flush = &rs400_gart_tlb_flush, |
| 463 | .gart_set_page = &rs400_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 464 | .ring_start = &r300_ring_start, |
| 465 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 466 | .ring = { |
| 467 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 468 | .ib_execute = &r100_ring_ib_execute, |
| 469 | .emit_fence = &r300_fence_ring_emit, |
| 470 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 471 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 472 | } |
| 473 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 474 | .irq_set = &r100_irq_set, |
| 475 | .irq_process = &r100_irq_process, |
| 476 | .get_vblank_counter = &r100_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 477 | .copy = { |
| 478 | .blit = &r100_copy_blit, |
| 479 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 480 | .dma = &r200_copy_dma, |
| 481 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 482 | .copy = &r100_copy_blit, |
| 483 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 484 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 485 | .get_engine_clock = &radeon_legacy_get_engine_clock, |
| 486 | .set_engine_clock = &radeon_legacy_set_engine_clock, |
| 487 | .get_memory_clock = &radeon_legacy_get_memory_clock, |
| 488 | .set_memory_clock = NULL, |
| 489 | .get_pcie_lanes = NULL, |
| 490 | .set_pcie_lanes = NULL, |
| 491 | .set_clock_gating = &radeon_legacy_set_clock_gating, |
| 492 | .set_surface_reg = r100_set_surface_reg, |
| 493 | .clear_surface_reg = r100_clear_surface_reg, |
| 494 | .bandwidth_update = &r100_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 495 | .hpd = { |
| 496 | .init = &r100_hpd_init, |
| 497 | .fini = &r100_hpd_fini, |
| 498 | .sense = &r100_hpd_sense, |
| 499 | .set_polarity = &r100_hpd_set_polarity, |
| 500 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 501 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 502 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 503 | .pm = { |
| 504 | .misc = &r100_pm_misc, |
| 505 | .prepare = &r100_pm_prepare, |
| 506 | .finish = &r100_pm_finish, |
| 507 | .init_profile = &r100_pm_init_profile, |
| 508 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 509 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 510 | .pflip = { |
| 511 | .pre_page_flip = &r100_pre_page_flip, |
| 512 | .page_flip = &r100_page_flip, |
| 513 | .post_page_flip = &r100_post_page_flip, |
| 514 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 515 | .wait_for_vblank = &r100_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 516 | .mc_wait_for_idle = &rs400_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 517 | }; |
| 518 | |
| 519 | static struct radeon_asic rs600_asic = { |
| 520 | .init = &rs600_init, |
| 521 | .fini = &rs600_fini, |
| 522 | .suspend = &rs600_suspend, |
| 523 | .resume = &rs600_resume, |
| 524 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 525 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 526 | .asic_reset = &rs600_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 527 | .gart_tlb_flush = &rs600_gart_tlb_flush, |
| 528 | .gart_set_page = &rs600_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 529 | .ring_start = &r300_ring_start, |
| 530 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 531 | .ring = { |
| 532 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 533 | .ib_execute = &r100_ring_ib_execute, |
| 534 | .emit_fence = &r300_fence_ring_emit, |
| 535 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 536 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 537 | } |
| 538 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 539 | .irq_set = &rs600_irq_set, |
| 540 | .irq_process = &rs600_irq_process, |
| 541 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 542 | .copy = { |
| 543 | .blit = &r100_copy_blit, |
| 544 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 545 | .dma = &r200_copy_dma, |
| 546 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 547 | .copy = &r100_copy_blit, |
| 548 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 549 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 550 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 551 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 552 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 553 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 554 | .get_pcie_lanes = NULL, |
| 555 | .set_pcie_lanes = NULL, |
| 556 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 557 | .set_surface_reg = r100_set_surface_reg, |
| 558 | .clear_surface_reg = r100_clear_surface_reg, |
| 559 | .bandwidth_update = &rs600_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 560 | .hpd = { |
| 561 | .init = &rs600_hpd_init, |
| 562 | .fini = &rs600_hpd_fini, |
| 563 | .sense = &rs600_hpd_sense, |
| 564 | .set_polarity = &rs600_hpd_set_polarity, |
| 565 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 566 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 567 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 568 | .pm = { |
| 569 | .misc = &rs600_pm_misc, |
| 570 | .prepare = &rs600_pm_prepare, |
| 571 | .finish = &rs600_pm_finish, |
| 572 | .init_profile = &r420_pm_init_profile, |
| 573 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 574 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 575 | .pflip = { |
| 576 | .pre_page_flip = &rs600_pre_page_flip, |
| 577 | .page_flip = &rs600_page_flip, |
| 578 | .post_page_flip = &rs600_post_page_flip, |
| 579 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 580 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 581 | .mc_wait_for_idle = &rs600_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 582 | }; |
| 583 | |
| 584 | static struct radeon_asic rs690_asic = { |
| 585 | .init = &rs690_init, |
| 586 | .fini = &rs690_fini, |
| 587 | .suspend = &rs690_suspend, |
| 588 | .resume = &rs690_resume, |
| 589 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 590 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 591 | .asic_reset = &rs600_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 592 | .gart_tlb_flush = &rs400_gart_tlb_flush, |
| 593 | .gart_set_page = &rs400_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 594 | .ring_start = &r300_ring_start, |
| 595 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 596 | .ring = { |
| 597 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 598 | .ib_execute = &r100_ring_ib_execute, |
| 599 | .emit_fence = &r300_fence_ring_emit, |
| 600 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 601 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 602 | } |
| 603 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 604 | .irq_set = &rs600_irq_set, |
| 605 | .irq_process = &rs600_irq_process, |
| 606 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 607 | .copy = { |
| 608 | .blit = &r100_copy_blit, |
| 609 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 610 | .dma = &r200_copy_dma, |
| 611 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 612 | .copy = &r200_copy_dma, |
| 613 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 614 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 615 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 616 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 617 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 618 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 619 | .get_pcie_lanes = NULL, |
| 620 | .set_pcie_lanes = NULL, |
| 621 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 622 | .set_surface_reg = r100_set_surface_reg, |
| 623 | .clear_surface_reg = r100_clear_surface_reg, |
| 624 | .bandwidth_update = &rs690_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 625 | .hpd = { |
| 626 | .init = &rs600_hpd_init, |
| 627 | .fini = &rs600_hpd_fini, |
| 628 | .sense = &rs600_hpd_sense, |
| 629 | .set_polarity = &rs600_hpd_set_polarity, |
| 630 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 631 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 632 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 633 | .pm = { |
| 634 | .misc = &rs600_pm_misc, |
| 635 | .prepare = &rs600_pm_prepare, |
| 636 | .finish = &rs600_pm_finish, |
| 637 | .init_profile = &r420_pm_init_profile, |
| 638 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 639 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 640 | .pflip = { |
| 641 | .pre_page_flip = &rs600_pre_page_flip, |
| 642 | .page_flip = &rs600_page_flip, |
| 643 | .post_page_flip = &rs600_post_page_flip, |
| 644 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 645 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 646 | .mc_wait_for_idle = &rs690_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 647 | }; |
| 648 | |
| 649 | static struct radeon_asic rv515_asic = { |
| 650 | .init = &rv515_init, |
| 651 | .fini = &rv515_fini, |
| 652 | .suspend = &rv515_suspend, |
| 653 | .resume = &rv515_resume, |
| 654 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 655 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 656 | .asic_reset = &rs600_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 657 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 658 | .gart_set_page = &rv370_pcie_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 659 | .ring_start = &rv515_ring_start, |
| 660 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 661 | .ring = { |
| 662 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 663 | .ib_execute = &r100_ring_ib_execute, |
| 664 | .emit_fence = &r300_fence_ring_emit, |
| 665 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 666 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 667 | } |
| 668 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 669 | .irq_set = &rs600_irq_set, |
| 670 | .irq_process = &rs600_irq_process, |
| 671 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 672 | .copy = { |
| 673 | .blit = &r100_copy_blit, |
| 674 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 675 | .dma = &r200_copy_dma, |
| 676 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 677 | .copy = &r100_copy_blit, |
| 678 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 679 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 680 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 681 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 682 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 683 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 684 | .get_pcie_lanes = &rv370_get_pcie_lanes, |
| 685 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 686 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 687 | .set_surface_reg = r100_set_surface_reg, |
| 688 | .clear_surface_reg = r100_clear_surface_reg, |
| 689 | .bandwidth_update = &rv515_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 690 | .hpd = { |
| 691 | .init = &rs600_hpd_init, |
| 692 | .fini = &rs600_hpd_fini, |
| 693 | .sense = &rs600_hpd_sense, |
| 694 | .set_polarity = &rs600_hpd_set_polarity, |
| 695 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 696 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 697 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 698 | .pm = { |
| 699 | .misc = &rs600_pm_misc, |
| 700 | .prepare = &rs600_pm_prepare, |
| 701 | .finish = &rs600_pm_finish, |
| 702 | .init_profile = &r420_pm_init_profile, |
| 703 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 704 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 705 | .pflip = { |
| 706 | .pre_page_flip = &rs600_pre_page_flip, |
| 707 | .page_flip = &rs600_page_flip, |
| 708 | .post_page_flip = &rs600_post_page_flip, |
| 709 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 710 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 711 | .mc_wait_for_idle = &rv515_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 712 | }; |
| 713 | |
| 714 | static struct radeon_asic r520_asic = { |
| 715 | .init = &r520_init, |
| 716 | .fini = &rv515_fini, |
| 717 | .suspend = &rv515_suspend, |
| 718 | .resume = &r520_resume, |
| 719 | .vga_set_state = &r100_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 720 | .gpu_is_lockup = &r300_gpu_is_lockup, |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 721 | .asic_reset = &rs600_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 722 | .gart_tlb_flush = &rv370_pcie_gart_tlb_flush, |
| 723 | .gart_set_page = &rv370_pcie_gart_set_page, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 724 | .ring_start = &rv515_ring_start, |
| 725 | .ring_test = &r100_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 726 | .ring = { |
| 727 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 728 | .ib_execute = &r100_ring_ib_execute, |
| 729 | .emit_fence = &r300_fence_ring_emit, |
| 730 | .emit_semaphore = &r100_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 731 | .cs_parse = &r300_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 732 | } |
| 733 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 734 | .irq_set = &rs600_irq_set, |
| 735 | .irq_process = &rs600_irq_process, |
| 736 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 737 | .copy = { |
| 738 | .blit = &r100_copy_blit, |
| 739 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 740 | .dma = &r200_copy_dma, |
| 741 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 742 | .copy = &r100_copy_blit, |
| 743 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 744 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 745 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 746 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 747 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 748 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 749 | .get_pcie_lanes = &rv370_get_pcie_lanes, |
| 750 | .set_pcie_lanes = &rv370_set_pcie_lanes, |
| 751 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 752 | .set_surface_reg = r100_set_surface_reg, |
| 753 | .clear_surface_reg = r100_clear_surface_reg, |
| 754 | .bandwidth_update = &rv515_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 755 | .hpd = { |
| 756 | .init = &rs600_hpd_init, |
| 757 | .fini = &rs600_hpd_fini, |
| 758 | .sense = &rs600_hpd_sense, |
| 759 | .set_polarity = &rs600_hpd_set_polarity, |
| 760 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 761 | .ioctl_wait_idle = NULL, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 762 | .gui_idle = &r100_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 763 | .pm = { |
| 764 | .misc = &rs600_pm_misc, |
| 765 | .prepare = &rs600_pm_prepare, |
| 766 | .finish = &rs600_pm_finish, |
| 767 | .init_profile = &r420_pm_init_profile, |
| 768 | .get_dynpm_state = &r100_pm_get_dynpm_state, |
| 769 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 770 | .pflip = { |
| 771 | .pre_page_flip = &rs600_pre_page_flip, |
| 772 | .page_flip = &rs600_page_flip, |
| 773 | .post_page_flip = &rs600_post_page_flip, |
| 774 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 775 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 776 | .mc_wait_for_idle = &r520_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 777 | }; |
| 778 | |
| 779 | static struct radeon_asic r600_asic = { |
| 780 | .init = &r600_init, |
| 781 | .fini = &r600_fini, |
| 782 | .suspend = &r600_suspend, |
| 783 | .resume = &r600_resume, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 784 | .vga_set_state = &r600_vga_set_state, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 785 | .gpu_is_lockup = &r600_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 786 | .asic_reset = &r600_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 787 | .gart_tlb_flush = &r600_pcie_gart_tlb_flush, |
| 788 | .gart_set_page = &rs600_gart_set_page, |
| 789 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 790 | .ring = { |
| 791 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 792 | .ib_execute = &r600_ring_ib_execute, |
| 793 | .emit_fence = &r600_fence_ring_emit, |
| 794 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 795 | .cs_parse = &r600_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 796 | } |
| 797 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 798 | .irq_set = &r600_irq_set, |
| 799 | .irq_process = &r600_irq_process, |
| 800 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 801 | .copy = { |
| 802 | .blit = &r600_copy_blit, |
| 803 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 804 | .dma = NULL, |
| 805 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 806 | .copy = &r600_copy_blit, |
| 807 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 808 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 809 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 810 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 811 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 812 | .set_memory_clock = &radeon_atom_set_memory_clock, |
Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 813 | .get_pcie_lanes = &r600_get_pcie_lanes, |
| 814 | .set_pcie_lanes = &r600_set_pcie_lanes, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 815 | .set_clock_gating = NULL, |
| 816 | .set_surface_reg = r600_set_surface_reg, |
| 817 | .clear_surface_reg = r600_clear_surface_reg, |
| 818 | .bandwidth_update = &rv515_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 819 | .hpd = { |
| 820 | .init = &r600_hpd_init, |
| 821 | .fini = &r600_hpd_fini, |
| 822 | .sense = &r600_hpd_sense, |
| 823 | .set_polarity = &r600_hpd_set_polarity, |
| 824 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 825 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 826 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 827 | .pm = { |
| 828 | .misc = &r600_pm_misc, |
| 829 | .prepare = &rs600_pm_prepare, |
| 830 | .finish = &rs600_pm_finish, |
| 831 | .init_profile = &r600_pm_init_profile, |
| 832 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 833 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 834 | .pflip = { |
| 835 | .pre_page_flip = &rs600_pre_page_flip, |
| 836 | .page_flip = &rs600_page_flip, |
| 837 | .post_page_flip = &rs600_post_page_flip, |
| 838 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 839 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 840 | .mc_wait_for_idle = &r600_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 841 | }; |
| 842 | |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 843 | static struct radeon_asic rs780_asic = { |
| 844 | .init = &r600_init, |
| 845 | .fini = &r600_fini, |
| 846 | .suspend = &r600_suspend, |
| 847 | .resume = &r600_resume, |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 848 | .gpu_is_lockup = &r600_gpu_is_lockup, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 849 | .vga_set_state = &r600_vga_set_state, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 850 | .asic_reset = &r600_asic_reset, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 851 | .gart_tlb_flush = &r600_pcie_gart_tlb_flush, |
| 852 | .gart_set_page = &rs600_gart_set_page, |
| 853 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 854 | .ring = { |
| 855 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 856 | .ib_execute = &r600_ring_ib_execute, |
| 857 | .emit_fence = &r600_fence_ring_emit, |
| 858 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 859 | .cs_parse = &r600_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 860 | } |
| 861 | }, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 862 | .irq_set = &r600_irq_set, |
| 863 | .irq_process = &r600_irq_process, |
| 864 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 865 | .copy = { |
| 866 | .blit = &r600_copy_blit, |
| 867 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 868 | .dma = NULL, |
| 869 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 870 | .copy = &r600_copy_blit, |
| 871 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 872 | }, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 873 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 874 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 875 | .get_memory_clock = NULL, |
| 876 | .set_memory_clock = NULL, |
| 877 | .get_pcie_lanes = NULL, |
| 878 | .set_pcie_lanes = NULL, |
| 879 | .set_clock_gating = NULL, |
| 880 | .set_surface_reg = r600_set_surface_reg, |
| 881 | .clear_surface_reg = r600_clear_surface_reg, |
| 882 | .bandwidth_update = &rs690_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 883 | .hpd = { |
| 884 | .init = &r600_hpd_init, |
| 885 | .fini = &r600_hpd_fini, |
| 886 | .sense = &r600_hpd_sense, |
| 887 | .set_polarity = &r600_hpd_set_polarity, |
| 888 | }, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 889 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 890 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 891 | .pm = { |
| 892 | .misc = &r600_pm_misc, |
| 893 | .prepare = &rs600_pm_prepare, |
| 894 | .finish = &rs600_pm_finish, |
| 895 | .init_profile = &rs780_pm_init_profile, |
| 896 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 897 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 898 | .pflip = { |
| 899 | .pre_page_flip = &rs600_pre_page_flip, |
| 900 | .page_flip = &rs600_page_flip, |
| 901 | .post_page_flip = &rs600_post_page_flip, |
| 902 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 903 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 904 | .mc_wait_for_idle = &r600_mc_wait_for_idle, |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 905 | }; |
| 906 | |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 907 | static struct radeon_asic rv770_asic = { |
| 908 | .init = &rv770_init, |
| 909 | .fini = &rv770_fini, |
| 910 | .suspend = &rv770_suspend, |
| 911 | .resume = &rv770_resume, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 912 | .asic_reset = &r600_asic_reset, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 913 | .gpu_is_lockup = &r600_gpu_is_lockup, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 914 | .vga_set_state = &r600_vga_set_state, |
| 915 | .gart_tlb_flush = &r600_pcie_gart_tlb_flush, |
| 916 | .gart_set_page = &rs600_gart_set_page, |
| 917 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 918 | .ring = { |
| 919 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 920 | .ib_execute = &r600_ring_ib_execute, |
| 921 | .emit_fence = &r600_fence_ring_emit, |
| 922 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 923 | .cs_parse = &r600_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 924 | } |
| 925 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 926 | .irq_set = &r600_irq_set, |
| 927 | .irq_process = &r600_irq_process, |
| 928 | .get_vblank_counter = &rs600_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 929 | .copy = { |
| 930 | .blit = &r600_copy_blit, |
| 931 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 932 | .dma = NULL, |
| 933 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 934 | .copy = &r600_copy_blit, |
| 935 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 936 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 937 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 938 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 939 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 940 | .set_memory_clock = &radeon_atom_set_memory_clock, |
Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 941 | .get_pcie_lanes = &r600_get_pcie_lanes, |
| 942 | .set_pcie_lanes = &r600_set_pcie_lanes, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 943 | .set_clock_gating = &radeon_atom_set_clock_gating, |
| 944 | .set_surface_reg = r600_set_surface_reg, |
| 945 | .clear_surface_reg = r600_clear_surface_reg, |
| 946 | .bandwidth_update = &rv515_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 947 | .hpd = { |
| 948 | .init = &r600_hpd_init, |
| 949 | .fini = &r600_hpd_fini, |
| 950 | .sense = &r600_hpd_sense, |
| 951 | .set_polarity = &r600_hpd_set_polarity, |
| 952 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 953 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 954 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 955 | .pm = { |
| 956 | .misc = &rv770_pm_misc, |
| 957 | .prepare = &rs600_pm_prepare, |
| 958 | .finish = &rs600_pm_finish, |
| 959 | .init_profile = &r600_pm_init_profile, |
| 960 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 961 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 962 | .pflip = { |
| 963 | .pre_page_flip = &rs600_pre_page_flip, |
| 964 | .page_flip = &rv770_page_flip, |
| 965 | .post_page_flip = &rs600_post_page_flip, |
| 966 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 967 | .wait_for_vblank = &avivo_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 968 | .mc_wait_for_idle = &r600_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 969 | }; |
| 970 | |
| 971 | static struct radeon_asic evergreen_asic = { |
| 972 | .init = &evergreen_init, |
| 973 | .fini = &evergreen_fini, |
| 974 | .suspend = &evergreen_suspend, |
| 975 | .resume = &evergreen_resume, |
Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 976 | .gpu_is_lockup = &evergreen_gpu_is_lockup, |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 977 | .asic_reset = &evergreen_asic_reset, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 978 | .vga_set_state = &r600_vga_set_state, |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 979 | .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 980 | .gart_set_page = &rs600_gart_set_page, |
Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 981 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 982 | .ring = { |
| 983 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 984 | .ib_execute = &evergreen_ring_ib_execute, |
| 985 | .emit_fence = &r600_fence_ring_emit, |
| 986 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 987 | .cs_parse = &evergreen_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 988 | } |
| 989 | }, |
Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 990 | .irq_set = &evergreen_irq_set, |
| 991 | .irq_process = &evergreen_irq_process, |
| 992 | .get_vblank_counter = &evergreen_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 993 | .copy = { |
| 994 | .blit = &r600_copy_blit, |
| 995 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 996 | .dma = NULL, |
| 997 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 998 | .copy = &r600_copy_blit, |
| 999 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1000 | }, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 1001 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 1002 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 1003 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 1004 | .set_memory_clock = &radeon_atom_set_memory_clock, |
Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 1005 | .get_pcie_lanes = &r600_get_pcie_lanes, |
| 1006 | .set_pcie_lanes = &r600_set_pcie_lanes, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 1007 | .set_clock_gating = NULL, |
| 1008 | .set_surface_reg = r600_set_surface_reg, |
| 1009 | .clear_surface_reg = r600_clear_surface_reg, |
| 1010 | .bandwidth_update = &evergreen_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1011 | .hpd = { |
| 1012 | .init = &evergreen_hpd_init, |
| 1013 | .fini = &evergreen_hpd_fini, |
| 1014 | .sense = &evergreen_hpd_sense, |
| 1015 | .set_polarity = &evergreen_hpd_set_polarity, |
| 1016 | }, |
Dave Airlie | 97bfd0a | 2011-05-19 14:14:43 +1000 | [diff] [blame] | 1017 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 1018 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1019 | .pm = { |
| 1020 | .misc = &evergreen_pm_misc, |
| 1021 | .prepare = &evergreen_pm_prepare, |
| 1022 | .finish = &evergreen_pm_finish, |
| 1023 | .init_profile = &r600_pm_init_profile, |
| 1024 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 1025 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1026 | .pflip = { |
| 1027 | .pre_page_flip = &evergreen_pre_page_flip, |
| 1028 | .page_flip = &evergreen_page_flip, |
| 1029 | .post_page_flip = &evergreen_post_page_flip, |
| 1030 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 1031 | .wait_for_vblank = &dce4_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 1032 | .mc_wait_for_idle = &evergreen_mc_wait_for_idle, |
Daniel Vetter | 48e7a5f | 2010-03-11 21:19:15 +0000 | [diff] [blame] | 1033 | }; |
| 1034 | |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1035 | static struct radeon_asic sumo_asic = { |
| 1036 | .init = &evergreen_init, |
| 1037 | .fini = &evergreen_fini, |
| 1038 | .suspend = &evergreen_suspend, |
| 1039 | .resume = &evergreen_resume, |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1040 | .gpu_is_lockup = &evergreen_gpu_is_lockup, |
| 1041 | .asic_reset = &evergreen_asic_reset, |
| 1042 | .vga_set_state = &r600_vga_set_state, |
| 1043 | .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush, |
| 1044 | .gart_set_page = &rs600_gart_set_page, |
| 1045 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1046 | .ring = { |
| 1047 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 1048 | .ib_execute = &evergreen_ring_ib_execute, |
| 1049 | .emit_fence = &r600_fence_ring_emit, |
| 1050 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1051 | .cs_parse = &evergreen_cs_parse, |
| 1052 | }, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1053 | }, |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1054 | .irq_set = &evergreen_irq_set, |
| 1055 | .irq_process = &evergreen_irq_process, |
| 1056 | .get_vblank_counter = &evergreen_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 1057 | .copy = { |
| 1058 | .blit = &r600_copy_blit, |
| 1059 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1060 | .dma = NULL, |
| 1061 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1062 | .copy = &r600_copy_blit, |
| 1063 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1064 | }, |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1065 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 1066 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 1067 | .get_memory_clock = NULL, |
| 1068 | .set_memory_clock = NULL, |
| 1069 | .get_pcie_lanes = NULL, |
| 1070 | .set_pcie_lanes = NULL, |
| 1071 | .set_clock_gating = NULL, |
| 1072 | .set_surface_reg = r600_set_surface_reg, |
| 1073 | .clear_surface_reg = r600_clear_surface_reg, |
| 1074 | .bandwidth_update = &evergreen_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1075 | .hpd = { |
| 1076 | .init = &evergreen_hpd_init, |
| 1077 | .fini = &evergreen_hpd_fini, |
| 1078 | .sense = &evergreen_hpd_sense, |
| 1079 | .set_polarity = &evergreen_hpd_set_polarity, |
| 1080 | }, |
Dave Airlie | 97bfd0a | 2011-05-19 14:14:43 +1000 | [diff] [blame] | 1081 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1082 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1083 | .pm = { |
| 1084 | .misc = &evergreen_pm_misc, |
| 1085 | .prepare = &evergreen_pm_prepare, |
| 1086 | .finish = &evergreen_pm_finish, |
| 1087 | .init_profile = &sumo_pm_init_profile, |
| 1088 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 1089 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1090 | .pflip = { |
| 1091 | .pre_page_flip = &evergreen_pre_page_flip, |
| 1092 | .page_flip = &evergreen_page_flip, |
| 1093 | .post_page_flip = &evergreen_post_page_flip, |
| 1094 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 1095 | .wait_for_vblank = &dce4_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 1096 | .mc_wait_for_idle = &evergreen_mc_wait_for_idle, |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1097 | }; |
| 1098 | |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1099 | static struct radeon_asic btc_asic = { |
| 1100 | .init = &evergreen_init, |
| 1101 | .fini = &evergreen_fini, |
| 1102 | .suspend = &evergreen_suspend, |
| 1103 | .resume = &evergreen_resume, |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1104 | .gpu_is_lockup = &evergreen_gpu_is_lockup, |
| 1105 | .asic_reset = &evergreen_asic_reset, |
| 1106 | .vga_set_state = &r600_vga_set_state, |
| 1107 | .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush, |
| 1108 | .gart_set_page = &rs600_gart_set_page, |
| 1109 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1110 | .ring = { |
| 1111 | [RADEON_RING_TYPE_GFX_INDEX] = { |
| 1112 | .ib_execute = &evergreen_ring_ib_execute, |
| 1113 | .emit_fence = &r600_fence_ring_emit, |
| 1114 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1115 | .cs_parse = &evergreen_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1116 | } |
| 1117 | }, |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1118 | .irq_set = &evergreen_irq_set, |
| 1119 | .irq_process = &evergreen_irq_process, |
| 1120 | .get_vblank_counter = &evergreen_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 1121 | .copy = { |
| 1122 | .blit = &r600_copy_blit, |
| 1123 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1124 | .dma = NULL, |
| 1125 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1126 | .copy = &r600_copy_blit, |
| 1127 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1128 | }, |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1129 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 1130 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 1131 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 1132 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 1133 | .get_pcie_lanes = NULL, |
| 1134 | .set_pcie_lanes = NULL, |
| 1135 | .set_clock_gating = NULL, |
| 1136 | .set_surface_reg = r600_set_surface_reg, |
| 1137 | .clear_surface_reg = r600_clear_surface_reg, |
| 1138 | .bandwidth_update = &evergreen_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1139 | .hpd = { |
| 1140 | .init = &evergreen_hpd_init, |
| 1141 | .fini = &evergreen_hpd_fini, |
| 1142 | .sense = &evergreen_hpd_sense, |
| 1143 | .set_polarity = &evergreen_hpd_set_polarity, |
| 1144 | }, |
Dave Airlie | 97bfd0a | 2011-05-19 14:14:43 +1000 | [diff] [blame] | 1145 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1146 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1147 | .pm = { |
| 1148 | .misc = &evergreen_pm_misc, |
| 1149 | .prepare = &evergreen_pm_prepare, |
| 1150 | .finish = &evergreen_pm_finish, |
| 1151 | .init_profile = &r600_pm_init_profile, |
| 1152 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 1153 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1154 | .pflip = { |
| 1155 | .pre_page_flip = &evergreen_pre_page_flip, |
| 1156 | .page_flip = &evergreen_page_flip, |
| 1157 | .post_page_flip = &evergreen_post_page_flip, |
| 1158 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 1159 | .wait_for_vblank = &dce4_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 1160 | .mc_wait_for_idle = &evergreen_mc_wait_for_idle, |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1161 | }; |
| 1162 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1163 | static const struct radeon_vm_funcs cayman_vm_funcs = { |
| 1164 | .init = &cayman_vm_init, |
| 1165 | .fini = &cayman_vm_fini, |
| 1166 | .bind = &cayman_vm_bind, |
| 1167 | .unbind = &cayman_vm_unbind, |
| 1168 | .tlb_flush = &cayman_vm_tlb_flush, |
| 1169 | .page_flags = &cayman_vm_page_flags, |
| 1170 | .set_page = &cayman_vm_set_page, |
| 1171 | }; |
| 1172 | |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1173 | static struct radeon_asic cayman_asic = { |
| 1174 | .init = &cayman_init, |
| 1175 | .fini = &cayman_fini, |
| 1176 | .suspend = &cayman_suspend, |
| 1177 | .resume = &cayman_resume, |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1178 | .gpu_is_lockup = &cayman_gpu_is_lockup, |
| 1179 | .asic_reset = &cayman_asic_reset, |
| 1180 | .vga_set_state = &r600_vga_set_state, |
| 1181 | .gart_tlb_flush = &cayman_pcie_gart_tlb_flush, |
| 1182 | .gart_set_page = &rs600_gart_set_page, |
| 1183 | .ring_test = &r600_ring_test, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1184 | .ring = { |
| 1185 | [RADEON_RING_TYPE_GFX_INDEX] = { |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1186 | .ib_execute = &cayman_ring_ib_execute, |
| 1187 | .ib_parse = &evergreen_ib_parse, |
Alex Deucher | b40e7e1 | 2011-11-17 14:57:50 -0500 | [diff] [blame] | 1188 | .emit_fence = &cayman_fence_ring_emit, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1189 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1190 | .cs_parse = &evergreen_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1191 | }, |
| 1192 | [CAYMAN_RING_TYPE_CP1_INDEX] = { |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1193 | .ib_execute = &cayman_ring_ib_execute, |
| 1194 | .ib_parse = &evergreen_ib_parse, |
Alex Deucher | b40e7e1 | 2011-11-17 14:57:50 -0500 | [diff] [blame] | 1195 | .emit_fence = &cayman_fence_ring_emit, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1196 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1197 | .cs_parse = &evergreen_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1198 | }, |
| 1199 | [CAYMAN_RING_TYPE_CP2_INDEX] = { |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1200 | .ib_execute = &cayman_ring_ib_execute, |
| 1201 | .ib_parse = &evergreen_ib_parse, |
Alex Deucher | b40e7e1 | 2011-11-17 14:57:50 -0500 | [diff] [blame] | 1202 | .emit_fence = &cayman_fence_ring_emit, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1203 | .emit_semaphore = &r600_semaphore_ring_emit, |
Christian König | eb0c19c | 2012-02-23 15:18:44 +0100 | [diff] [blame] | 1204 | .cs_parse = &evergreen_cs_parse, |
Christian König | 4c87bc2 | 2011-10-19 19:02:21 +0200 | [diff] [blame] | 1205 | } |
| 1206 | }, |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1207 | .irq_set = &evergreen_irq_set, |
| 1208 | .irq_process = &evergreen_irq_process, |
| 1209 | .get_vblank_counter = &evergreen_get_vblank_counter, |
Alex Deucher | 27cd776 | 2012-02-23 17:53:42 -0500 | [diff] [blame^] | 1210 | .copy = { |
| 1211 | .blit = &r600_copy_blit, |
| 1212 | .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1213 | .dma = NULL, |
| 1214 | .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1215 | .copy = &r600_copy_blit, |
| 1216 | .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, |
| 1217 | }, |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1218 | .get_engine_clock = &radeon_atom_get_engine_clock, |
| 1219 | .set_engine_clock = &radeon_atom_set_engine_clock, |
| 1220 | .get_memory_clock = &radeon_atom_get_memory_clock, |
| 1221 | .set_memory_clock = &radeon_atom_set_memory_clock, |
| 1222 | .get_pcie_lanes = NULL, |
| 1223 | .set_pcie_lanes = NULL, |
| 1224 | .set_clock_gating = NULL, |
| 1225 | .set_surface_reg = r600_set_surface_reg, |
| 1226 | .clear_surface_reg = r600_clear_surface_reg, |
| 1227 | .bandwidth_update = &evergreen_bandwidth_update, |
Alex Deucher | 901ea57 | 2012-02-23 17:53:39 -0500 | [diff] [blame] | 1228 | .hpd = { |
| 1229 | .init = &evergreen_hpd_init, |
| 1230 | .fini = &evergreen_hpd_fini, |
| 1231 | .sense = &evergreen_hpd_sense, |
| 1232 | .set_polarity = &evergreen_hpd_set_polarity, |
| 1233 | }, |
Dave Airlie | 97bfd0a | 2011-05-19 14:14:43 +1000 | [diff] [blame] | 1234 | .ioctl_wait_idle = r600_ioctl_wait_idle, |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1235 | .gui_idle = &r600_gui_idle, |
Alex Deucher | a02fa39 | 2012-02-23 17:53:41 -0500 | [diff] [blame] | 1236 | .pm = { |
| 1237 | .misc = &evergreen_pm_misc, |
| 1238 | .prepare = &evergreen_pm_prepare, |
| 1239 | .finish = &evergreen_pm_finish, |
| 1240 | .init_profile = &r600_pm_init_profile, |
| 1241 | .get_dynpm_state = &r600_pm_get_dynpm_state, |
| 1242 | }, |
Alex Deucher | 0f9e006 | 2012-02-23 17:53:40 -0500 | [diff] [blame] | 1243 | .pflip = { |
| 1244 | .pre_page_flip = &evergreen_pre_page_flip, |
| 1245 | .page_flip = &evergreen_page_flip, |
| 1246 | .post_page_flip = &evergreen_post_page_flip, |
| 1247 | }, |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 1248 | .wait_for_vblank = &dce4_wait_for_vblank, |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 1249 | .mc_wait_for_idle = &evergreen_mc_wait_for_idle, |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1250 | }; |
| 1251 | |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1252 | int radeon_asic_init(struct radeon_device *rdev) |
| 1253 | { |
| 1254 | radeon_register_accessor_init(rdev); |
Alex Deucher | ba7e05e | 2011-06-16 18:14:22 +0000 | [diff] [blame] | 1255 | |
| 1256 | /* set the number of crtcs */ |
| 1257 | if (rdev->flags & RADEON_SINGLE_CRTC) |
| 1258 | rdev->num_crtc = 1; |
| 1259 | else |
| 1260 | rdev->num_crtc = 2; |
| 1261 | |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1262 | switch (rdev->family) { |
| 1263 | case CHIP_R100: |
| 1264 | case CHIP_RV100: |
| 1265 | case CHIP_RS100: |
| 1266 | case CHIP_RV200: |
| 1267 | case CHIP_RS200: |
| 1268 | rdev->asic = &r100_asic; |
| 1269 | break; |
| 1270 | case CHIP_R200: |
| 1271 | case CHIP_RV250: |
| 1272 | case CHIP_RS300: |
| 1273 | case CHIP_RV280: |
| 1274 | rdev->asic = &r200_asic; |
| 1275 | break; |
| 1276 | case CHIP_R300: |
| 1277 | case CHIP_R350: |
| 1278 | case CHIP_RV350: |
| 1279 | case CHIP_RV380: |
| 1280 | if (rdev->flags & RADEON_IS_PCIE) |
| 1281 | rdev->asic = &r300_asic_pcie; |
| 1282 | else |
| 1283 | rdev->asic = &r300_asic; |
| 1284 | break; |
| 1285 | case CHIP_R420: |
| 1286 | case CHIP_R423: |
| 1287 | case CHIP_RV410: |
| 1288 | rdev->asic = &r420_asic; |
Alex Deucher | 07bb084 | 2010-06-22 21:58:26 -0400 | [diff] [blame] | 1289 | /* handle macs */ |
| 1290 | if (rdev->bios == NULL) { |
| 1291 | rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock; |
| 1292 | rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock; |
| 1293 | rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock; |
| 1294 | rdev->asic->set_memory_clock = NULL; |
| 1295 | } |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1296 | break; |
| 1297 | case CHIP_RS400: |
| 1298 | case CHIP_RS480: |
| 1299 | rdev->asic = &rs400_asic; |
| 1300 | break; |
| 1301 | case CHIP_RS600: |
| 1302 | rdev->asic = &rs600_asic; |
| 1303 | break; |
| 1304 | case CHIP_RS690: |
| 1305 | case CHIP_RS740: |
| 1306 | rdev->asic = &rs690_asic; |
| 1307 | break; |
| 1308 | case CHIP_RV515: |
| 1309 | rdev->asic = &rv515_asic; |
| 1310 | break; |
| 1311 | case CHIP_R520: |
| 1312 | case CHIP_RV530: |
| 1313 | case CHIP_RV560: |
| 1314 | case CHIP_RV570: |
| 1315 | case CHIP_R580: |
| 1316 | rdev->asic = &r520_asic; |
| 1317 | break; |
| 1318 | case CHIP_R600: |
| 1319 | case CHIP_RV610: |
| 1320 | case CHIP_RV630: |
| 1321 | case CHIP_RV620: |
| 1322 | case CHIP_RV635: |
| 1323 | case CHIP_RV670: |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1324 | rdev->asic = &r600_asic; |
| 1325 | break; |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1326 | case CHIP_RS780: |
| 1327 | case CHIP_RS880: |
Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1328 | rdev->asic = &rs780_asic; |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1329 | break; |
| 1330 | case CHIP_RV770: |
| 1331 | case CHIP_RV730: |
| 1332 | case CHIP_RV710: |
| 1333 | case CHIP_RV740: |
| 1334 | rdev->asic = &rv770_asic; |
| 1335 | break; |
| 1336 | case CHIP_CEDAR: |
| 1337 | case CHIP_REDWOOD: |
| 1338 | case CHIP_JUNIPER: |
| 1339 | case CHIP_CYPRESS: |
| 1340 | case CHIP_HEMLOCK: |
Alex Deucher | ba7e05e | 2011-06-16 18:14:22 +0000 | [diff] [blame] | 1341 | /* set num crtcs */ |
| 1342 | if (rdev->family == CHIP_CEDAR) |
| 1343 | rdev->num_crtc = 4; |
| 1344 | else |
| 1345 | rdev->num_crtc = 6; |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1346 | rdev->asic = &evergreen_asic; |
| 1347 | break; |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1348 | case CHIP_PALM: |
Alex Deucher | 89da5a3 | 2011-05-31 15:42:47 -0400 | [diff] [blame] | 1349 | case CHIP_SUMO: |
| 1350 | case CHIP_SUMO2: |
Alex Deucher | 958261d | 2010-11-22 17:56:30 -0500 | [diff] [blame] | 1351 | rdev->asic = &sumo_asic; |
| 1352 | break; |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1353 | case CHIP_BARTS: |
| 1354 | case CHIP_TURKS: |
| 1355 | case CHIP_CAICOS: |
Alex Deucher | ba7e05e | 2011-06-16 18:14:22 +0000 | [diff] [blame] | 1356 | /* set num crtcs */ |
| 1357 | if (rdev->family == CHIP_CAICOS) |
| 1358 | rdev->num_crtc = 4; |
| 1359 | else |
| 1360 | rdev->num_crtc = 6; |
Alex Deucher | a43b766 | 2011-01-06 21:19:33 -0500 | [diff] [blame] | 1361 | rdev->asic = &btc_asic; |
| 1362 | break; |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1363 | case CHIP_CAYMAN: |
| 1364 | rdev->asic = &cayman_asic; |
Alex Deucher | ba7e05e | 2011-06-16 18:14:22 +0000 | [diff] [blame] | 1365 | /* set num crtcs */ |
| 1366 | rdev->num_crtc = 6; |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 1367 | rdev->vm_manager.funcs = &cayman_vm_funcs; |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 1368 | break; |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1369 | default: |
| 1370 | /* FIXME: not supported yet */ |
| 1371 | return -EINVAL; |
| 1372 | } |
| 1373 | |
| 1374 | if (rdev->flags & RADEON_IS_IGP) { |
| 1375 | rdev->asic->get_memory_clock = NULL; |
| 1376 | rdev->asic->set_memory_clock = NULL; |
| 1377 | } |
| 1378 | |
Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 1379 | return 0; |
| 1380 | } |
| 1381 | |