blob: b0deeb38175db630590c380b7bbd0e59200a663a [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
45
46#define mlx5_ib_dbg(dev, format, arg...) \
47pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
48 __LINE__, current->pid, ##arg)
49
50#define mlx5_ib_err(dev, format, arg...) \
51pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
52 __LINE__, current->pid, ##arg)
53
54#define mlx5_ib_warn(dev, format, arg...) \
55pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
56 __LINE__, current->pid, ##arg)
57
58enum {
59 MLX5_IB_MMAP_CMD_SHIFT = 8,
60 MLX5_IB_MMAP_CMD_MASK = 0xff,
61};
62
63enum mlx5_ib_mmap_cmd {
64 MLX5_IB_MMAP_REGULAR_PAGE = 0,
65 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1, /* always last */
66};
67
68enum {
69 MLX5_RES_SCAT_DATA32_CQE = 0x1,
70 MLX5_RES_SCAT_DATA64_CQE = 0x2,
71 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
72 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
73};
74
75enum mlx5_ib_latency_class {
76 MLX5_IB_LATENCY_CLASS_LOW,
77 MLX5_IB_LATENCY_CLASS_MEDIUM,
78 MLX5_IB_LATENCY_CLASS_HIGH,
79 MLX5_IB_LATENCY_CLASS_FAST_PATH
80};
81
82enum mlx5_ib_mad_ifc_flags {
83 MLX5_MAD_IFC_IGNORE_MKEY = 1,
84 MLX5_MAD_IFC_IGNORE_BKEY = 2,
85 MLX5_MAD_IFC_NET_VIEW = 4,
86};
87
88struct mlx5_ib_ucontext {
89 struct ib_ucontext ibucontext;
90 struct list_head db_page_list;
91
92 /* protect doorbell record alloc/free
93 */
94 struct mutex db_page_mutex;
95 struct mlx5_uuar_info uuari;
96};
97
98static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
99{
100 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
101}
102
103struct mlx5_ib_pd {
104 struct ib_pd ibpd;
105 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300106};
107
108/* Use macros here so that don't have to duplicate
109 * enum ib_send_flags and enum ib_qp_type for low-level driver
110 */
111
112#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
Haggai Eran968e78d2014-12-11 17:04:11 +0200113#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
114#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
Eli Cohene126ba92013-07-07 17:25:49 +0300115#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
116#define MLX5_IB_WR_UMR IB_WR_RESERVED1
117
118struct wr_list {
119 u16 opcode;
120 u16 next;
121};
122
123struct mlx5_ib_wq {
124 u64 *wrid;
125 u32 *wr_data;
126 struct wr_list *w_list;
127 unsigned *wqe_head;
128 u16 unsig_count;
129
130 /* serialize post to the work queue
131 */
132 spinlock_t lock;
133 int wqe_cnt;
134 int max_post;
135 int max_gs;
136 int offset;
137 int wqe_shift;
138 unsigned head;
139 unsigned tail;
140 u16 cur_post;
141 u16 last_poll;
142 void *qend;
143};
144
145enum {
146 MLX5_QP_USER,
147 MLX5_QP_KERNEL,
148 MLX5_QP_EMPTY
149};
150
Haggai Eran6aec21f2014-12-11 17:04:23 +0200151/*
152 * Connect-IB can trigger up to four concurrent pagefaults
153 * per-QP.
154 */
155enum mlx5_ib_pagefault_context {
156 MLX5_IB_PAGEFAULT_RESPONDER_READ,
157 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
158 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
159 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
160 MLX5_IB_PAGEFAULT_CONTEXTS
161};
162
163static inline enum mlx5_ib_pagefault_context
164 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
165{
166 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
167}
168
169struct mlx5_ib_pfault {
170 struct work_struct work;
171 struct mlx5_pagefault mpfault;
172};
173
Eli Cohene126ba92013-07-07 17:25:49 +0300174struct mlx5_ib_qp {
175 struct ib_qp ibqp;
176 struct mlx5_core_qp mqp;
177 struct mlx5_buf buf;
178
179 struct mlx5_db db;
180 struct mlx5_ib_wq rq;
181
182 u32 doorbell_qpn;
183 u8 sq_signal_bits;
184 u8 fm_cache;
185 int sq_max_wqes_per_wr;
186 int sq_spare_wqes;
187 struct mlx5_ib_wq sq;
188
189 struct ib_umem *umem;
190 int buf_size;
191
192 /* serialize qp state modifications
193 */
194 struct mutex mutex;
195 u16 xrcdn;
196 u32 flags;
197 u8 port;
198 u8 alt_port;
199 u8 atomic_rd_en;
200 u8 resp_depth;
201 u8 state;
202 int mlx_type;
203 int wq_sig;
204 int scat_cqe;
205 int max_inline_data;
206 struct mlx5_bf *bf;
207 int has_rq;
208
209 /* only for user space QPs. For kernel
210 * we have it from the bf object
211 */
212 int uuarn;
213
214 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200215
216 /* Store signature errors */
217 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200218
219#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
220 /*
221 * A flag that is true for QP's that are in a state that doesn't
222 * allow page faults, and shouldn't schedule any more faults.
223 */
224 int disable_page_faults;
225 /*
226 * The disable_page_faults_lock protects a QP's disable_page_faults
227 * field, allowing for a thread to atomically check whether the QP
228 * allows page faults, and if so schedule a page fault.
229 */
230 spinlock_t disable_page_faults_lock;
231 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
232#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300233};
234
235struct mlx5_ib_cq_buf {
236 struct mlx5_buf buf;
237 struct ib_umem *umem;
238 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200239 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300240};
241
242enum mlx5_ib_qp_flags {
243 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = 1 << 0,
244 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 1,
245};
246
Haggai Eran968e78d2014-12-11 17:04:11 +0200247struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100248 struct ib_send_wr wr;
Haggai Eran968e78d2014-12-11 17:04:11 +0200249 union {
250 u64 virt_addr;
251 u64 offset;
252 } target;
253 struct ib_pd *pd;
254 unsigned int page_shift;
255 unsigned int npages;
256 u32 length;
257 int access_flags;
258 u32 mkey;
259};
260
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100261static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
262{
263 return container_of(wr, struct mlx5_umr_wr, wr);
264}
265
Eli Cohene126ba92013-07-07 17:25:49 +0300266struct mlx5_shared_mr_info {
267 int mr_id;
268 struct ib_umem *umem;
269};
270
271struct mlx5_ib_cq {
272 struct ib_cq ibcq;
273 struct mlx5_core_cq mcq;
274 struct mlx5_ib_cq_buf buf;
275 struct mlx5_db db;
276
277 /* serialize access to the CQ
278 */
279 spinlock_t lock;
280
281 /* protect resize cq
282 */
283 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200284 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300285 struct ib_umem *resize_umem;
286 int cqe_size;
287};
288
289struct mlx5_ib_srq {
290 struct ib_srq ibsrq;
291 struct mlx5_core_srq msrq;
292 struct mlx5_buf buf;
293 struct mlx5_db db;
294 u64 *wrid;
295 /* protect SRQ hanlding
296 */
297 spinlock_t lock;
298 int head;
299 int tail;
300 u16 wqe_ctr;
301 struct ib_umem *umem;
302 /* serialize arming a SRQ
303 */
304 struct mutex mutex;
305 int wq_sig;
306};
307
308struct mlx5_ib_xrcd {
309 struct ib_xrcd ibxrcd;
310 u32 xrcdn;
311};
312
Haggai Erancc149f752014-12-11 17:04:21 +0200313enum mlx5_ib_mtt_access_flags {
314 MLX5_IB_MTT_READ = (1 << 0),
315 MLX5_IB_MTT_WRITE = (1 << 1),
316};
317
318#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
319
Eli Cohene126ba92013-07-07 17:25:49 +0300320struct mlx5_ib_mr {
321 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300322 void *descs;
323 dma_addr_t desc_map;
324 int ndescs;
325 int max_descs;
326 int desc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300327 struct mlx5_core_mr mmr;
328 struct ib_umem *umem;
329 struct mlx5_shared_mr_info *smr_info;
330 struct list_head list;
331 int order;
332 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300333 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300334 struct mlx5_ib_dev *dev;
335 struct mlx5_create_mkey_mbox_out out;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200336 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200337 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300338 void *descs_alloc;
Eli Cohene126ba92013-07-07 17:25:49 +0300339};
340
Shachar Raindela74d2412014-05-22 14:50:12 +0300341struct mlx5_ib_umr_context {
342 enum ib_wc_status status;
343 struct completion done;
344};
345
346static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
347{
348 context->status = -1;
349 init_completion(&context->done);
350}
351
Eli Cohene126ba92013-07-07 17:25:49 +0300352struct umr_common {
353 struct ib_pd *pd;
354 struct ib_cq *cq;
355 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300356 /* control access to UMR QP
357 */
358 struct semaphore sem;
359};
360
361enum {
362 MLX5_FMR_INVALID,
363 MLX5_FMR_VALID,
364 MLX5_FMR_BUSY,
365};
366
Eli Cohene126ba92013-07-07 17:25:49 +0300367struct mlx5_cache_ent {
368 struct list_head head;
369 /* sync access to the cahce entry
370 */
371 spinlock_t lock;
372
373
374 struct dentry *dir;
375 char name[4];
376 u32 order;
377 u32 size;
378 u32 cur;
379 u32 miss;
380 u32 limit;
381
382 struct dentry *fsize;
383 struct dentry *fcur;
384 struct dentry *fmiss;
385 struct dentry *flimit;
386
387 struct mlx5_ib_dev *dev;
388 struct work_struct work;
389 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300390 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300391};
392
393struct mlx5_mr_cache {
394 struct workqueue_struct *wq;
395 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
396 int stopped;
397 struct dentry *root;
398 unsigned long last_add;
399};
400
401struct mlx5_ib_resources {
402 struct ib_cq *c0;
403 struct ib_xrcd *x0;
404 struct ib_xrcd *x1;
405 struct ib_pd *p0;
406 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300407 struct ib_srq *s1;
Eli Cohene126ba92013-07-07 17:25:49 +0300408};
409
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200410struct mlx5_roce {
411 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
412 * netdev pointer
413 */
414 rwlock_t netdev_lock;
415 struct net_device *netdev;
416 struct notifier_block nb;
417};
418
Eli Cohene126ba92013-07-07 17:25:49 +0300419struct mlx5_ib_dev {
420 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300421 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200422 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300423 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300424 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300425 /* serialize update of capability mask
426 */
427 struct mutex cap_mask_mutex;
428 bool ib_active;
429 struct umr_common umrc;
430 /* sync used page count stats
431 */
Eli Cohene126ba92013-07-07 17:25:49 +0300432 struct mlx5_ib_resources devr;
433 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300434 struct timer_list delay_timer;
435 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200436#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
437 struct ib_odp_caps odp_caps;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200438 /*
439 * Sleepable RCU that prevents destruction of MRs while they are still
440 * being used by a page fault handler.
441 */
442 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200443#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300444};
445
446static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
447{
448 return container_of(mcq, struct mlx5_ib_cq, mcq);
449}
450
451static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
452{
453 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
454}
455
456static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
457{
458 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
459}
460
Eli Cohene126ba92013-07-07 17:25:49 +0300461static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
462{
463 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
464}
465
466static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
467{
468 return container_of(mqp, struct mlx5_ib_qp, mqp);
469}
470
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200471static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mr *mmr)
472{
473 return container_of(mmr, struct mlx5_ib_mr, mmr);
474}
475
Eli Cohene126ba92013-07-07 17:25:49 +0300476static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
477{
478 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
479}
480
481static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
482{
483 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
484}
485
486static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
487{
488 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
489}
490
491static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
492{
493 return container_of(msrq, struct mlx5_ib_srq, msrq);
494}
495
496static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
497{
498 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
499}
500
Eli Cohene126ba92013-07-07 17:25:49 +0300501struct mlx5_ib_ah {
502 struct ib_ah ibah;
503 struct mlx5_av av;
504};
505
506static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
507{
508 return container_of(ibah, struct mlx5_ib_ah, ibah);
509}
510
Eli Cohene126ba92013-07-07 17:25:49 +0300511int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
512 struct mlx5_db *db);
513void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
514void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
515void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
516void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
517int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400518 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
519 const void *in_mad, void *response_mad);
Eli Cohene126ba92013-07-07 17:25:49 +0300520struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
521int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
522int mlx5_ib_destroy_ah(struct ib_ah *ah);
523struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
524 struct ib_srq_init_attr *init_attr,
525 struct ib_udata *udata);
526int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
527 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
528int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
529int mlx5_ib_destroy_srq(struct ib_srq *srq);
530int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
531 struct ib_recv_wr **bad_wr);
532struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
533 struct ib_qp_init_attr *init_attr,
534 struct ib_udata *udata);
535int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
536 int attr_mask, struct ib_udata *udata);
537int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
538 struct ib_qp_init_attr *qp_init_attr);
539int mlx5_ib_destroy_qp(struct ib_qp *qp);
540int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
541 struct ib_send_wr **bad_wr);
542int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
543 struct ib_recv_wr **bad_wr);
544void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200545int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
546 void *buffer, u32 length);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300547struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
548 const struct ib_cq_init_attr *attr,
549 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300550 struct ib_udata *udata);
551int mlx5_ib_destroy_cq(struct ib_cq *cq);
552int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
553int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
554int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
555int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
556struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
557struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
558 u64 virt_addr, int access_flags,
559 struct ib_udata *udata);
Haggai Eran832a6b02014-12-11 17:04:22 +0200560int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
561 int npages, int zap);
Eli Cohene126ba92013-07-07 17:25:49 +0300562int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300563struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
564 enum ib_mr_type mr_type,
565 u32 max_num_sg);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300566int mlx5_ib_map_mr_sg(struct ib_mr *ibmr,
567 struct scatterlist *sg,
568 int sg_nents);
Eli Cohene126ba92013-07-07 17:25:49 +0300569int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400570 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400571 const struct ib_mad_hdr *in, size_t in_mad_size,
572 struct ib_mad_hdr *out, size_t *out_mad_size,
573 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300574struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
575 struct ib_ucontext *context,
576 struct ib_udata *udata);
577int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300578int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
579int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300580int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
581 struct ib_smp *out_mad);
582int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
583 __be64 *sys_image_guid);
584int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
585 u16 *max_pkeys);
586int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
587 u32 *vendor_id);
588int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
589int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
590int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
591 u16 *pkey);
592int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
593 union ib_gid *gid);
594int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
595 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300596int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
597 struct ib_port_attr *props);
598int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
599void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
600void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
601 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200602void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
603 int page_shift, size_t offset, size_t num_pages,
604 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300605void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200606 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300607void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
608int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
609int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
610int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
611int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
612void mlx5_umr_cq_handler(struct ib_cq *cq, void *cq_context);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200613int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
614 struct ib_mr_status *mr_status);
Eli Cohene126ba92013-07-07 17:25:49 +0300615
Haggai Eran8cdd3122014-12-11 17:04:20 +0200616#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eran6aec21f2014-12-11 17:04:23 +0200617extern struct workqueue_struct *mlx5_ib_page_fault_wq;
618
Saeed Mahameed938fe832015-05-28 22:28:41 +0300619void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200620void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
621 struct mlx5_ib_pfault *pfault);
622void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
623int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
624void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
625int __init mlx5_ib_odp_init(void);
626void mlx5_ib_odp_cleanup(void);
627void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
628void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200629void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
630 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200631
632#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300633static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200634{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300635 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200636}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200637
638static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
639static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
640static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
641static inline int mlx5_ib_odp_init(void) { return 0; }
642static inline void mlx5_ib_odp_cleanup(void) {}
643static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
644static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
645
Haggai Eran8cdd3122014-12-11 17:04:20 +0200646#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
647
Achiad Shochat2811ba52015-12-23 18:47:24 +0200648__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
649 int index);
650
Eli Cohene126ba92013-07-07 17:25:49 +0300651static inline void init_query_mad(struct ib_smp *mad)
652{
653 mad->base_version = 1;
654 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
655 mad->class_version = 1;
656 mad->method = IB_MGMT_METHOD_GET;
657}
658
659static inline u8 convert_access(int acc)
660{
661 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
662 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
663 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
664 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
665 MLX5_PERM_LOCAL_READ;
666}
667
Sagi Grimbergb6364012015-09-02 22:23:04 +0300668static inline int is_qp1(enum ib_qp_type qp_type)
669{
670 return qp_type == IB_QPT_GSI;
671}
672
Haggai Erancc149f752014-12-11 17:04:21 +0200673#define MLX5_MAX_UMR_SHIFT 16
674#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
675
Eli Cohene126ba92013-07-07 17:25:49 +0300676#endif /* MLX5_IB_H */