blob: 803bce8845a777dc160b88e42c092650f6b2742c [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010022
23#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010024#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010030static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Santosh Shilimkar5ba70372010-07-11 14:35:37 +053031static uint32_t l2x0_size;
Catalin Marinas382266a2007-02-05 14:48:19 +010032
Catalin Marinas9a6655e2010-08-31 13:05:22 +010033static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010034{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010035 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010036 while (readl_relaxed(reg) & mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010037 ;
Catalin Marinas382266a2007-02-05 14:48:19 +010038}
39
Catalin Marinas9a6655e2010-08-31 13:05:22 +010040#ifdef CONFIG_CACHE_PL310
41static inline void cache_wait(void __iomem *reg, unsigned long mask)
42{
43 /* cache operations by line are atomic on PL310 */
44}
45#else
46#define cache_wait cache_wait_way
47#endif
48
Catalin Marinas382266a2007-02-05 14:48:19 +010049static inline void cache_sync(void)
50{
Russell King3d107432009-11-19 11:41:09 +000051 void __iomem *base = l2x0_base;
Catalin Marinas6775a552010-07-28 22:01:25 +010052 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Russell King3d107432009-11-19 11:41:09 +000053 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010054}
55
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010056static inline void l2x0_clean_line(unsigned long addr)
57{
58 void __iomem *base = l2x0_base;
59 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010060 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010061}
62
63static inline void l2x0_inv_line(unsigned long addr)
64{
65 void __iomem *base = l2x0_base;
66 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010067 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010068}
69
Santosh Shilimkar2839e062011-03-08 06:59:54 +010070#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
Santosh Shilimkar9e655822010-02-04 19:42:42 +010071
Santosh Shilimkar2839e062011-03-08 06:59:54 +010072#define debug_writel(val) outer_cache.set_debug(val)
73
74static void l2x0_set_debug(unsigned long val)
75{
76 writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
77}
78#else
79/* Optimised out for non-errata case */
80static inline void debug_writel(unsigned long val)
81{
Santosh Shilimkar9e655822010-02-04 19:42:42 +010082}
83
Santosh Shilimkar2839e062011-03-08 06:59:54 +010084#define l2x0_set_debug NULL
85#endif
86
87#ifdef CONFIG_PL310_ERRATA_588369
Santosh Shilimkar9e655822010-02-04 19:42:42 +010088static inline void l2x0_flush_line(unsigned long addr)
89{
90 void __iomem *base = l2x0_base;
91
92 /* Clean by PA followed by Invalidate by PA */
93 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010094 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010095 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010096 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010097}
98#else
99
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100100static inline void l2x0_flush_line(unsigned long addr)
101{
102 void __iomem *base = l2x0_base;
103 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100104 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100105}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100106#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100107
Catalin Marinas23107c52010-03-24 16:48:53 +0100108static void l2x0_cache_sync(void)
109{
110 unsigned long flags;
111
112 spin_lock_irqsave(&l2x0_lock, flags);
113 cache_sync();
114 spin_unlock_irqrestore(&l2x0_lock, flags);
115}
116
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530117static void l2x0_flush_all(void)
118{
119 unsigned long flags;
120
121 /* clean all ways */
122 spin_lock_irqsave(&l2x0_lock, flags);
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100123 debug_writel(0x03);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530124 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
125 cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
126 cache_sync();
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100127 debug_writel(0x00);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530128 spin_unlock_irqrestore(&l2x0_lock, flags);
129}
130
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530131static void l2x0_clean_all(void)
132{
133 unsigned long flags;
134
135 /* clean all ways */
136 spin_lock_irqsave(&l2x0_lock, flags);
137 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
138 cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
139 cache_sync();
140 spin_unlock_irqrestore(&l2x0_lock, flags);
141}
142
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530143static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100144{
Russell King0eb948d2009-11-19 11:12:15 +0000145 unsigned long flags;
146
Catalin Marinas382266a2007-02-05 14:48:19 +0100147 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000148 spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530149 /* Invalidating when L2 is enabled is a nono */
150 BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100151 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100152 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100153 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000154 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100155}
156
157static void l2x0_inv_range(unsigned long start, unsigned long end)
158{
Russell King3d107432009-11-19 11:41:09 +0000159 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000160 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100161
Russell King0eb948d2009-11-19 11:12:15 +0000162 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100163 if (start & (CACHE_LINE_SIZE - 1)) {
164 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100165 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100166 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100167 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100168 start += CACHE_LINE_SIZE;
169 }
170
171 if (end & (CACHE_LINE_SIZE - 1)) {
172 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100173 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100174 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100175 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100176 }
177
Russell King0eb948d2009-11-19 11:12:15 +0000178 while (start < end) {
179 unsigned long blk_end = start + min(end - start, 4096UL);
180
181 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100182 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000183 start += CACHE_LINE_SIZE;
184 }
185
186 if (blk_end < end) {
187 spin_unlock_irqrestore(&l2x0_lock, flags);
188 spin_lock_irqsave(&l2x0_lock, flags);
189 }
190 }
Russell King3d107432009-11-19 11:41:09 +0000191 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100192 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000193 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100194}
195
196static void l2x0_clean_range(unsigned long start, unsigned long end)
197{
Russell King3d107432009-11-19 11:41:09 +0000198 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000199 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100200
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530201 if ((end - start) >= l2x0_size) {
202 l2x0_clean_all();
203 return;
204 }
205
Russell King0eb948d2009-11-19 11:12:15 +0000206 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100207 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000208 while (start < end) {
209 unsigned long blk_end = start + min(end - start, 4096UL);
210
211 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100212 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000213 start += CACHE_LINE_SIZE;
214 }
215
216 if (blk_end < end) {
217 spin_unlock_irqrestore(&l2x0_lock, flags);
218 spin_lock_irqsave(&l2x0_lock, flags);
219 }
220 }
Russell King3d107432009-11-19 11:41:09 +0000221 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100222 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000223 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100224}
225
226static void l2x0_flush_range(unsigned long start, unsigned long end)
227{
Russell King3d107432009-11-19 11:41:09 +0000228 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000229 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100230
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530231 if ((end - start) >= l2x0_size) {
232 l2x0_flush_all();
233 return;
234 }
235
Russell King0eb948d2009-11-19 11:12:15 +0000236 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100237 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000238 while (start < end) {
239 unsigned long blk_end = start + min(end - start, 4096UL);
240
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100241 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000242 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100243 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000244 start += CACHE_LINE_SIZE;
245 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100246 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000247
248 if (blk_end < end) {
249 spin_unlock_irqrestore(&l2x0_lock, flags);
250 spin_lock_irqsave(&l2x0_lock, flags);
251 }
252 }
Russell King3d107432009-11-19 11:41:09 +0000253 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100254 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000255 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100256}
257
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530258static void l2x0_disable(void)
259{
260 unsigned long flags;
261
262 spin_lock_irqsave(&l2x0_lock, flags);
263 writel(0, l2x0_base + L2X0_CTRL);
264 spin_unlock_irqrestore(&l2x0_lock, flags);
265}
266
Catalin Marinas382266a2007-02-05 14:48:19 +0100267void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
268{
269 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100270 __u32 cache_id;
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530271 __u32 way_size = 0;
Jason McMullan64039be2010-05-05 18:59:37 +0100272 int ways;
273 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100274
275 l2x0_base = base;
276
Catalin Marinas6775a552010-07-28 22:01:25 +0100277 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
278 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100279
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100280 aux &= aux_mask;
281 aux |= aux_val;
282
Jason McMullan64039be2010-05-05 18:59:37 +0100283 /* Determine the number of ways */
284 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
285 case L2X0_CACHE_ID_PART_L310:
286 if (aux & (1 << 16))
287 ways = 16;
288 else
289 ways = 8;
290 type = "L310";
291 break;
292 case L2X0_CACHE_ID_PART_L210:
293 ways = (aux >> 13) & 0xf;
294 type = "L210";
295 break;
296 default:
297 /* Assume unknown chips have 8 ways */
298 ways = 8;
299 type = "L2x0 series";
300 break;
301 }
302
303 l2x0_way_mask = (1 << ways) - 1;
304
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100305 /*
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530306 * L2 cache Size = Way size * Number of ways
307 */
308 way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
309 way_size = 1 << (way_size + 3);
310 l2x0_size = ways * way_size * SZ_1K;
311
312 /*
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100313 * Check if l2x0 controller is already enabled.
314 * If you are booting from non-secure mode
315 * accessing the below registers will fault.
316 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100317 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Catalin Marinas382266a2007-02-05 14:48:19 +0100318
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100319 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100320 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100321
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100322 l2x0_inv_all();
323
324 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100325 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100326 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100327
328 outer_cache.inv_range = l2x0_inv_range;
329 outer_cache.clean_range = l2x0_clean_range;
330 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100331 outer_cache.sync = l2x0_cache_sync;
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530332 outer_cache.flush_all = l2x0_flush_all;
333 outer_cache.inv_all = l2x0_inv_all;
334 outer_cache.disable = l2x0_disable;
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100335 outer_cache.set_debug = l2x0_set_debug;
Catalin Marinas382266a2007-02-05 14:48:19 +0100336
Jason McMullan64039be2010-05-05 18:59:37 +0100337 printk(KERN_INFO "%s cache controller enabled\n", type);
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530338 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
339 ways, cache_id, aux, l2x0_size);
Catalin Marinas382266a2007-02-05 14:48:19 +0100340}