blob: 5e61ef6a378d1e779792a4a497e753466d0dbc67 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100103void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
104{
105 u32 reg;
106
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300112
Felipe Balbicf6d8672016-04-14 15:03:39 +0300113u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
114{
115 struct dwc3 *dwc = dep->dwc;
116 u32 reg;
117
118 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
119 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
120 DWC3_GDBGFIFOSPACE_TYPE(type));
121
122 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
123
124 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
125}
126
Felipe Balbi72246da2011-08-19 18:10:58 +0300127/**
128 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
129 * @dwc: pointer to our context structure
130 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530131static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300132{
133 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200134 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530135 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300137 usb_phy_init(dwc->usb2_phy);
138 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530139 ret = phy_init(dwc->usb2_generic_phy);
140 if (ret < 0)
141 return ret;
142
143 ret = phy_init(dwc->usb3_generic_phy);
144 if (ret < 0) {
145 phy_exit(dwc->usb2_generic_phy);
146 return ret;
147 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
Felipe Balbif59dcab2016-03-11 10:51:52 +0200149 /*
150 * We're resetting only the device side because, if we're in host mode,
151 * XHCI driver will reset the host block. If dwc3 was configured for
152 * host-only mode, then we can return early.
153 */
154 if (dwc->dr_mode == USB_DR_MODE_HOST)
155 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300156
Felipe Balbif59dcab2016-03-11 10:51:52 +0200157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
158 reg |= DWC3_DCTL_CSFTRST;
159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbif59dcab2016-03-11 10:51:52 +0200161 do {
162 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
163 if (!(reg & DWC3_DCTL_CSFTRST))
164 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530165
Felipe Balbif59dcab2016-03-11 10:51:52 +0200166 udelay(1);
167 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530168
Felipe Balbif59dcab2016-03-11 10:51:52 +0200169 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300170}
171
172/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173 * dwc3_soft_reset - Issue soft reset
174 * @dwc: Pointer to our controller context structure
175 */
176static int dwc3_soft_reset(struct dwc3 *dwc)
177{
178 unsigned long timeout;
179 u32 reg;
180
181 timeout = jiffies + msecs_to_jiffies(500);
182 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
183 do {
184 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
185 if (!(reg & DWC3_DCTL_CSFTRST))
186 break;
187
188 if (time_after(jiffies, timeout)) {
189 dev_err(dwc->dev, "Reset Timed Out\n");
190 return -ETIMEDOUT;
191 }
192
193 cpu_relax();
194 } while (true);
195
196 return 0;
197}
198
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530199/*
200 * dwc3_frame_length_adjustment - Adjusts frame length if required
201 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530202 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300203static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530204{
205 u32 reg;
206 u32 dft;
207
208 if (dwc->revision < DWC3_REVISION_250A)
209 return;
210
Felipe Balbibcdb3272016-05-16 10:42:23 +0300211 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530212 return;
213
214 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
215 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300216 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530217 "request value same as default, ignoring\n")) {
218 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300219 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530220 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
221 }
222}
223
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300224/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300225 * dwc3_free_one_event_buffer - Frees one event buffer
226 * @dwc: Pointer to our controller context structure
227 * @evt: Pointer to event buffer to be freed
228 */
229static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
230 struct dwc3_event_buffer *evt)
231{
232 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300233}
234
235/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800236 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 * @dwc: Pointer to our controller context structure
238 * @length: size of the event buffer
239 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800240 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300241 * otherwise ERR_PTR(errno).
242 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200243static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
244 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300245{
246 struct dwc3_event_buffer *evt;
247
Felipe Balbi380f0d22012-10-11 13:48:36 +0300248 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300249 if (!evt)
250 return ERR_PTR(-ENOMEM);
251
252 evt->dwc = dwc;
253 evt->length = length;
254 evt->buf = dma_alloc_coherent(dwc->dev, length,
255 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200256 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300257 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300258
259 return evt;
260}
261
262/**
263 * dwc3_free_event_buffers - frees all allocated event buffers
264 * @dwc: Pointer to our controller context structure
265 */
266static void dwc3_free_event_buffers(struct dwc3 *dwc)
267{
268 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300269
Felipe Balbi696c8b12016-03-30 09:37:03 +0300270 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300271 if (evt)
272 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300273}
274
275/**
276 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800277 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 * @length: size of event buffer
279 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800280 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 * may contain some buffers allocated but not all which were requested.
282 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500283static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300284{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300285 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300286
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300287 evt = dwc3_alloc_one_event_buffer(dwc, length);
288 if (IS_ERR(evt)) {
289 dev_err(dwc->dev, "can't allocate event buffer\n");
290 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300291 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300292 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300293
294 return 0;
295}
296
297/**
298 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800299 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 *
301 * Returns 0 on success otherwise negative errno.
302 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300303static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300304{
305 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300306
Felipe Balbi696c8b12016-03-30 09:37:03 +0300307 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300308 dwc3_trace(trace_dwc3_core,
309 "Event buf %p dma %08llx length %d\n",
310 evt->buf, (unsigned long long) evt->dma,
311 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300312
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300313 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300314
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300315 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
316 lower_32_bits(evt->dma));
317 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
318 upper_32_bits(evt->dma));
319 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
320 DWC3_GEVNTSIZ_SIZE(evt->length));
321 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300322
323 return 0;
324}
325
326static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
327{
328 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300329
Felipe Balbi696c8b12016-03-30 09:37:03 +0300330 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300331
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300332 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300333
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300334 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
335 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
336 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
337 | DWC3_GEVNTSIZ_SIZE(0));
338 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300339}
340
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600341static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
342{
343 if (!dwc->has_hibernation)
344 return 0;
345
346 if (!dwc->nr_scratch)
347 return 0;
348
349 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
350 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
351 if (!dwc->scratchbuf)
352 return -ENOMEM;
353
354 return 0;
355}
356
357static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
358{
359 dma_addr_t scratch_addr;
360 u32 param;
361 int ret;
362
363 if (!dwc->has_hibernation)
364 return 0;
365
366 if (!dwc->nr_scratch)
367 return 0;
368
369 /* should never fall here */
370 if (!WARN_ON(dwc->scratchbuf))
371 return 0;
372
373 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
374 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
375 DMA_BIDIRECTIONAL);
376 if (dma_mapping_error(dwc->dev, scratch_addr)) {
377 dev_err(dwc->dev, "failed to map scratch buffer\n");
378 ret = -EFAULT;
379 goto err0;
380 }
381
382 dwc->scratch_addr = scratch_addr;
383
384 param = lower_32_bits(scratch_addr);
385
386 ret = dwc3_send_gadget_generic_command(dwc,
387 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
388 if (ret < 0)
389 goto err1;
390
391 param = upper_32_bits(scratch_addr);
392
393 ret = dwc3_send_gadget_generic_command(dwc,
394 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
395 if (ret < 0)
396 goto err1;
397
398 return 0;
399
400err1:
401 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
402 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
403
404err0:
405 return ret;
406}
407
408static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
409{
410 if (!dwc->has_hibernation)
411 return;
412
413 if (!dwc->nr_scratch)
414 return;
415
416 /* should never fall here */
417 if (!WARN_ON(dwc->scratchbuf))
418 return;
419
420 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
421 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
422 kfree(dwc->scratchbuf);
423}
424
Felipe Balbi789451f62011-05-05 15:53:10 +0300425static void dwc3_core_num_eps(struct dwc3 *dwc)
426{
427 struct dwc3_hwparams *parms = &dwc->hwparams;
428
429 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
430 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
431
Felipe Balbi73815282015-01-27 13:48:14 -0600432 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300433 dwc->num_in_eps, dwc->num_out_eps);
434}
435
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500436static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300437{
438 struct dwc3_hwparams *parms = &dwc->hwparams;
439
440 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
441 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
442 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
443 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
444 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
445 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
446 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
447 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
448 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
449}
450
Felipe Balbi72246da2011-08-19 18:10:58 +0300451/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800452 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
453 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300454 *
455 * Returns 0 on success. The USB PHY interfaces are configured but not
456 * initialized. The PHY interfaces and the PHYs get initialized together with
457 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800458 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300459static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800460{
461 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300462 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800463
464 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
465
Huang Rui2164a472014-10-28 19:54:35 +0800466 /*
467 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
468 * to '0' during coreConsultant configuration. So default value
469 * will be '0' when the core is reset. Application needs to set it
470 * to '1' after the core initialization is completed.
471 */
472 if (dwc->revision > DWC3_REVISION_194A)
473 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
474
Huang Ruib5a65c42014-10-28 19:54:28 +0800475 if (dwc->u2ss_inp3_quirk)
476 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
477
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530478 if (dwc->dis_rxdet_inp3_quirk)
479 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
480
Huang Ruidf31f5b2014-10-28 19:54:29 +0800481 if (dwc->req_p1p2p3_quirk)
482 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
483
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800484 if (dwc->del_p1p2p3_quirk)
485 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
486
Huang Rui41c06ff2014-10-28 19:54:31 +0800487 if (dwc->del_phy_power_chg_quirk)
488 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
489
Huang Ruifb67afc2014-10-28 19:54:32 +0800490 if (dwc->lfps_filter_quirk)
491 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
492
Huang Rui14f4ac52014-10-28 19:54:33 +0800493 if (dwc->rx_detect_poll_quirk)
494 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
495
Huang Rui6b6a0c92014-10-31 11:11:12 +0800496 if (dwc->tx_de_emphasis_quirk)
497 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
498
Felipe Balbicd72f892014-11-06 11:31:00 -0600499 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800500 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
501
William Wu00fe0812016-08-16 22:44:39 +0800502 if (dwc->dis_del_phy_power_chg_quirk)
503 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
504
Huang Ruib5a65c42014-10-28 19:54:28 +0800505 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
506
Huang Rui2164a472014-10-28 19:54:35 +0800507 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
508
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300509 /* Select the HS PHY interface */
510 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
511 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500512 if (dwc->hsphy_interface &&
513 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300514 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300515 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500516 } else if (dwc->hsphy_interface &&
517 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300518 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300519 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300520 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300521 /* Relying on default value. */
522 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
523 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300524 }
525 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300526 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
527 /* Making sure the interface and PHY are operational */
528 ret = dwc3_soft_reset(dwc);
529 if (ret)
530 return ret;
531
532 udelay(1);
533
534 ret = dwc3_ulpi_init(dwc);
535 if (ret)
536 return ret;
537 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300538 default:
539 break;
540 }
541
William Wu32f2ed82016-08-16 22:44:38 +0800542 switch (dwc->hsphy_mode) {
543 case USBPHY_INTERFACE_MODE_UTMI:
544 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
545 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
546 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
547 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
548 break;
549 case USBPHY_INTERFACE_MODE_UTMIW:
550 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
551 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
552 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
553 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
554 break;
555 default:
556 break;
557 }
558
Huang Rui2164a472014-10-28 19:54:35 +0800559 /*
560 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
561 * '0' during coreConsultant configuration. So default value will
562 * be '0' when the core is reset. Application needs to set it to
563 * '1' after the core initialization is completed.
564 */
565 if (dwc->revision > DWC3_REVISION_194A)
566 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
567
Felipe Balbicd72f892014-11-06 11:31:00 -0600568 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800569 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
570
John Younec791d12015-10-02 20:30:57 -0700571 if (dwc->dis_enblslpm_quirk)
572 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
573
William Wu16199f32016-08-16 22:44:37 +0800574 if (dwc->dis_u2_freeclk_exists_quirk)
575 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
576
Huang Rui2164a472014-10-28 19:54:35 +0800577 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300578
579 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800580}
581
Felipe Balbic499ff72016-05-16 10:49:01 +0300582static void dwc3_core_exit(struct dwc3 *dwc)
583{
584 dwc3_event_buffers_cleanup(dwc);
585
586 usb_phy_shutdown(dwc->usb2_phy);
587 usb_phy_shutdown(dwc->usb3_phy);
588 phy_exit(dwc->usb2_generic_phy);
589 phy_exit(dwc->usb3_generic_phy);
590
591 usb_phy_set_suspend(dwc->usb2_phy, 1);
592 usb_phy_set_suspend(dwc->usb3_phy, 1);
593 phy_power_off(dwc->usb2_generic_phy);
594 phy_power_off(dwc->usb3_generic_phy);
595}
596
Felipe Balbi07599562016-10-14 16:19:01 +0300597static bool dwc3_core_is_valid(struct dwc3 *dwc)
598{
599 u32 reg;
600
601 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
602
603 /* This should read as U3 followed by revision number */
604 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
605 /* Detected DWC_usb3 IP */
606 dwc->revision = reg;
607 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
608 /* Detected DWC_usb31 IP */
609 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
610 dwc->revision |= DWC3_REVISION_IS_DWC31;
611 } else {
612 return false;
613 }
614
615 return true;
616}
617
Felipe Balbi941f9182016-10-14 16:23:24 +0300618static void dwc3_core_setup_global_control(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300619{
Felipe Balbi941f9182016-10-14 16:23:24 +0300620 u32 hwparams4 = dwc->hwparams.hwparams4;
621 u32 reg;
Felipe Balbic499ff72016-05-16 10:49:01 +0300622
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100623 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800624 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100625
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100626 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100627 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600628 /**
629 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
630 * issue which would cause xHCI compliance tests to fail.
631 *
632 * Because of that we cannot enable clock gating on such
633 * configurations.
634 *
635 * Refers to:
636 *
637 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
638 * SOF/ITP Mode Used
639 */
640 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
641 dwc->dr_mode == USB_DR_MODE_OTG) &&
642 (dwc->revision >= DWC3_REVISION_210A &&
643 dwc->revision <= DWC3_REVISION_250A))
644 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
645 else
646 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100647 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600648 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
649 /* enable hibernation here */
650 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800651
652 /*
653 * REVISIT Enabling this bit so that host-mode hibernation
654 * will work. Device-mode hibernation is not yet implemented.
655 */
656 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600657 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100658 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600659 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100660 }
661
Huang Rui946bd572014-10-28 19:54:23 +0800662 /* check if current dwc3 is on simulation board */
663 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600664 dwc3_trace(trace_dwc3_core,
665 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800666 dwc->is_fpga = true;
667 }
668
Huang Rui3b812212014-10-28 19:54:25 +0800669 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
670 "disable_scramble cannot be used on non-FPGA builds\n");
671
672 if (dwc->disable_scramble_quirk && dwc->is_fpga)
673 reg |= DWC3_GCTL_DISSCRAMBLE;
674 else
675 reg &= ~DWC3_GCTL_DISSCRAMBLE;
676
Huang Rui9a5b2f32014-10-28 19:54:27 +0800677 if (dwc->u2exit_lfps_quirk)
678 reg |= DWC3_GCTL_U2EXIT_LFPS;
679
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100680 /*
681 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800682 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100683 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800684 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100685 */
686 if (dwc->revision < DWC3_REVISION_190A)
687 reg |= DWC3_GCTL_U2RSTECN;
688
689 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Felipe Balbi941f9182016-10-14 16:23:24 +0300690}
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100691
Felipe Balbi941f9182016-10-14 16:23:24 +0300692/**
693 * dwc3_core_init - Low-level initialization of DWC3 Core
694 * @dwc: Pointer to our controller context structure
695 *
696 * Returns 0 on success otherwise negative errno.
697 */
698static int dwc3_core_init(struct dwc3 *dwc)
699{
700 u32 reg;
701 int ret;
702
703 if (!dwc3_core_is_valid(dwc)) {
704 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
705 ret = -ENODEV;
706 goto err0;
707 }
708
709 /*
710 * Write Linux Version Code to our GUID register so it's easy to figure
711 * out which kernel version a bug was found.
712 */
713 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
714
715 /* Handle USB2.0-only core configuration */
716 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
717 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
718 if (dwc->maximum_speed == USB_SPEED_SUPER)
719 dwc->maximum_speed = USB_SPEED_HIGH;
720 }
721
722 /* issue device SoftReset too */
723 ret = dwc3_soft_reset(dwc);
724 if (ret)
725 goto err0;
726
727 ret = dwc3_core_soft_reset(dwc);
728 if (ret)
729 goto err0;
730
731 ret = dwc3_phy_setup(dwc);
732 if (ret)
733 goto err0;
734
735 dwc3_core_setup_global_control(dwc);
Felipe Balbic499ff72016-05-16 10:49:01 +0300736 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600737
738 ret = dwc3_setup_scratch_buffers(dwc);
739 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300740 goto err1;
741
742 /* Adjust Frame Length */
743 dwc3_frame_length_adjustment(dwc);
744
745 usb_phy_set_suspend(dwc->usb2_phy, 0);
746 usb_phy_set_suspend(dwc->usb3_phy, 0);
747 ret = phy_power_on(dwc->usb2_generic_phy);
748 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600749 goto err2;
750
Felipe Balbic499ff72016-05-16 10:49:01 +0300751 ret = phy_power_on(dwc->usb3_generic_phy);
752 if (ret < 0)
753 goto err3;
754
755 ret = dwc3_event_buffers_setup(dwc);
756 if (ret) {
757 dev_err(dwc->dev, "failed to setup event buffers\n");
758 goto err4;
759 }
760
Baolin Wang00af6232016-07-15 17:13:27 +0800761 switch (dwc->dr_mode) {
762 case USB_DR_MODE_PERIPHERAL:
763 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
764 break;
765 case USB_DR_MODE_HOST:
766 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
767 break;
768 case USB_DR_MODE_OTG:
769 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
770 break;
771 default:
772 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
773 break;
774 }
775
John Youn06281d42016-08-22 15:39:13 -0700776 /*
777 * ENDXFER polling is available on version 3.10a and later of
778 * the DWC_usb3 controller. It is NOT available in the
779 * DWC_usb31 controller.
780 */
781 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
782 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
783 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
784 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
785 }
786
John Youn0bb39ca2016-10-12 18:00:55 -0700787 /*
788 * Enable hardware control of sending remote wakeup in HS when
789 * the device is in the L1 state.
790 */
791 if (dwc->revision >= DWC3_REVISION_290A) {
792 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
793 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
794 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
795 }
796
Felipe Balbi72246da2011-08-19 18:10:58 +0300797 return 0;
798
Felipe Balbic499ff72016-05-16 10:49:01 +0300799err4:
800 phy_power_off(dwc->usb2_generic_phy);
801
802err3:
803 phy_power_off(dwc->usb3_generic_phy);
804
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600805err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300806 usb_phy_set_suspend(dwc->usb2_phy, 1);
807 usb_phy_set_suspend(dwc->usb3_phy, 1);
808 dwc3_core_exit(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600809
810err1:
811 usb_phy_shutdown(dwc->usb2_phy);
812 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530813 phy_exit(dwc->usb2_generic_phy);
814 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600815
Felipe Balbi72246da2011-08-19 18:10:58 +0300816err0:
817 return ret;
818}
819
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500820static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300821{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500822 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300823 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500824 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300825
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530826 if (node) {
827 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
828 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500829 } else {
830 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
831 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530832 }
833
Felipe Balbid105e7f2013-03-15 10:52:08 +0200834 if (IS_ERR(dwc->usb2_phy)) {
835 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530836 if (ret == -ENXIO || ret == -ENODEV) {
837 dwc->usb2_phy = NULL;
838 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200839 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530840 } else {
841 dev_err(dev, "no usb2 phy configured\n");
842 return ret;
843 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300844 }
845
Felipe Balbid105e7f2013-03-15 10:52:08 +0200846 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500847 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530848 if (ret == -ENXIO || ret == -ENODEV) {
849 dwc->usb3_phy = NULL;
850 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200851 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530852 } else {
853 dev_err(dev, "no usb3 phy configured\n");
854 return ret;
855 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300856 }
857
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530858 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
859 if (IS_ERR(dwc->usb2_generic_phy)) {
860 ret = PTR_ERR(dwc->usb2_generic_phy);
861 if (ret == -ENOSYS || ret == -ENODEV) {
862 dwc->usb2_generic_phy = NULL;
863 } else if (ret == -EPROBE_DEFER) {
864 return ret;
865 } else {
866 dev_err(dev, "no usb2 phy configured\n");
867 return ret;
868 }
869 }
870
871 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
872 if (IS_ERR(dwc->usb3_generic_phy)) {
873 ret = PTR_ERR(dwc->usb3_generic_phy);
874 if (ret == -ENOSYS || ret == -ENODEV) {
875 dwc->usb3_generic_phy = NULL;
876 } else if (ret == -EPROBE_DEFER) {
877 return ret;
878 } else {
879 dev_err(dev, "no usb3 phy configured\n");
880 return ret;
881 }
882 }
883
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500884 return 0;
885}
886
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500887static int dwc3_core_init_mode(struct dwc3 *dwc)
888{
889 struct device *dev = dwc->dev;
890 int ret;
891
892 switch (dwc->dr_mode) {
893 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500894 ret = dwc3_gadget_init(dwc);
895 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300896 if (ret != -EPROBE_DEFER)
897 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500898 return ret;
899 }
900 break;
901 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500902 ret = dwc3_host_init(dwc);
903 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300904 if (ret != -EPROBE_DEFER)
905 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500906 return ret;
907 }
908 break;
909 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500910 ret = dwc3_host_init(dwc);
911 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300912 if (ret != -EPROBE_DEFER)
913 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500914 return ret;
915 }
916
917 ret = dwc3_gadget_init(dwc);
918 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300919 if (ret != -EPROBE_DEFER)
920 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500921 return ret;
922 }
923 break;
924 default:
925 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
926 return -EINVAL;
927 }
928
929 return 0;
930}
931
932static void dwc3_core_exit_mode(struct dwc3 *dwc)
933{
934 switch (dwc->dr_mode) {
935 case USB_DR_MODE_PERIPHERAL:
936 dwc3_gadget_exit(dwc);
937 break;
938 case USB_DR_MODE_HOST:
939 dwc3_host_exit(dwc);
940 break;
941 case USB_DR_MODE_OTG:
942 dwc3_host_exit(dwc);
943 dwc3_gadget_exit(dwc);
944 break;
945 default:
946 /* do nothing */
947 break;
948 }
949}
950
Felipe Balbic5ac6112016-10-14 16:30:52 +0300951static void dwc3_get_properties(struct dwc3 *dwc)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500952{
Felipe Balbic5ac6112016-10-14 16:30:52 +0300953 struct device *dev = dwc->dev;
Huang Rui80caf7d2014-10-28 19:54:26 +0800954 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800955 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800956 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500957
Huang Rui80caf7d2014-10-28 19:54:26 +0800958 /* default to highest possible threshold */
959 lpm_nyet_threshold = 0xff;
960
Huang Rui6b6a0c92014-10-31 11:11:12 +0800961 /* default to -3.5dB de-emphasis */
962 tx_de_emphasis = 1;
963
Huang Rui460d0982014-10-31 11:11:18 +0800964 /*
965 * default to assert utmi_sleep_n and use maximum allowed HIRD
966 * threshold value of 0b1100
967 */
968 hird_threshold = 12;
969
Heikki Krogerus63863b92015-09-21 11:14:32 +0300970 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300971 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800972 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300973
Heikki Krogerus3d128912015-09-21 11:14:35 +0300974 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800975 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300976 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800977 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300978 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800979 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300980 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800981 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300982 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100983 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500984
Heikki Krogerus3d128912015-09-21 11:14:35 +0300985 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800986 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300987 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800988 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300989 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800990 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300991 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800992 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300993 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800994 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300995 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800996 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300997 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800998 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300999 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001000 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001001 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001002 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001003 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001004 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001005 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1006 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301007 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1008 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001009 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1010 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001011 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1012 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001013
Heikki Krogerus3d128912015-09-21 11:14:35 +03001014 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001015 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001016 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001017 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001018 device_property_read_string(dev, "snps,hsphy_interface",
1019 &dwc->hsphy_interface);
1020 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001021 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001022
Huang Rui80caf7d2014-10-28 19:54:26 +08001023 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001024 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001025
Huang Rui460d0982014-10-31 11:11:18 +08001026 dwc->hird_threshold = hird_threshold
1027 | (dwc->is_utmi_l1_suspend << 4);
1028
Felipe Balbic5ac6112016-10-14 16:30:52 +03001029}
1030
1031static int dwc3_probe(struct platform_device *pdev)
1032{
1033 struct device *dev = &pdev->dev;
1034 struct resource *res;
1035 struct dwc3 *dwc;
1036
1037 int ret;
1038
1039 void __iomem *regs;
1040
1041 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1042 if (!dwc)
1043 return -ENOMEM;
1044
1045 dwc->dev = dev;
1046
1047 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1048 if (!res) {
1049 dev_err(dev, "missing memory resource\n");
1050 return -ENODEV;
1051 }
1052
1053 dwc->xhci_resources[0].start = res->start;
1054 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1055 DWC3_XHCI_REGS_END;
1056 dwc->xhci_resources[0].flags = res->flags;
1057 dwc->xhci_resources[0].name = res->name;
1058
1059 res->start += DWC3_GLOBALS_REGS_START;
1060
1061 /*
1062 * Request memory region but exclude xHCI regs,
1063 * since it will be requested by the xhci-plat driver.
1064 */
1065 regs = devm_ioremap_resource(dev, res);
1066 if (IS_ERR(regs)) {
1067 ret = PTR_ERR(regs);
1068 goto err0;
1069 }
1070
1071 dwc->regs = regs;
1072 dwc->regs_size = resource_size(res);
1073
1074 dwc3_get_properties(dwc);
1075
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001076 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001077 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001078
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001079 ret = dwc3_core_get_phy(dwc);
1080 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001081 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001082
Felipe Balbi72246da2011-08-19 18:10:58 +03001083 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001084
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001085 if (!dev->dma_mask) {
1086 dev->dma_mask = dev->parent->dma_mask;
1087 dev->dma_parms = dev->parent->dma_parms;
1088 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1089 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301090
Felipe Balbifc8bb912016-05-16 13:14:48 +03001091 pm_runtime_set_active(dev);
1092 pm_runtime_use_autosuspend(dev);
1093 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001094 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001095 ret = pm_runtime_get_sync(dev);
1096 if (ret < 0)
1097 goto err1;
1098
Chanho Park802ca852012-02-15 18:27:55 +09001099 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001100
Felipe Balbi39214262012-10-11 13:54:36 +03001101 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1102 if (ret) {
1103 dev_err(dwc->dev, "failed to allocate event buffers\n");
1104 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001105 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001106 }
1107
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001108 ret = dwc3_get_dr_mode(dwc);
1109 if (ret)
1110 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001111
Felipe Balbic499ff72016-05-16 10:49:01 +03001112 ret = dwc3_alloc_scratch_buffers(dwc);
1113 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001114 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001115
Felipe Balbi72246da2011-08-19 18:10:58 +03001116 ret = dwc3_core_init(dwc);
1117 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001118 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001119 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001120 }
1121
John Youn77966eb2016-02-19 17:31:01 -08001122 /* Check the maximum_speed parameter */
1123 switch (dwc->maximum_speed) {
1124 case USB_SPEED_LOW:
1125 case USB_SPEED_FULL:
1126 case USB_SPEED_HIGH:
1127 case USB_SPEED_SUPER:
1128 case USB_SPEED_SUPER_PLUS:
1129 break;
1130 default:
1131 dev_err(dev, "invalid maximum_speed parameter %d\n",
1132 dwc->maximum_speed);
1133 /* fall through */
1134 case USB_SPEED_UNKNOWN:
1135 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001136 dwc->maximum_speed = USB_SPEED_SUPER;
1137
1138 /*
1139 * default to superspeed plus if we are capable.
1140 */
1141 if (dwc3_is_usb31(dwc) &&
1142 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1143 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1144 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001145
1146 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001147 }
1148
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001149 ret = dwc3_core_init_mode(dwc);
1150 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001151 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001152
Du, Changbin4e9f3112016-04-12 19:10:18 +08001153 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001154 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001155
1156 return 0;
1157
Roger Quadros32808232016-06-10 14:38:02 +03001158err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001159 dwc3_event_buffers_cleanup(dwc);
1160
Roger Quadros32808232016-06-10 14:38:02 +03001161err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001162 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001163
Roger Quadros32808232016-06-10 14:38:02 +03001164err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001165 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001166 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001167
Roger Quadros32808232016-06-10 14:38:02 +03001168err2:
1169 pm_runtime_allow(&pdev->dev);
1170
1171err1:
1172 pm_runtime_put_sync(&pdev->dev);
1173 pm_runtime_disable(&pdev->dev);
1174
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001175err0:
1176 /*
1177 * restore res->start back to its original value so that, in case the
1178 * probe is deferred, we don't end up getting error in request the
1179 * memory region the next time probe is called.
1180 */
1181 res->start -= DWC3_GLOBALS_REGS_START;
1182
Felipe Balbi72246da2011-08-19 18:10:58 +03001183 return ret;
1184}
1185
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001186static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001187{
Felipe Balbi72246da2011-08-19 18:10:58 +03001188 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001189 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1190
Felipe Balbifc8bb912016-05-16 13:14:48 +03001191 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001192 /*
1193 * restore res->start back to its original value so that, in case the
1194 * probe is deferred, we don't end up getting error in request the
1195 * memory region the next time probe is called.
1196 */
1197 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001198
Felipe Balbidc99f162014-09-03 16:13:37 -05001199 dwc3_debugfs_exit(dwc);
1200 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301201
Felipe Balbi72246da2011-08-19 18:10:58 +03001202 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001203 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001204
Felipe Balbifc8bb912016-05-16 13:14:48 +03001205 pm_runtime_put_sync(&pdev->dev);
1206 pm_runtime_allow(&pdev->dev);
1207 pm_runtime_disable(&pdev->dev);
1208
Felipe Balbic499ff72016-05-16 10:49:01 +03001209 dwc3_free_event_buffers(dwc);
1210 dwc3_free_scratch_buffers(dwc);
1211
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 return 0;
1213}
1214
Felipe Balbifc8bb912016-05-16 13:14:48 +03001215#ifdef CONFIG_PM
1216static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001217{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001218 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001219
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001220 switch (dwc->dr_mode) {
1221 case USB_DR_MODE_PERIPHERAL:
1222 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001223 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001224 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001225 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001226 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001227 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001228 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001229 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001230 break;
1231 }
1232
Felipe Balbi51f5d492016-05-16 10:52:58 +03001233 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001234
Felipe Balbifc8bb912016-05-16 13:14:48 +03001235 return 0;
1236}
1237
1238static int dwc3_resume_common(struct dwc3 *dwc)
1239{
1240 unsigned long flags;
1241 int ret;
1242
1243 ret = dwc3_core_init(dwc);
1244 if (ret)
1245 return ret;
1246
1247 switch (dwc->dr_mode) {
1248 case USB_DR_MODE_PERIPHERAL:
1249 case USB_DR_MODE_OTG:
1250 spin_lock_irqsave(&dwc->lock, flags);
1251 dwc3_gadget_resume(dwc);
1252 spin_unlock_irqrestore(&dwc->lock, flags);
1253 /* FALLTHROUGH */
1254 case USB_DR_MODE_HOST:
1255 default:
1256 /* do nothing */
1257 break;
1258 }
1259
1260 return 0;
1261}
1262
1263static int dwc3_runtime_checks(struct dwc3 *dwc)
1264{
1265 switch (dwc->dr_mode) {
1266 case USB_DR_MODE_PERIPHERAL:
1267 case USB_DR_MODE_OTG:
1268 if (dwc->connected)
1269 return -EBUSY;
1270 break;
1271 case USB_DR_MODE_HOST:
1272 default:
1273 /* do nothing */
1274 break;
1275 }
1276
1277 return 0;
1278}
1279
1280static int dwc3_runtime_suspend(struct device *dev)
1281{
1282 struct dwc3 *dwc = dev_get_drvdata(dev);
1283 int ret;
1284
1285 if (dwc3_runtime_checks(dwc))
1286 return -EBUSY;
1287
1288 ret = dwc3_suspend_common(dwc);
1289 if (ret)
1290 return ret;
1291
1292 device_init_wakeup(dev, true);
1293
1294 return 0;
1295}
1296
1297static int dwc3_runtime_resume(struct device *dev)
1298{
1299 struct dwc3 *dwc = dev_get_drvdata(dev);
1300 int ret;
1301
1302 device_init_wakeup(dev, false);
1303
1304 ret = dwc3_resume_common(dwc);
1305 if (ret)
1306 return ret;
1307
1308 switch (dwc->dr_mode) {
1309 case USB_DR_MODE_PERIPHERAL:
1310 case USB_DR_MODE_OTG:
1311 dwc3_gadget_process_pending_events(dwc);
1312 break;
1313 case USB_DR_MODE_HOST:
1314 default:
1315 /* do nothing */
1316 break;
1317 }
1318
1319 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001320 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001321
1322 return 0;
1323}
1324
1325static int dwc3_runtime_idle(struct device *dev)
1326{
1327 struct dwc3 *dwc = dev_get_drvdata(dev);
1328
1329 switch (dwc->dr_mode) {
1330 case USB_DR_MODE_PERIPHERAL:
1331 case USB_DR_MODE_OTG:
1332 if (dwc3_runtime_checks(dwc))
1333 return -EBUSY;
1334 break;
1335 case USB_DR_MODE_HOST:
1336 default:
1337 /* do nothing */
1338 break;
1339 }
1340
1341 pm_runtime_mark_last_busy(dev);
1342 pm_runtime_autosuspend(dev);
1343
1344 return 0;
1345}
1346#endif /* CONFIG_PM */
1347
1348#ifdef CONFIG_PM_SLEEP
1349static int dwc3_suspend(struct device *dev)
1350{
1351 struct dwc3 *dwc = dev_get_drvdata(dev);
1352 int ret;
1353
1354 ret = dwc3_suspend_common(dwc);
1355 if (ret)
1356 return ret;
1357
Sekhar Nori63444752015-08-31 21:09:08 +05301358 pinctrl_pm_select_sleep_state(dev);
1359
Felipe Balbi7415f172012-04-30 14:56:33 +03001360 return 0;
1361}
1362
1363static int dwc3_resume(struct device *dev)
1364{
1365 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301366 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001367
Sekhar Nori63444752015-08-31 21:09:08 +05301368 pinctrl_pm_select_default_state(dev);
1369
Felipe Balbifc8bb912016-05-16 13:14:48 +03001370 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001371 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001372 return ret;
1373
Felipe Balbi7415f172012-04-30 14:56:33 +03001374 pm_runtime_disable(dev);
1375 pm_runtime_set_active(dev);
1376 pm_runtime_enable(dev);
1377
1378 return 0;
1379}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001380#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001381
1382static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001383 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001384 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1385 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001386};
1387
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301388#ifdef CONFIG_OF
1389static const struct of_device_id of_dwc3_match[] = {
1390 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001391 .compatible = "snps,dwc3"
1392 },
1393 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301394 .compatible = "synopsys,dwc3"
1395 },
1396 { },
1397};
1398MODULE_DEVICE_TABLE(of, of_dwc3_match);
1399#endif
1400
Heikki Krogerus404905a2014-09-25 10:57:02 +03001401#ifdef CONFIG_ACPI
1402
1403#define ACPI_ID_INTEL_BSW "808622B7"
1404
1405static const struct acpi_device_id dwc3_acpi_match[] = {
1406 { ACPI_ID_INTEL_BSW, 0 },
1407 { },
1408};
1409MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1410#endif
1411
Felipe Balbi72246da2011-08-19 18:10:58 +03001412static struct platform_driver dwc3_driver = {
1413 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001414 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001415 .driver = {
1416 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301417 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001418 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001419 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001420 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001421};
1422
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001423module_platform_driver(dwc3_driver);
1424
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001425MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001426MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001427MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001428MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");