blob: 68def1057f0e6167297e71eb18d4945e62f1d0e0 [file] [log] [blame]
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25
26#include <linux/firmware.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090027#include <drm/drmP.h>
Huang Rui0e5ca0d2017-03-03 18:37:23 -050028#include "amdgpu.h"
29#include "amdgpu_psp.h"
30#include "amdgpu_ucode.h"
31#include "soc15_common.h"
32#include "psp_v3_1.h"
Huang Ruic1798b52016-12-16 10:08:48 +080033#include "psp_v10_0.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050034
35static void psp_set_funcs(struct amdgpu_device *adev);
36
37static int psp_early_init(void *handle)
38{
39 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
40
41 psp_set_funcs(adev);
42
43 return 0;
44}
45
46static int psp_sw_init(void *handle)
47{
48 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
49 struct psp_context *psp = &adev->psp;
50 int ret;
51
52 switch (adev->asic_type) {
53 case CHIP_VEGA10:
54 psp->init_microcode = psp_v3_1_init_microcode;
55 psp->bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv;
56 psp->bootloader_load_sos = psp_v3_1_bootloader_load_sos;
57 psp->prep_cmd_buf = psp_v3_1_prep_cmd_buf;
58 psp->ring_init = psp_v3_1_ring_init;
Huang Ruibe70bbd2017-03-21 18:36:57 +080059 psp->ring_create = psp_v3_1_ring_create;
Trigger Huange3c5e982017-04-17 08:50:18 -040060 psp->ring_destroy = psp_v3_1_ring_destroy;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050061 psp->cmd_submit = psp_v3_1_cmd_submit;
62 psp->compare_sram_data = psp_v3_1_compare_sram_data;
63 psp->smu_reload_quirk = psp_v3_1_smu_reload_quirk;
64 break;
Huang Ruic1798b52016-12-16 10:08:48 +080065 case CHIP_RAVEN:
Junwei Zhang6ab77112017-07-14 18:31:18 +080066 psp->init_microcode = psp_v10_0_init_microcode;
Huang Ruic1798b52016-12-16 10:08:48 +080067 psp->prep_cmd_buf = psp_v10_0_prep_cmd_buf;
68 psp->ring_init = psp_v10_0_ring_init;
Junwei Zhangccce0552017-07-14 18:34:48 +080069 psp->ring_create = psp_v10_0_ring_create;
Junwei Zhanga4f478b2017-07-14 18:37:44 +080070 psp->ring_destroy = psp_v10_0_ring_destroy;
Huang Ruic1798b52016-12-16 10:08:48 +080071 psp->cmd_submit = psp_v10_0_cmd_submit;
72 psp->compare_sram_data = psp_v10_0_compare_sram_data;
73 break;
Huang Rui0e5ca0d2017-03-03 18:37:23 -050074 default:
75 return -EINVAL;
76 }
77
78 psp->adev = adev;
79
80 ret = psp_init_microcode(psp);
81 if (ret) {
82 DRM_ERROR("Failed to load psp firmware!\n");
83 return ret;
84 }
85
86 return 0;
87}
88
89static int psp_sw_fini(void *handle)
90{
91 return 0;
92}
93
94int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
95 uint32_t reg_val, uint32_t mask, bool check_changed)
96{
97 uint32_t val;
98 int i;
99 struct amdgpu_device *adev = psp->adev;
100
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500101 for (i = 0; i < adev->usec_timeout; i++) {
Zhang, Jerry2890dec2017-07-14 18:20:17 +0800102 val = RREG32(reg_index);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500103 if (check_changed) {
104 if (val != reg_val)
105 return 0;
106 } else {
107 if ((val & mask) == reg_val)
108 return 0;
109 }
110 udelay(1);
111 }
112
113 return -ETIME;
114}
115
116static int
117psp_cmd_submit_buf(struct psp_context *psp,
118 struct amdgpu_firmware_info *ucode,
119 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
120 int index)
121{
122 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500123
Huang Ruia1952da2017-06-11 18:57:08 +0800124 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500125
Huang Ruia1952da2017-06-11 18:57:08 +0800126 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500127
Huang Ruia1952da2017-06-11 18:57:08 +0800128 ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500129 fence_mc_addr, index);
130
131 while (*((unsigned int *)psp->fence_buf) != index) {
132 msleep(1);
kbuild test robotca7f65c2017-03-31 18:15:10 +0800133 }
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500134
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500135 return ret;
136}
137
138static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
139 uint64_t tmr_mc, uint32_t size)
140{
141 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
Alex Deucherf03defe2017-06-22 18:26:33 -0400142 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
143 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500144 cmd->cmd.cmd_setup_tmr.buf_size = size;
145}
146
147/* Set up Trusted Memory Region */
148static int psp_tmr_init(struct psp_context *psp)
149{
150 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500151
152 /*
153 * Allocate 3M memory aligned to 1M from Frame Buffer (local
154 * physical).
155 *
156 * Note: this memory need be reserved till the driver
157 * uninitializes.
158 */
159 ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
160 AMDGPU_GEM_DOMAIN_VRAM,
161 &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800162
163 return ret;
164}
165
166static int psp_tmr_load(struct psp_context *psp)
167{
168 int ret;
169 struct psp_gfx_cmd_resp *cmd;
170
171 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
172 if (!cmd)
173 return -ENOMEM;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500174
175 psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
176
177 ret = psp_cmd_submit_buf(psp, NULL, cmd,
178 psp->fence_buf_mc_addr, 1);
179 if (ret)
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800180 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500181
182 kfree(cmd);
183
184 return 0;
185
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500186failed:
187 kfree(cmd);
188 return ret;
189}
190
191static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
192 uint64_t asd_mc, uint64_t asd_mc_shared,
193 uint32_t size, uint32_t shared_size)
194{
195 cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
196 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
197 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
198 cmd->cmd.cmd_load_ta.app_len = size;
199
200 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
201 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
202 cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
203}
204
Huang Ruif5cfef92017-03-21 18:02:04 +0800205static int psp_asd_init(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500206{
207 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500208
209 /*
210 * Allocate 16k memory aligned to 4k from Frame Buffer (local
211 * physical) for shared ASD <-> Driver
212 */
Huang Ruif5cfef92017-03-21 18:02:04 +0800213 ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
214 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
215 &psp->asd_shared_bo,
216 &psp->asd_shared_mc_addr,
217 &psp->asd_shared_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500218
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500219 return ret;
220}
221
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500222static int psp_asd_load(struct psp_context *psp)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500223{
224 int ret;
225 struct psp_gfx_cmd_resp *cmd;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500226
Xiangliang Yu943cafb2017-05-04 11:05:13 +0800227 /* If PSP version doesn't match ASD version, asd loading will be failed.
228 * add workaround to bypass it for sriov now.
229 * TODO: add version check to make it common
230 */
231 if (amdgpu_sriov_vf(psp->adev))
232 return 0;
233
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500234 cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
235 if (!cmd)
236 return -ENOMEM;
237
Huang Rui2b0c3ae2017-03-22 10:16:05 +0800238 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
239 memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500240
Huang Ruif5cfef92017-03-21 18:02:04 +0800241 psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500242 psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
243
244 ret = psp_cmd_submit_buf(psp, NULL, cmd,
245 psp->fence_buf_mc_addr, 2);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500246
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500247 kfree(cmd);
248
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500249 return ret;
250}
251
Huang Ruibe70bbd2017-03-21 18:36:57 +0800252static int psp_hw_start(struct psp_context *psp)
253{
254 int ret;
255
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500256 ret = psp_bootloader_load_sysdrv(psp);
257 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800258 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500259
260 ret = psp_bootloader_load_sos(psp);
261 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800262 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500263
Huang Ruibe70bbd2017-03-21 18:36:57 +0800264 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500265 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800266 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500267
Huang Ruibe70bbd2017-03-21 18:36:57 +0800268 ret = psp_tmr_load(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500269 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800270 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500271
272 ret = psp_asd_load(psp);
273 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800274 return ret;
275
276 return 0;
277}
278
279static int psp_np_fw_load(struct psp_context *psp)
280{
281 int i, ret;
282 struct amdgpu_firmware_info *ucode;
283 struct amdgpu_device* adev = psp->adev;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500284
285 for (i = 0; i < adev->firmware.max_ucodes; i++) {
286 ucode = &adev->firmware.ucode[i];
287 if (!ucode->fw)
288 continue;
289
290 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
291 psp_smu_reload_quirk(psp))
292 continue;
Daniel Wange993ca42017-04-20 11:45:09 +0800293 if (amdgpu_sriov_vf(adev) &&
294 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
295 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
296 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
297 /*skip ucode loading in SRIOV VF */
298 continue;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500299
Huang Ruibe70bbd2017-03-21 18:36:57 +0800300 ret = psp_prep_cmd_buf(ucode, psp->cmd);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500301 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800302 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500303
Huang Ruibe70bbd2017-03-21 18:36:57 +0800304 ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500305 psp->fence_buf_mc_addr, i + 3);
306 if (ret)
Huang Ruibe70bbd2017-03-21 18:36:57 +0800307 return ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500308
309#if 0
310 /* check if firmware loaded sucessfully */
311 if (!amdgpu_psp_check_fw_loading_status(adev, i))
312 return -EINVAL;
313#endif
314 }
315
Huang Ruibe70bbd2017-03-21 18:36:57 +0800316 return 0;
317}
318
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500319static int psp_load_fw(struct amdgpu_device *adev)
320{
321 int ret;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500322 struct psp_context *psp = &adev->psp;
323
Huang Rui67bef0f2017-06-29 14:21:49 +0800324 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
325 if (!psp->cmd)
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500326 return -ENOMEM;
327
Huang Rui53a5cf52017-03-21 16:51:00 +0800328 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
329 AMDGPU_GEM_DOMAIN_GTT,
330 &psp->fw_pri_bo,
331 &psp->fw_pri_mc_addr,
332 &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500333 if (ret)
334 goto failed;
335
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500336 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
337 AMDGPU_GEM_DOMAIN_VRAM,
338 &psp->fence_buf_bo,
339 &psp->fence_buf_mc_addr,
340 &psp->fence_buf);
341 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800342 goto failed_mem2;
343
344 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
345 AMDGPU_GEM_DOMAIN_VRAM,
346 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
347 (void **)&psp->cmd_buf_mem);
348 if (ret)
Huang Rui53a5cf52017-03-21 16:51:00 +0800349 goto failed_mem1;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500350
351 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
352
Huang Ruibe70bbd2017-03-21 18:36:57 +0800353 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500354 if (ret)
Huang Ruia1952da2017-06-11 18:57:08 +0800355 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500356
Huang Ruibe70bbd2017-03-21 18:36:57 +0800357 ret = psp_tmr_init(psp);
Huang Rui6f2b1fc2017-03-21 16:18:11 +0800358 if (ret)
359 goto failed_mem;
360
Huang Ruif5cfef92017-03-21 18:02:04 +0800361 ret = psp_asd_init(psp);
362 if (ret)
363 goto failed_mem;
364
Huang Ruibe70bbd2017-03-21 18:36:57 +0800365 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500366 if (ret)
367 goto failed_mem;
368
Huang Ruibe70bbd2017-03-21 18:36:57 +0800369 ret = psp_np_fw_load(psp);
370 if (ret)
371 goto failed_mem;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500372
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500373 return 0;
374
375failed_mem:
Huang Ruia1952da2017-06-11 18:57:08 +0800376 amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
377 &psp->cmd_buf_mc_addr,
378 (void **)&psp->cmd_buf_mem);
379failed_mem1:
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500380 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
381 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800382failed_mem2:
Huang Rui53a5cf52017-03-21 16:51:00 +0800383 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
384 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500385failed:
Huang Rui67bef0f2017-06-29 14:21:49 +0800386 kfree(psp->cmd);
387 psp->cmd = NULL;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500388 return ret;
389}
390
391static int psp_hw_init(void *handle)
392{
393 int ret;
394 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
395
396
397 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
398 return 0;
399
400 mutex_lock(&adev->firmware.mutex);
401 /*
402 * This sequence is just used on hw_init only once, no need on
403 * resume.
404 */
405 ret = amdgpu_ucode_init_bo(adev);
406 if (ret)
407 goto failed;
408
409 ret = psp_load_fw(adev);
410 if (ret) {
411 DRM_ERROR("PSP firmware loading failed\n");
412 goto failed;
413 }
414
415 mutex_unlock(&adev->firmware.mutex);
416 return 0;
417
418failed:
419 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
420 mutex_unlock(&adev->firmware.mutex);
421 return -EINVAL;
422}
423
424static int psp_hw_fini(void *handle)
425{
426 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
427 struct psp_context *psp = &adev->psp;
428
Trigger Huange3c5e982017-04-17 08:50:18 -0400429 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
430 return 0;
431
432 amdgpu_ucode_fini_bo(adev);
433
434 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500435
Huang Ruiedc4d3db2017-06-02 10:42:28 +0800436 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
437 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
438 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
439 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
440 &psp->fence_buf_mc_addr, &psp->fence_buf);
Huang Rui311146c2017-06-11 18:28:00 +0800441 amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
442 &psp->asd_shared_buf);
Huang Ruia1952da2017-06-11 18:57:08 +0800443 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
444 (void **)&psp->cmd_buf_mem);
Huang Ruib4de2c52017-04-10 15:29:42 +0800445
Huang Rui67bef0f2017-06-29 14:21:49 +0800446 kfree(psp->cmd);
447 psp->cmd = NULL;
448
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500449 return 0;
450}
451
452static int psp_suspend(void *handle)
453{
454 return 0;
455}
456
457static int psp_resume(void *handle)
458{
459 int ret;
460 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Huang Rui93ea9b92017-03-23 11:20:25 +0800461 struct psp_context *psp = &adev->psp;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500462
463 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
464 return 0;
465
Huang Rui93ea9b92017-03-23 11:20:25 +0800466 DRM_INFO("PSP is resuming...\n");
467
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500468 mutex_lock(&adev->firmware.mutex);
469
Huang Rui93ea9b92017-03-23 11:20:25 +0800470 ret = psp_hw_start(psp);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500471 if (ret)
Huang Rui93ea9b92017-03-23 11:20:25 +0800472 goto failed;
473
474 ret = psp_np_fw_load(psp);
475 if (ret)
476 goto failed;
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500477
478 mutex_unlock(&adev->firmware.mutex);
479
Huang Rui93ea9b92017-03-23 11:20:25 +0800480 return 0;
481
482failed:
483 DRM_ERROR("PSP resume failed\n");
484 mutex_unlock(&adev->firmware.mutex);
Huang Rui0e5ca0d2017-03-03 18:37:23 -0500485 return ret;
486}
487
488static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
489 enum AMDGPU_UCODE_ID ucode_type)
490{
491 struct amdgpu_firmware_info *ucode = NULL;
492
493 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
494 DRM_INFO("firmware is not loaded by PSP\n");
495 return true;
496 }
497
498 if (!adev->firmware.fw_size)
499 return false;
500
501 ucode = &adev->firmware.ucode[ucode_type];
502 if (!ucode->fw || !ucode->ucode_size)
503 return false;
504
505 return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
506}
507
508static int psp_set_clockgating_state(void *handle,
509 enum amd_clockgating_state state)
510{
511 return 0;
512}
513
514static int psp_set_powergating_state(void *handle,
515 enum amd_powergating_state state)
516{
517 return 0;
518}
519
520const struct amd_ip_funcs psp_ip_funcs = {
521 .name = "psp",
522 .early_init = psp_early_init,
523 .late_init = NULL,
524 .sw_init = psp_sw_init,
525 .sw_fini = psp_sw_fini,
526 .hw_init = psp_hw_init,
527 .hw_fini = psp_hw_fini,
528 .suspend = psp_suspend,
529 .resume = psp_resume,
530 .is_idle = NULL,
531 .wait_for_idle = NULL,
532 .soft_reset = NULL,
533 .set_clockgating_state = psp_set_clockgating_state,
534 .set_powergating_state = psp_set_powergating_state,
535};
536
537static const struct amdgpu_psp_funcs psp_funcs = {
538 .check_fw_loading_status = psp_check_fw_loading_status,
539};
540
541static void psp_set_funcs(struct amdgpu_device *adev)
542{
543 if (NULL == adev->firmware.funcs)
544 adev->firmware.funcs = &psp_funcs;
545}
546
547const struct amdgpu_ip_block_version psp_v3_1_ip_block =
548{
549 .type = AMD_IP_BLOCK_TYPE_PSP,
550 .major = 3,
551 .minor = 1,
552 .rev = 0,
553 .funcs = &psp_ip_funcs,
554};
Huang Ruidfbd6432016-12-16 10:01:55 +0800555
556const struct amdgpu_ip_block_version psp_v10_0_ip_block =
557{
558 .type = AMD_IP_BLOCK_TYPE_PSP,
559 .major = 10,
560 .minor = 0,
561 .rev = 0,
562 .funcs = &psp_ip_funcs,
563};