blob: 526f10a637c1fa46989e70f077e8208d67812580 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
Ingo Molnar06fcb0c2006-06-29 02:24:40 -070014#ifndef CONFIG_S390
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020020#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070021#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020022#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080023#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020024#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010025#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/irq.h>
28#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010029#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010031struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040032struct module;
David Howells57a58a92006-10-05 13:06:34 +010033struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010034struct irq_data;
Harvey Harrisonec701582008-02-08 04:19:55 -080035typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010036 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010037typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010038
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/*
40 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070041 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010042 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070043 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010044 * IRQ_TYPE_NONE - default, unspecified type
45 * IRQ_TYPE_EDGE_RISING - rising edge triggered
46 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
47 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
48 * IRQ_TYPE_LEVEL_HIGH - high level triggered
49 * IRQ_TYPE_LEVEL_LOW - low level triggered
50 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
51 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000052 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
53 * to setup the HW to a sane default (used
54 * by irqdomain map() callbacks to synchronize
55 * the HW state and SW flags for a newly
56 * allocated descriptor).
57 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010058 * IRQ_TYPE_PROBE - Special flag for probing in progress
59 *
60 * Bits which can be modified via irq_set/clear/modify_status_flags()
61 * IRQ_LEVEL - Interrupt is level type. Will be also
62 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020063 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010064 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
65 * it from affinity setting
66 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
67 * IRQ_NOREQUEST - Interrupt cannot be requested via
68 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090069 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010070 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
71 * request/setup_irq()
72 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
73 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
74 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010075 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010077enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000086 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010087
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010088 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070089
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090098 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010099 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100100};
Thomas Gleixner950f44272007-02-16 01:27:24 -0800101
Thomas Gleixner44247182010-09-28 10:40:18 +0200102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
Thomas Gleixner44247182010-09-28 10:40:18 +0200106
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100107#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
108
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100109/*
110 * Return value for chip->irq_set_affinity()
111 *
112 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
113 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
114 */
115enum {
116 IRQ_SET_MASK_OK = 0,
117 IRQ_SET_MASK_OK_NOCOPY,
118};
119
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700120struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600121struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700122
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700123/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000124 * struct irq_data - per irq and irq chip data passed down to chip functions
125 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600126 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000127 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700128 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100129 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000130 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600131 * @domain: Interrupt translation domain; responsible for mapping
132 * between hwirq number and linux irq number.
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000133 * @handler_data: per-IRQ data for the irq_chip methods
134 * @chip_data: platform-specific per-chip private data for the chip
135 * methods, to allow shared chip implementations
136 * @msi_desc: MSI descriptor
137 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000138 *
139 * The fields here need to overlay the ones in irq_desc until we
140 * cleaned up the direct references and switched everything over to
141 * irq_data.
142 */
143struct irq_data {
144 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600145 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000146 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100147 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000148 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600149 struct irq_domain *domain;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000150 void *handler_data;
151 void *chip_data;
152 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000153 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000154};
155
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100156/*
157 * Bit masks for irq_data.state
158 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100159 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100160 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100161 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
162 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100163 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100164 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100165 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
166 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100167 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
168 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200169 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
170 * IRQD_IRQ_MASKED - Masked state of the interrupt
171 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100172 */
173enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100174 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100175 IRQD_SETAFFINITY_PENDING = (1 << 8),
176 IRQD_NO_BALANCING = (1 << 10),
177 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100178 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100179 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100180 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100181 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200182 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200183 IRQD_IRQ_MASKED = (1 << 17),
184 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100185};
186
187static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
188{
189 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
190}
191
Thomas Gleixnera0056772011-02-08 17:11:03 +0100192static inline bool irqd_is_per_cpu(struct irq_data *d)
193{
194 return d->state_use_accessors & IRQD_PER_CPU;
195}
196
197static inline bool irqd_can_balance(struct irq_data *d)
198{
199 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
200}
201
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100202static inline bool irqd_affinity_was_set(struct irq_data *d)
203{
204 return d->state_use_accessors & IRQD_AFFINITY_SET;
205}
206
Thomas Gleixneree38c042011-03-28 17:11:13 +0200207static inline void irqd_mark_affinity_was_set(struct irq_data *d)
208{
209 d->state_use_accessors |= IRQD_AFFINITY_SET;
210}
211
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100212static inline u32 irqd_get_trigger_type(struct irq_data *d)
213{
214 return d->state_use_accessors & IRQD_TRIGGER_MASK;
215}
216
217/*
218 * Must only be called inside irq_chip.irq_set_type() functions.
219 */
220static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
221{
222 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
223 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
224}
225
226static inline bool irqd_is_level_type(struct irq_data *d)
227{
228 return d->state_use_accessors & IRQD_LEVEL;
229}
230
Thomas Gleixner7f942262011-02-10 19:46:26 +0100231static inline bool irqd_is_wakeup_set(struct irq_data *d)
232{
233 return d->state_use_accessors & IRQD_WAKEUP_STATE;
234}
235
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100236static inline bool irqd_can_move_in_process_context(struct irq_data *d)
237{
238 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
239}
240
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200241static inline bool irqd_irq_disabled(struct irq_data *d)
242{
243 return d->state_use_accessors & IRQD_IRQ_DISABLED;
244}
245
Thomas Gleixner32f41252011-03-28 14:10:52 +0200246static inline bool irqd_irq_masked(struct irq_data *d)
247{
248 return d->state_use_accessors & IRQD_IRQ_MASKED;
249}
250
251static inline bool irqd_irq_inprogress(struct irq_data *d)
252{
253 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
254}
255
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200256/*
257 * Functions for chained handlers which can be enabled/disabled by the
258 * standard disable_irq/enable_irq calls. Must be called with
259 * irq_desc->lock held.
260 */
261static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
262{
263 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
264}
265
266static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
267{
268 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
269}
270
Grant Likelya699e4e2012-04-03 07:11:04 -0600271static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
272{
273 return d->hwirq;
274}
275
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000276/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700277 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700278 *
279 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000280 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
281 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
282 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
283 * @irq_disable: disable the interrupt
284 * @irq_ack: start of a new interrupt
285 * @irq_mask: mask an interrupt source
286 * @irq_mask_ack: ack and mask an interrupt source
287 * @irq_unmask: unmask an interrupt source
288 * @irq_eoi: end of interrupt
289 * @irq_set_affinity: set the CPU affinity on SMP machines
290 * @irq_retrigger: resend an IRQ to the CPU
291 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
292 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
293 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
294 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700295 * @irq_cpu_online: configure an interrupt source for a secondary CPU
296 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200297 * @irq_suspend: function called from core code on suspend once per chip
298 * @irq_resume: function called from core code on resume once per chip
299 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100300 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100301 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700303struct irq_chip {
304 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000305 unsigned int (*irq_startup)(struct irq_data *data);
306 void (*irq_shutdown)(struct irq_data *data);
307 void (*irq_enable)(struct irq_data *data);
308 void (*irq_disable)(struct irq_data *data);
309
310 void (*irq_ack)(struct irq_data *data);
311 void (*irq_mask)(struct irq_data *data);
312 void (*irq_mask_ack)(struct irq_data *data);
313 void (*irq_unmask)(struct irq_data *data);
314 void (*irq_eoi)(struct irq_data *data);
315
316 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
317 int (*irq_retrigger)(struct irq_data *data);
318 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
319 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
320
321 void (*irq_bus_lock)(struct irq_data *data);
322 void (*irq_bus_sync_unlock)(struct irq_data *data);
323
David Daney0fdb4b22011-03-25 12:38:49 -0700324 void (*irq_cpu_online)(struct irq_data *data);
325 void (*irq_cpu_offline)(struct irq_data *data);
326
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200327 void (*irq_suspend)(struct irq_data *data);
328 void (*irq_resume)(struct irq_data *data);
329 void (*irq_pm_shutdown)(struct irq_data *data);
330
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100331 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
332
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100333 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334};
335
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100336/*
337 * irq_chip specific flags
338 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100339 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
340 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100341 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200342 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
343 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530344 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100345 */
346enum {
347 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100348 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100349 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200350 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530351 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200352 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100353};
354
Thomas Gleixnere1447102010-10-01 16:03:45 +0200355/* This include will go away once we isolated irq_desc usage to core code */
356#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200357
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700358/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700359 * Pick up the arch-dependent methods:
360 */
361#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200363#ifndef NR_IRQS_LEGACY
364# define NR_IRQS_LEGACY 0
365#endif
366
Thomas Gleixner1318a482010-09-27 21:01:37 +0200367#ifndef ARCH_IRQ_INIT_FLAGS
368# define ARCH_IRQ_INIT_FLAGS 0
369#endif
370
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100371#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200372
Thomas Gleixnere1447102010-10-01 16:03:45 +0200373struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700374extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900375extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100376extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
377extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
David Daney0fdb4b22011-03-25 12:38:49 -0700379extern void irq_cpu_online(void);
380extern void irq_cpu_offline(void);
David Daneyc2d0c552011-03-25 12:38:50 -0700381extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
David Daney0fdb4b22011-03-25 12:38:49 -0700382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383#ifdef CONFIG_GENERIC_HARDIRQS
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700384
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200385#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100386void irq_move_irq(struct irq_data *data);
387void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200388#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100389static inline void irq_move_irq(struct irq_data *data) { }
390static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200391#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700395#ifdef CONFIG_HARDIRQS_SW_RESEND
396int irq_set_parent(int irq, int parent_irq);
397#else
398static inline int irq_set_parent(int irq, int parent_irq)
399{
400 return 0;
401}
402#endif
403
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700404/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700405 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100406 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700407 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800408extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
409extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
410extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200411extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800412extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
413extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100414extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800415extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100416extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700417
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700418/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700419extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200420 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700422
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700423/* Enable/disable irq debugging output: */
424extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700426/* Checks whether the interrupt can be requested by request_irq(): */
427extern int can_request_irq(unsigned int irq, unsigned long irqflags);
428
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100429/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700430extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100431extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700432
433extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100434irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700435 irq_flow_handler_t handle, const char *name);
436
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100437static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
438 irq_flow_handler_t handle)
439{
440 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
441}
442
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100443extern int irq_set_percpu_devid(unsigned int irq);
444
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700445extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100446__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700447 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700448
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700449static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100450irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700451{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100452 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700453}
454
455/*
456 * Set a highlevel chained flow handler for a given IRQ.
457 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900458 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700459 */
460static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100461irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700462{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100463 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700464}
465
Thomas Gleixner44247182010-09-28 10:40:18 +0200466void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
467
468static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
469{
470 irq_modify_status(irq, 0, set);
471}
472
473static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
474{
475 irq_modify_status(irq, clr, 0);
476}
477
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100478static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200479{
480 irq_modify_status(irq, 0, IRQ_NOPROBE);
481}
482
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100483static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200484{
485 irq_modify_status(irq, IRQ_NOPROBE, 0);
486}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800487
Paul Mundt7f1b1242011-04-07 06:01:44 +0900488static inline void irq_set_nothread(unsigned int irq)
489{
490 irq_modify_status(irq, 0, IRQ_NOTHREAD);
491}
492
493static inline void irq_set_thread(unsigned int irq)
494{
495 irq_modify_status(irq, IRQ_NOTHREAD, 0);
496}
497
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100498static inline void irq_set_nested_thread(unsigned int irq, bool nest)
499{
500 if (nest)
501 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
502 else
503 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
504}
505
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100506static inline void irq_set_percpu_devid_flags(unsigned int irq)
507{
508 irq_set_status_flags(irq,
509 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
510 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
511}
512
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700513/* Handle dynamic irq creation and destruction */
Yinghai Lud047f53a2009-04-27 18:02:23 -0700514extern unsigned int create_irq_nr(unsigned int irq_want, int node);
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700515extern int create_irq(void);
516extern void destroy_irq(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700517
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200518/*
519 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
520 * irq_free_desc instead.
521 */
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700522extern void dynamic_irq_cleanup(unsigned int irq);
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200523static inline void dynamic_irq_init(unsigned int irq)
524{
525 dynamic_irq_cleanup(irq);
526}
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700527
528/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100529extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
530extern int irq_set_handler_data(unsigned int irq, void *data);
531extern int irq_set_chip_data(unsigned int irq, void *data);
532extern int irq_set_irq_type(unsigned int irq, unsigned int type);
533extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200534extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700535
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100536static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200537{
538 struct irq_data *d = irq_get_irq_data(irq);
539 return d ? d->chip : NULL;
540}
541
542static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
543{
544 return d->chip;
545}
546
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100547static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200548{
549 struct irq_data *d = irq_get_irq_data(irq);
550 return d ? d->chip_data : NULL;
551}
552
553static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
554{
555 return d->chip_data;
556}
557
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100558static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200559{
560 struct irq_data *d = irq_get_irq_data(irq);
561 return d ? d->handler_data : NULL;
562}
563
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100564static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200565{
566 return d->handler_data;
567}
568
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100569static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200570{
571 struct irq_data *d = irq_get_irq_data(irq);
572 return d ? d->msi_desc : NULL;
573}
574
575static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
576{
577 return d->msi_desc;
578}
579
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200580int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
581 struct module *owner);
582
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400583/* use macros to avoid needing export.h for THIS_MODULE */
584#define irq_alloc_descs(irq, from, cnt, node) \
585 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
586
587#define irq_alloc_desc(node) \
588 irq_alloc_descs(-1, 0, 1, node)
589
590#define irq_alloc_desc_at(at, node) \
591 irq_alloc_descs(at, at, 1, node)
592
593#define irq_alloc_desc_from(from, node) \
594 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200595
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200596void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner06f6c332010-10-12 12:31:46 +0200597int irq_reserve_irqs(unsigned int from, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200598
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200599static inline void irq_free_desc(unsigned int irq)
600{
601 irq_free_descs(irq, 1);
602}
603
Paul Mundt639bd122010-10-26 16:19:13 +0900604static inline int irq_reserve_irq(unsigned int irq)
605{
606 return irq_reserve_irqs(irq, 1);
607}
608
Thomas Gleixner7d828062011-04-03 11:42:53 +0200609#ifndef irq_reg_writel
610# define irq_reg_writel(val, addr) writel(val, addr)
611#endif
612#ifndef irq_reg_readl
613# define irq_reg_readl(addr) readl(addr)
614#endif
615
616/**
617 * struct irq_chip_regs - register offsets for struct irq_gci
618 * @enable: Enable register offset to reg_base
619 * @disable: Disable register offset to reg_base
620 * @mask: Mask register offset to reg_base
621 * @ack: Ack register offset to reg_base
622 * @eoi: Eoi register offset to reg_base
623 * @type: Type configuration register offset to reg_base
624 * @polarity: Polarity configuration register offset to reg_base
625 */
626struct irq_chip_regs {
627 unsigned long enable;
628 unsigned long disable;
629 unsigned long mask;
630 unsigned long ack;
631 unsigned long eoi;
632 unsigned long type;
633 unsigned long polarity;
634};
635
636/**
637 * struct irq_chip_type - Generic interrupt chip instance for a flow type
638 * @chip: The real interrupt chip which provides the callbacks
639 * @regs: Register offsets for this chip
640 * @handler: Flow handler associated with this chip
641 * @type: Chip can handle these flow types
642 *
643 * A irq_generic_chip can have several instances of irq_chip_type when
644 * it requires different functions and register offsets for different
645 * flow types.
646 */
647struct irq_chip_type {
648 struct irq_chip chip;
649 struct irq_chip_regs regs;
650 irq_flow_handler_t handler;
651 u32 type;
652};
653
654/**
655 * struct irq_chip_generic - Generic irq chip data structure
656 * @lock: Lock to protect register and cache data access
657 * @reg_base: Register base address (virtual)
658 * @irq_base: Interrupt base nr for this chip
659 * @irq_cnt: Number of interrupts handled by this chip
660 * @mask_cache: Cached mask register
661 * @type_cache: Cached type register
662 * @polarity_cache: Cached polarity register
663 * @wake_enabled: Interrupt can wakeup from suspend
664 * @wake_active: Interrupt is marked as an wakeup from suspend source
665 * @num_ct: Number of available irq_chip_type instances (usually 1)
666 * @private: Private data for non generic chip callbacks
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200667 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200668 * @chip_types: Array of interrupt irq_chip_types
669 *
670 * Note, that irq_chip_generic can have multiple irq_chip_type
671 * implementations which can be associated to a particular irq line of
672 * an irq_chip_generic instance. That allows to share and protect
673 * state in an irq_chip_generic instance when we need to implement
674 * different flow mechanisms (level/edge) for it.
675 */
676struct irq_chip_generic {
677 raw_spinlock_t lock;
678 void __iomem *reg_base;
679 unsigned int irq_base;
680 unsigned int irq_cnt;
681 u32 mask_cache;
682 u32 type_cache;
683 u32 polarity_cache;
684 u32 wake_enabled;
685 u32 wake_active;
686 unsigned int num_ct;
687 void *private;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200688 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200689 struct irq_chip_type chip_types[0];
690};
691
692/**
693 * enum irq_gc_flags - Initialization flags for generic irq chips
694 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
695 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
696 * irq chips which need to call irq_set_wake() on
697 * the parent irq. Usually GPIO implementations
698 */
699enum irq_gc_flags {
700 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
701 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
702};
703
704/* Generic chip callback functions */
705void irq_gc_noop(struct irq_data *d);
706void irq_gc_mask_disable_reg(struct irq_data *d);
707void irq_gc_mask_set_bit(struct irq_data *d);
708void irq_gc_mask_clr_bit(struct irq_data *d);
709void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400710void irq_gc_ack_set_bit(struct irq_data *d);
711void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200712void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
713void irq_gc_eoi(struct irq_data *d);
714int irq_gc_set_wake(struct irq_data *d, unsigned int on);
715
716/* Setup functions for irq_chip_generic */
717struct irq_chip_generic *
718irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
719 void __iomem *reg_base, irq_flow_handler_t handler);
720void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
721 enum irq_gc_flags flags, unsigned int clr,
722 unsigned int set);
723int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200724void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
725 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200726
727static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
728{
729 return container_of(d->chip, struct irq_chip_type, chip);
730}
731
732#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
733
734#ifdef CONFIG_SMP
735static inline void irq_gc_lock(struct irq_chip_generic *gc)
736{
737 raw_spin_lock(&gc->lock);
738}
739
740static inline void irq_gc_unlock(struct irq_chip_generic *gc)
741{
742 raw_spin_unlock(&gc->lock);
743}
744#else
745static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
746static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
747#endif
748
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700749#endif /* CONFIG_GENERIC_HARDIRQS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700751#endif /* !CONFIG_S390 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700753#endif /* _LINUX_IRQ_H */