blob: b0e1e7ca75da0c0b58ff2cceacff35d781e136d6 [file] [log] [blame]
Jesse Barnes317c35d2008-08-25 15:11:06 -07001/*
2 *
3 * Copyright 2008 (c) Intel Corporation
4 * Jesse Barnes <jbarnes@virtuousgeek.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 */
26
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Eric Anholtf0217c42009-12-01 11:56:30 -080029#include "intel_drv.h"
Eugeni Dodonov5e5b7fa2012-01-07 23:40:34 -020030#include "i915_reg.h"
Jesse Barnes317c35d2008-08-25 15:11:06 -070031
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000032static void i915_save_display(struct drm_i915_private *dev_priv)
Zhao Yakuifccdaba2009-07-08 14:13:14 +080033{
Zhao Yakuifccdaba2009-07-08 14:13:14 +080034 /* Display arbitration control */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000035 if (INTEL_GEN(dev_priv) <= 4)
Paulo Zanoni8de0add2013-01-18 18:29:03 -020036 dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
Zhao Yakuifccdaba2009-07-08 14:13:14 +080037
Ville Syrjälä768cf7f2014-01-23 16:49:15 +020038 /* save FBC interval */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010039 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv))
Ville Syrjälä768cf7f2014-01-23 16:49:15 +020040 dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
Jesse Barnes317c35d2008-08-25 15:11:06 -070041}
42
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000043static void i915_restore_display(struct drm_i915_private *dev_priv)
Jesse Barnes317c35d2008-08-25 15:11:06 -070044{
Keith Packard881ee982008-11-02 23:08:44 -080045 /* Display arbitration */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000046 if (INTEL_GEN(dev_priv) <= 4)
Paulo Zanoni8de0add2013-01-18 18:29:03 -020047 I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
Jesse Barnes317c35d2008-08-25 15:11:06 -070048
Zhao Yakuia2c459e2010-03-19 17:05:10 +080049 /* only restore FBC info on the platform that supports FBC*/
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020050 intel_fbc_global_disable(dev_priv);
Ville Syrjälä768cf7f2014-01-23 16:49:15 +020051
52 /* restore FBC interval */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010053 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv))
Ville Syrjälä768cf7f2014-01-23 16:49:15 +020054 I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
Daniel Vettera65e8272013-01-25 17:53:22 +010055
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000056 i915_redisable_vga(dev_priv);
Ben Gamari1341d652009-09-14 17:48:42 -040057}
58
59int i915_save_state(struct drm_device *dev)
60{
Chris Wilsonfac5e232016-07-04 11:34:36 +010061 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +030062 struct pci_dev *pdev = dev_priv->drm.pdev;
Ben Gamari1341d652009-09-14 17:48:42 -040063 int i;
64
Keith Packardd70bed12011-06-29 00:30:34 -070065 mutex_lock(&dev->struct_mutex);
66
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000067 i915_save_display(dev_priv);
Ben Gamari1341d652009-09-14 17:48:42 -040068
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010069 if (IS_GEN4(dev_priv))
David Weinehall52a05c32016-08-22 13:32:44 +030070 pci_read_config_word(pdev, GCDGMBUS,
Jesse Barnes9f49c372014-12-10 12:16:05 -080071 &dev_priv->regfile.saveGCDGMBUS);
72
Ben Gamari1341d652009-09-14 17:48:42 -040073 /* Cache mode state */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000074 if (INTEL_GEN(dev_priv) < 7)
Jesse Barnese8cde232013-10-11 12:09:29 -070075 dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
Ben Gamari1341d652009-09-14 17:48:42 -040076
77 /* Memory Arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +010078 dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
Ben Gamari1341d652009-09-14 17:48:42 -040079
80 /* Scratch space */
Ville Syrjälä85fa7922015-09-18 20:03:43 +030081 if (IS_GEN2(dev_priv) && IS_MOBILE(dev_priv)) {
82 for (i = 0; i < 7; i++) {
83 dev_priv->regfile.saveSWF0[i] = I915_READ(SWF0(i));
84 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
85 }
86 for (i = 0; i < 3; i++)
87 dev_priv->regfile.saveSWF3[i] = I915_READ(SWF3(i));
88 } else if (IS_GEN2(dev_priv)) {
89 for (i = 0; i < 7; i++)
90 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
91 } else if (HAS_GMCH_DISPLAY(dev_priv)) {
92 for (i = 0; i < 16; i++) {
93 dev_priv->regfile.saveSWF0[i] = I915_READ(SWF0(i));
94 dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
95 }
96 for (i = 0; i < 3; i++)
97 dev_priv->regfile.saveSWF3[i] = I915_READ(SWF3(i));
Ben Gamari1341d652009-09-14 17:48:42 -040098 }
Ben Gamari1341d652009-09-14 17:48:42 -040099
Keith Packardd70bed12011-06-29 00:30:34 -0700100 mutex_unlock(&dev->struct_mutex);
101
Ben Gamari1341d652009-09-14 17:48:42 -0400102 return 0;
103}
104
105int i915_restore_state(struct drm_device *dev)
106{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100107 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300108 struct pci_dev *pdev = dev_priv->drm.pdev;
Ben Gamari1341d652009-09-14 17:48:42 -0400109 int i;
110
Keith Packardd70bed12011-06-29 00:30:34 -0700111 mutex_lock(&dev->struct_mutex);
112
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +0000113 i915_gem_restore_fences(dev_priv);
Jesse Barnes9f49c372014-12-10 12:16:05 -0800114
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100115 if (IS_GEN4(dev_priv))
David Weinehall52a05c32016-08-22 13:32:44 +0300116 pci_write_config_word(pdev, GCDGMBUS,
Jesse Barnes9f49c372014-12-10 12:16:05 -0800117 dev_priv->regfile.saveGCDGMBUS);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +0000118 i915_restore_display(dev_priv);
Ben Gamari1341d652009-09-14 17:48:42 -0400119
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120 /* Cache mode state */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +0000121 if (INTEL_GEN(dev_priv) < 7)
Jesse Barnese8cde232013-10-11 12:09:29 -0700122 I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 |
123 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700124
125 /* Memory arbitration state */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100126 I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700127
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300128 /* Scratch space */
129 if (IS_GEN2(dev_priv) && IS_MOBILE(dev_priv)) {
130 for (i = 0; i < 7; i++) {
131 I915_WRITE(SWF0(i), dev_priv->regfile.saveSWF0[i]);
132 I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
133 }
134 for (i = 0; i < 3; i++)
135 I915_WRITE(SWF3(i), dev_priv->regfile.saveSWF3[i]);
136 } else if (IS_GEN2(dev_priv)) {
137 for (i = 0; i < 7; i++)
138 I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
139 } else if (HAS_GMCH_DISPLAY(dev_priv)) {
140 for (i = 0; i < 16; i++) {
141 I915_WRITE(SWF0(i), dev_priv->regfile.saveSWF0[i]);
142 I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
143 }
144 for (i = 0; i < 3; i++)
145 I915_WRITE(SWF3(i), dev_priv->regfile.saveSWF3[i]);
Jesse Barnes317c35d2008-08-25 15:11:06 -0700146 }
Jesse Barnes317c35d2008-08-25 15:11:06 -0700147
Keith Packardd70bed12011-06-29 00:30:34 -0700148 mutex_unlock(&dev->struct_mutex);
149
Chris Wilsonf899fc62010-07-20 15:44:45 -0700150 intel_i2c_reset(dev);
Eric Anholtf0217c42009-12-01 11:56:30 -0800151
Jesse Barnes317c35d2008-08-25 15:11:06 -0700152 return 0;
153}