blob: 3e9e6f9b66f53b113433149c382643fa812da39c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300133 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200134 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300135 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000141 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100142 if (vma->pin_count)
143 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000144 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300149 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000275 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800492 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300768 struct drm_i915_private *dev_priv = to_i915(dev);
769 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt673a3942008-07-30 12:06:12 -0700770 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700772 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200773 int page_offset, page_length, ret;
774
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100775 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200776 if (ret)
777 goto out;
778
779 ret = i915_gem_object_set_to_gtt_domain(obj, true);
780 if (ret)
781 goto out_unpin;
782
783 ret = i915_gem_object_put_fence(obj);
784 if (ret)
785 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200787 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700788 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700789
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700790 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700791
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700792 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200793
Eric Anholt673a3942008-07-30 12:06:12 -0700794 while (remain > 0) {
795 /* Operation in this page
796 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700797 * page_base = page offset within aperture
798 * page_offset = offset within page
799 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700800 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100801 page_base = offset & PAGE_MASK;
802 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700803 page_length = remain;
804 if ((page_offset + remain) > PAGE_SIZE)
805 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Keith Packard0839ccb2008-10-30 19:38:48 -0700807 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700808 * source page isn't available. Return the error and we'll
809 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700810 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300811 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200812 page_offset, user_data, page_length)) {
813 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200814 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200815 }
Eric Anholt673a3942008-07-30 12:06:12 -0700816
Keith Packard0839ccb2008-10-30 19:38:48 -0700817 remain -= page_length;
818 user_data += page_length;
819 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700820 }
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200822out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700823 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200824out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800825 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200826out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700827 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Per-page copy function for the shmem pwrite fastpath.
831 * Flushes invalid cachelines before writing to the target if
832 * needs_clflush_before is set and flushes out any written cachelines after
833 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700834static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200835shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
836 char __user *user_data,
837 bool page_do_bit17_swizzling,
838 bool needs_clflush_before,
839 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700840{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200841 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700843
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200844 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700846
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 vaddr = kmap_atomic(page);
848 if (needs_clflush_before)
849 drm_clflush_virt_range(vaddr + shmem_page_offset,
850 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000851 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
852 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200853 if (needs_clflush_after)
854 drm_clflush_virt_range(vaddr + shmem_page_offset,
855 page_length);
856 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857
Chris Wilson755d2212012-09-04 21:02:55 +0100858 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859}
860
Daniel Vetterd174bd62012-03-25 19:47:40 +0200861/* Only difference to the fast-path function is that this can handle bit17
862 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700863static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
865 char __user *user_data,
866 bool page_do_bit17_swizzling,
867 bool needs_clflush_before,
868 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700869{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 char *vaddr;
871 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700872
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200874 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200875 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
876 page_length,
877 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (page_do_bit17_swizzling)
879 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100880 user_data,
881 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200882 else
883 ret = __copy_from_user(vaddr + shmem_page_offset,
884 user_data,
885 page_length);
886 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200887 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
888 page_length,
889 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100891
Chris Wilson755d2212012-09-04 21:02:55 +0100892 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700893}
894
Eric Anholt40123c12009-03-09 13:42:30 -0700895static int
Daniel Vettere244a442012-03-25 19:47:28 +0200896i915_gem_shmem_pwrite(struct drm_device *dev,
897 struct drm_i915_gem_object *obj,
898 struct drm_i915_gem_pwrite *args,
899 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700900{
Eric Anholt40123c12009-03-09 13:42:30 -0700901 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100902 loff_t offset;
903 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100904 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100905 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200906 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200907 int needs_clflush_after = 0;
908 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200909 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200911 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700912 remain = args->size;
913
Daniel Vetter8c599672011-12-14 13:57:31 +0100914 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700915
Daniel Vetter58642882012-03-25 19:47:37 +0200916 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
917 /* If we're not in the cpu write domain, set ourself into the gtt
918 * write domain and manually flush cachelines (if required). This
919 * optimizes for the case when the gpu will use the data
920 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100921 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700922 ret = i915_gem_object_wait_rendering(obj, false);
923 if (ret)
924 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200925 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100926 /* Same trick applies to invalidate partially written cachelines read
927 * before writing. */
928 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
929 needs_clflush_before =
930 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200931
Chris Wilson755d2212012-09-04 21:02:55 +0100932 ret = i915_gem_object_get_pages(obj);
933 if (ret)
934 return ret;
935
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700936 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200937
Chris Wilson755d2212012-09-04 21:02:55 +0100938 i915_gem_object_pin_pages(obj);
939
Eric Anholt40123c12009-03-09 13:42:30 -0700940 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000941 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700942
Imre Deak67d5a502013-02-18 19:28:02 +0200943 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
944 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200945 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200946 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100947
Chris Wilson9da3da62012-06-01 15:20:22 +0100948 if (remain <= 0)
949 break;
950
Eric Anholt40123c12009-03-09 13:42:30 -0700951 /* Operation in this page
952 *
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700954 * page_length = bytes to copy for this page
955 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100956 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700957
958 page_length = remain;
959 if ((shmem_page_offset + page_length) > PAGE_SIZE)
960 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Daniel Vetter58642882012-03-25 19:47:37 +0200962 /* If we don't overwrite a cacheline completely we need to be
963 * careful to have up-to-date data by first clflushing. Don't
964 * overcomplicate things and flush the entire patch. */
965 partial_cacheline_write = needs_clflush_before &&
966 ((shmem_page_offset | page_length)
967 & (boot_cpu_data.x86_clflush_size - 1));
968
Daniel Vetter8c599672011-12-14 13:57:31 +0100969 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
970 (page_to_phys(page) & (1 << 17)) != 0;
971
Daniel Vetterd174bd62012-03-25 19:47:40 +0200972 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
973 user_data, page_do_bit17_swizzling,
974 partial_cacheline_write,
975 needs_clflush_after);
976 if (ret == 0)
977 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700978
Daniel Vettere244a442012-03-25 19:47:28 +0200979 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200980 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200981 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
982 user_data, page_do_bit17_swizzling,
983 partial_cacheline_write,
984 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700985
Daniel Vettere244a442012-03-25 19:47:28 +0200986 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100987
Chris Wilson755d2212012-09-04 21:02:55 +0100988 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100989 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100990
Chris Wilson17793c92014-03-07 08:30:36 +0000991next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700992 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100993 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700994 offset += page_length;
995 }
996
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100997out:
Chris Wilson755d2212012-09-04 21:02:55 +0100998 i915_gem_object_unpin_pages(obj);
999
Daniel Vettere244a442012-03-25 19:47:28 +02001000 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001001 /*
1002 * Fixup: Flush cpu caches in case we didn't flush the dirty
1003 * cachelines in-line while writing and the object moved
1004 * out of the cpu write domain while we've dropped the lock.
1005 */
1006 if (!needs_clflush_after &&
1007 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001008 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001009 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001010 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001011 }
Eric Anholt40123c12009-03-09 13:42:30 -07001012
Daniel Vetter58642882012-03-25 19:47:37 +02001013 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001014 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001015 else
1016 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001017
Rodrigo Vivide152b62015-07-07 16:28:51 -07001018 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001019 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001020}
1021
1022/**
1023 * Writes data to the object referenced by handle.
1024 *
1025 * On error, the contents of the buffer that were to be modified are undefined.
1026 */
1027int
1028i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001029 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001030{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001031 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001032 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001033 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001034 int ret;
1035
1036 if (args->size == 0)
1037 return 0;
1038
1039 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001040 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001041 args->size))
1042 return -EFAULT;
1043
Jani Nikulad330a952014-01-21 11:24:25 +02001044 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001045 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1046 args->size);
1047 if (ret)
1048 return -EFAULT;
1049 }
Eric Anholt673a3942008-07-30 12:06:12 -07001050
Imre Deak5d77d9c2014-11-12 16:40:35 +02001051 intel_runtime_pm_get(dev_priv);
1052
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001053 ret = i915_mutex_lock_interruptible(dev);
1054 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001055 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001056
Chris Wilson05394f32010-11-08 19:18:58 +00001057 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001058 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001059 ret = -ENOENT;
1060 goto unlock;
1061 }
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Chris Wilson7dcd2492010-09-26 20:21:44 +01001063 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001064 if (args->offset > obj->base.size ||
1065 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001066 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001067 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001068 }
1069
Daniel Vetter1286ff72012-05-10 15:25:09 +02001070 /* prime objects have no backing filp to GEM pread/pwrite
1071 * pages from.
1072 */
1073 if (!obj->base.filp) {
1074 ret = -EINVAL;
1075 goto out;
1076 }
1077
Chris Wilsondb53a302011-02-03 11:57:46 +00001078 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1079
Daniel Vetter935aaa62012-03-25 19:47:35 +02001080 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1082 * it would end up going through the fenced access, and we'll get
1083 * different detiling behavior between reading and writing.
1084 * pread/pwrite currently are reading and writing from the CPU
1085 * perspective, requiring manual detiling by the client.
1086 */
Chris Wilson2c225692013-08-09 12:26:45 +01001087 if (obj->tiling_mode == I915_TILING_NONE &&
1088 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1089 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001090 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001091 /* Note that the gtt paths might fail with non-page-backed user
1092 * pointers (e.g. gtt mappings when moving data between
1093 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001094 }
Eric Anholt673a3942008-07-30 12:06:12 -07001095
Chris Wilson6a2c4232014-11-04 04:51:40 -08001096 if (ret == -EFAULT || ret == -ENOSPC) {
1097 if (obj->phys_handle)
1098 ret = i915_gem_phys_pwrite(obj, args, file);
1099 else
1100 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1101 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001102
Chris Wilson35b62a82010-09-26 20:23:38 +01001103out:
Chris Wilson05394f32010-11-08 19:18:58 +00001104 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001105unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001106 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001107put_rpm:
1108 intel_runtime_pm_put(dev_priv);
1109
Eric Anholt673a3942008-07-30 12:06:12 -07001110 return ret;
1111}
1112
Chris Wilsonb3612372012-08-24 09:35:08 +01001113int
Daniel Vetter33196de2012-11-14 17:14:05 +01001114i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001115 bool interruptible)
1116{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001117 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001118 /* Non-interruptible callers can't handle -EAGAIN, hence return
1119 * -EIO unconditionally for these. */
1120 if (!interruptible)
1121 return -EIO;
1122
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001123 /* Recovery complete, but the reset failed ... */
1124 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001125 return -EIO;
1126
McAulay, Alistair6689c162014-08-15 18:51:35 +01001127 /*
1128 * Check if GPU Reset is in progress - we need intel_ring_begin
1129 * to work properly to reinit the hw state while the gpu is
1130 * still marked as reset-in-progress. Handle this with a flag.
1131 */
1132 if (!error->reload_in_reset)
1133 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001134 }
1135
1136 return 0;
1137}
1138
Chris Wilson094f9a52013-09-25 17:34:55 +01001139static void fake_irq(unsigned long data)
1140{
1141 wake_up_process((struct task_struct *)data);
1142}
1143
1144static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001145 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001146{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001147 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001148}
1149
Chris Wilsonca5b7212015-12-11 11:32:58 +00001150static unsigned long local_clock_us(unsigned *cpu)
1151{
1152 unsigned long t;
1153
1154 /* Cheaply and approximately convert from nanoseconds to microseconds.
1155 * The result and subsequent calculations are also defined in the same
1156 * approximate microseconds units. The principal source of timing
1157 * error here is from the simple truncation.
1158 *
1159 * Note that local_clock() is only defined wrt to the current CPU;
1160 * the comparisons are no longer valid if we switch CPUs. Instead of
1161 * blocking preemption for the entire busywait, we can detect the CPU
1162 * switch and use that as indicator of system load and a reason to
1163 * stop busywaiting, see busywait_stop().
1164 */
1165 *cpu = get_cpu();
1166 t = local_clock() >> 10;
1167 put_cpu();
1168
1169 return t;
1170}
1171
1172static bool busywait_stop(unsigned long timeout, unsigned cpu)
1173{
1174 unsigned this_cpu;
1175
1176 if (time_after(local_clock_us(&this_cpu), timeout))
1177 return true;
1178
1179 return this_cpu != cpu;
1180}
1181
Chris Wilson91b0c352015-12-11 11:32:57 +00001182static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001184 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001185 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001186
Chris Wilsonca5b7212015-12-11 11:32:58 +00001187 /* When waiting for high frequency requests, e.g. during synchronous
1188 * rendering split between the CPU and GPU, the finite amount of time
1189 * required to set up the irq and wait upon it limits the response
1190 * rate. By busywaiting on the request completion for a short while we
1191 * can service the high frequency waits as quick as possible. However,
1192 * if it is a slow request, we want to sleep as quickly as possible.
1193 * The tradeoff between waiting and sleeping is roughly the time it
1194 * takes to sleep on a request, on the order of a microsecond.
1195 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001196
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001197 if (req->engine->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001198 return -EBUSY;
1199
Chris Wilson821485d2015-12-11 11:32:59 +00001200 /* Only spin if we know the GPU is processing this request */
1201 if (!i915_gem_request_started(req, true))
1202 return -EAGAIN;
1203
Chris Wilsonca5b7212015-12-11 11:32:58 +00001204 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001205 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001206 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001207 return 0;
1208
Chris Wilson91b0c352015-12-11 11:32:57 +00001209 if (signal_pending_state(state, current))
1210 break;
1211
Chris Wilsonca5b7212015-12-11 11:32:58 +00001212 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001213 break;
1214
1215 cpu_relax_lowlatency();
1216 }
Chris Wilson821485d2015-12-11 11:32:59 +00001217
Daniel Vettereed29a52015-05-21 14:21:25 +02001218 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001219 return 0;
1220
1221 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001222}
1223
Chris Wilsonb3612372012-08-24 09:35:08 +01001224/**
John Harrison9c654812014-11-24 18:49:35 +00001225 * __i915_wait_request - wait until execution of request has finished
1226 * @req: duh!
1227 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001228 * @interruptible: do an interruptible wait (normally yes)
1229 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1230 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001231 * Note: It is of utmost importance that the passed in seqno and reset_counter
1232 * values have been read by the caller in an smp safe manner. Where read-side
1233 * locks are involved, it is sufficient to read the reset_counter before
1234 * unlocking the lock that protects the seqno. For lockless tricks, the
1235 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1236 * inserted.
1237 *
John Harrison9c654812014-11-24 18:49:35 +00001238 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001239 * errno with remaining time filled in timeout argument.
1240 */
John Harrison9c654812014-11-24 18:49:35 +00001241int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001242 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001243 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001244 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001245 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001246{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001247 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001248 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001249 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001250 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001251 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001252 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001253 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001254 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001255 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001256 int ret;
1257
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001258 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001259
Chris Wilsonb4716182015-04-27 13:41:17 +01001260 if (list_empty(&req->list))
1261 return 0;
1262
John Harrison1b5a4332014-11-24 18:49:42 +00001263 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001264 return 0;
1265
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001266 timeout_expire = 0;
1267 if (timeout) {
1268 if (WARN_ON(*timeout < 0))
1269 return -EINVAL;
1270
1271 if (*timeout == 0)
1272 return -ETIME;
1273
1274 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001275
1276 /*
1277 * Record current time in case interrupted by signal, or wedged.
1278 */
1279 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001280 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001281
Chris Wilson2e1b8732015-04-27 13:41:22 +01001282 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001283 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001284
John Harrison74328ee2014-11-24 18:49:38 +00001285 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001286
1287 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001288 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001289 if (ret == 0)
1290 goto out;
1291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001292 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad2015-04-07 16:20:41 +01001293 ret = -ENODEV;
1294 goto out;
1295 }
1296
Chris Wilson094f9a52013-09-25 17:34:55 +01001297 for (;;) {
1298 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001299
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001300 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001301
Daniel Vetterf69061b2012-12-06 09:01:42 +01001302 /* We need to check whether any gpu reset happened in between
1303 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1305 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1306 * is truely gone. */
1307 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1308 if (ret == 0)
1309 ret = -EAGAIN;
1310 break;
1311 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001312
John Harrison1b5a4332014-11-24 18:49:42 +00001313 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001314 ret = 0;
1315 break;
1316 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001317
Chris Wilson91b0c352015-12-11 11:32:57 +00001318 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001319 ret = -ERESTARTSYS;
1320 break;
1321 }
1322
Mika Kuoppala47e97662013-12-10 17:02:43 +02001323 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001324 ret = -ETIME;
1325 break;
1326 }
1327
1328 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001329 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001330 unsigned long expire;
1331
Chris Wilson094f9a52013-09-25 17:34:55 +01001332 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001333 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001334 mod_timer(&timer, expire);
1335 }
1336
Chris Wilson5035c272013-10-04 09:58:46 +01001337 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001338
Chris Wilson094f9a52013-09-25 17:34:55 +01001339 if (timer.function) {
1340 del_singleshot_timer_sync(&timer);
1341 destroy_timer_on_stack(&timer);
1342 }
1343 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001344 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001345 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001346
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001347 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001348
Chris Wilson2def4ad2015-04-07 16:20:41 +01001349out:
Chris Wilson2def4ad2015-04-07 16:20:41 +01001350 trace_i915_gem_request_wait_end(req);
1351
Chris Wilsonb3612372012-08-24 09:35:08 +01001352 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001353 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001354
1355 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001356
1357 /*
1358 * Apparently ktime isn't accurate enough and occasionally has a
1359 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1360 * things up to make the test happy. We allow up to 1 jiffy.
1361 *
1362 * This is a regrssion from the timespec->ktime conversion.
1363 */
1364 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1365 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001366 }
1367
Chris Wilson094f9a52013-09-25 17:34:55 +01001368 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001369}
1370
John Harrisonfcfa423c2015-05-29 17:44:12 +01001371int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1372 struct drm_file *file)
1373{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001374 struct drm_i915_file_private *file_priv;
1375
1376 WARN_ON(!req || !file || req->file_priv);
1377
1378 if (!req || !file)
1379 return -EINVAL;
1380
1381 if (req->file_priv)
1382 return -EINVAL;
1383
John Harrisonfcfa423c2015-05-29 17:44:12 +01001384 file_priv = file->driver_priv;
1385
1386 spin_lock(&file_priv->mm.lock);
1387 req->file_priv = file_priv;
1388 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1389 spin_unlock(&file_priv->mm.lock);
1390
1391 req->pid = get_pid(task_pid(current));
1392
1393 return 0;
1394}
1395
Chris Wilsonb4716182015-04-27 13:41:17 +01001396static inline void
1397i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1398{
1399 struct drm_i915_file_private *file_priv = request->file_priv;
1400
1401 if (!file_priv)
1402 return;
1403
1404 spin_lock(&file_priv->mm.lock);
1405 list_del(&request->client_list);
1406 request->file_priv = NULL;
1407 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001408
1409 put_pid(request->pid);
1410 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001411}
1412
1413static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1414{
1415 trace_i915_gem_request_retire(request);
1416
1417 /* We know the GPU must have read the request to have
1418 * sent us the seqno + interrupt, so use the position
1419 * of tail of the request to update the last known position
1420 * of the GPU head.
1421 *
1422 * Note this requires that we are always called in request
1423 * completion order.
1424 */
1425 request->ringbuf->last_retired_head = request->postfix;
1426
1427 list_del_init(&request->list);
1428 i915_gem_request_remove_from_client(request);
1429
Chris Wilsonb4716182015-04-27 13:41:17 +01001430 i915_gem_request_unreference(request);
1431}
1432
1433static void
1434__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1435{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001436 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001437 struct drm_i915_gem_request *tmp;
1438
1439 lockdep_assert_held(&engine->dev->struct_mutex);
1440
1441 if (list_empty(&req->list))
1442 return;
1443
1444 do {
1445 tmp = list_first_entry(&engine->request_list,
1446 typeof(*tmp), list);
1447
1448 i915_gem_request_retire(tmp);
1449 } while (tmp != req);
1450
1451 WARN_ON(i915_verify_lists(engine->dev));
1452}
1453
Chris Wilsonb3612372012-08-24 09:35:08 +01001454/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001455 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001456 * request and object lists appropriately for that event.
1457 */
1458int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001459i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001460{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001461 struct drm_device *dev;
1462 struct drm_i915_private *dev_priv;
1463 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001464 int ret;
1465
Daniel Vettera4b3a572014-11-26 14:17:05 +01001466 BUG_ON(req == NULL);
1467
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001468 dev = req->engine->dev;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001469 dev_priv = dev->dev_private;
1470 interruptible = dev_priv->mm.interruptible;
1471
Chris Wilsonb3612372012-08-24 09:35:08 +01001472 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001473
Daniel Vetter33196de2012-11-14 17:14:05 +01001474 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001475 if (ret)
1476 return ret;
1477
Chris Wilsonb4716182015-04-27 13:41:17 +01001478 ret = __i915_wait_request(req,
1479 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001480 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001481 if (ret)
1482 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001483
Chris Wilsonb4716182015-04-27 13:41:17 +01001484 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001485 return 0;
1486}
1487
Chris Wilsonb3612372012-08-24 09:35:08 +01001488/**
1489 * Ensures that all rendering to the object has completed and the object is
1490 * safe to unbind from the GTT or access from the CPU.
1491 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001492int
Chris Wilsonb3612372012-08-24 09:35:08 +01001493i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1494 bool readonly)
1495{
Chris Wilsonb4716182015-04-27 13:41:17 +01001496 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001497
Chris Wilsonb4716182015-04-27 13:41:17 +01001498 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001499 return 0;
1500
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 if (readonly) {
1502 if (obj->last_write_req != NULL) {
1503 ret = i915_wait_request(obj->last_write_req);
1504 if (ret)
1505 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001506
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001507 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001508 if (obj->last_read_req[i] == obj->last_write_req)
1509 i915_gem_object_retire__read(obj, i);
1510 else
1511 i915_gem_object_retire__write(obj);
1512 }
1513 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001514 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001515 if (obj->last_read_req[i] == NULL)
1516 continue;
1517
1518 ret = i915_wait_request(obj->last_read_req[i]);
1519 if (ret)
1520 return ret;
1521
1522 i915_gem_object_retire__read(obj, i);
1523 }
1524 RQ_BUG_ON(obj->active);
1525 }
1526
1527 return 0;
1528}
1529
1530static void
1531i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1532 struct drm_i915_gem_request *req)
1533{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001534 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001535
1536 if (obj->last_read_req[ring] == req)
1537 i915_gem_object_retire__read(obj, ring);
1538 else if (obj->last_write_req == req)
1539 i915_gem_object_retire__write(obj);
1540
1541 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001542}
1543
Chris Wilson3236f572012-08-24 09:35:09 +01001544/* A nonblocking variant of the above wait. This is a highly dangerous routine
1545 * as the object state may change during this call.
1546 */
1547static __must_check int
1548i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001549 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001550 bool readonly)
1551{
1552 struct drm_device *dev = obj->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001554 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001555 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001556 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001557
1558 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1559 BUG_ON(!dev_priv->mm.interruptible);
1560
Chris Wilsonb4716182015-04-27 13:41:17 +01001561 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001562 return 0;
1563
Daniel Vetter33196de2012-11-14 17:14:05 +01001564 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001565 if (ret)
1566 return ret;
1567
Daniel Vetterf69061b2012-12-06 09:01:42 +01001568 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001569
Chris Wilsonb4716182015-04-27 13:41:17 +01001570 if (readonly) {
1571 struct drm_i915_gem_request *req;
1572
1573 req = obj->last_write_req;
1574 if (req == NULL)
1575 return 0;
1576
Chris Wilsonb4716182015-04-27 13:41:17 +01001577 requests[n++] = i915_gem_request_reference(req);
1578 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001579 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001580 struct drm_i915_gem_request *req;
1581
1582 req = obj->last_read_req[i];
1583 if (req == NULL)
1584 continue;
1585
Chris Wilsonb4716182015-04-27 13:41:17 +01001586 requests[n++] = i915_gem_request_reference(req);
1587 }
1588 }
1589
1590 mutex_unlock(&dev->struct_mutex);
1591 for (i = 0; ret == 0 && i < n; i++)
1592 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001593 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001594 mutex_lock(&dev->struct_mutex);
1595
Chris Wilsonb4716182015-04-27 13:41:17 +01001596 for (i = 0; i < n; i++) {
1597 if (ret == 0)
1598 i915_gem_object_retire_request(obj, requests[i]);
1599 i915_gem_request_unreference(requests[i]);
1600 }
1601
1602 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001603}
1604
Chris Wilson2e1b8732015-04-27 13:41:22 +01001605static struct intel_rps_client *to_rps_client(struct drm_file *file)
1606{
1607 struct drm_i915_file_private *fpriv = file->driver_priv;
1608 return &fpriv->rps;
1609}
1610
Eric Anholt673a3942008-07-30 12:06:12 -07001611/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612 * Called when user space prepares to use an object with the CPU, either
1613 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001614 */
1615int
1616i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001618{
1619 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001620 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001621 uint32_t read_domains = args->read_domains;
1622 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001623 int ret;
1624
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001625 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001626 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001627 return -EINVAL;
1628
Chris Wilson21d509e2009-06-06 09:46:02 +01001629 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001630 return -EINVAL;
1631
1632 /* Having something in the write domain implies it's in the read
1633 * domain, and only that read domain. Enforce that in the request.
1634 */
1635 if (write_domain != 0 && read_domains != write_domain)
1636 return -EINVAL;
1637
Chris Wilson76c1dec2010-09-25 11:22:51 +01001638 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001639 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001640 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001643 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001644 ret = -ENOENT;
1645 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001646 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001647
Chris Wilson3236f572012-08-24 09:35:09 +01001648 /* Try to flush the object off the GPU without holding the lock.
1649 * We will repeat the flush holding the lock in the normal manner
1650 * to catch cases where we are gazumped.
1651 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001652 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001653 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001654 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001655 if (ret)
1656 goto unref;
1657
Chris Wilson43566de2015-01-02 16:29:29 +05301658 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001659 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301660 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001661 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001662
Daniel Vetter031b6982015-06-26 19:35:16 +02001663 if (write_domain != 0)
1664 intel_fb_obj_invalidate(obj,
1665 write_domain == I915_GEM_DOMAIN_GTT ?
1666 ORIGIN_GTT : ORIGIN_CPU);
1667
Chris Wilson3236f572012-08-24 09:35:09 +01001668unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001669 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001670unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001671 mutex_unlock(&dev->struct_mutex);
1672 return ret;
1673}
1674
1675/**
1676 * Called when user space has done writes to this buffer
1677 */
1678int
1679i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001681{
1682 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001683 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001684 int ret = 0;
1685
Chris Wilson76c1dec2010-09-25 11:22:51 +01001686 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001687 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001688 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001689
Chris Wilson05394f32010-11-08 19:18:58 +00001690 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001691 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001692 ret = -ENOENT;
1693 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001694 }
1695
Eric Anholt673a3942008-07-30 12:06:12 -07001696 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001697 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001698 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001699
Chris Wilson05394f32010-11-08 19:18:58 +00001700 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001701unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001702 mutex_unlock(&dev->struct_mutex);
1703 return ret;
1704}
1705
1706/**
1707 * Maps the contents of an object, returning the address it is mapped
1708 * into.
1709 *
1710 * While the mapping holds a reference on the contents of the object, it doesn't
1711 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001712 *
1713 * IMPORTANT:
1714 *
1715 * DRM driver writers who look a this function as an example for how to do GEM
1716 * mmap support, please don't implement mmap support like here. The modern way
1717 * to implement DRM mmap support is with an mmap offset ioctl (like
1718 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1719 * That way debug tooling like valgrind will understand what's going on, hiding
1720 * the mmap call in a driver private ioctl will break that. The i915 driver only
1721 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001722 */
1723int
1724i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001725 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001726{
1727 struct drm_i915_gem_mmap *args = data;
1728 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001729 unsigned long addr;
1730
Akash Goel1816f922015-01-02 16:29:30 +05301731 if (args->flags & ~(I915_MMAP_WC))
1732 return -EINVAL;
1733
1734 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1735 return -ENODEV;
1736
Chris Wilson05394f32010-11-08 19:18:58 +00001737 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001738 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001739 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Daniel Vetter1286ff72012-05-10 15:25:09 +02001741 /* prime objects have no backing filp to GEM mmap
1742 * pages from.
1743 */
1744 if (!obj->filp) {
1745 drm_gem_object_unreference_unlocked(obj);
1746 return -EINVAL;
1747 }
1748
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001749 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001750 PROT_READ | PROT_WRITE, MAP_SHARED,
1751 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301752 if (args->flags & I915_MMAP_WC) {
1753 struct mm_struct *mm = current->mm;
1754 struct vm_area_struct *vma;
1755
1756 down_write(&mm->mmap_sem);
1757 vma = find_vma(mm, addr);
1758 if (vma)
1759 vma->vm_page_prot =
1760 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1761 else
1762 addr = -ENOMEM;
1763 up_write(&mm->mmap_sem);
1764 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001765 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001766 if (IS_ERR((void *)addr))
1767 return addr;
1768
1769 args->addr_ptr = (uint64_t) addr;
1770
1771 return 0;
1772}
1773
Jesse Barnesde151cf2008-11-12 10:03:55 -08001774/**
1775 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001776 * @vma: VMA in question
1777 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 *
1779 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1780 * from userspace. The fault handler takes care of binding the object to
1781 * the GTT (if needed), allocating and programming a fence register (again,
1782 * only if needed based on whether the old reg is still valid or the object
1783 * is tiled) and inserting a new PTE into the faulting process.
1784 *
1785 * Note that the faulting process may involve evicting existing objects
1786 * from the GTT and/or fence registers to make room. So performance may
1787 * suffer if the GTT working set is large or there are few fence registers
1788 * left.
1789 */
1790int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1791{
Chris Wilson05394f32010-11-08 19:18:58 +00001792 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1793 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001794 struct drm_i915_private *dev_priv = to_i915(dev);
1795 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001796 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001797 pgoff_t page_offset;
1798 unsigned long pfn;
1799 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001800 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801
Paulo Zanonif65c9162013-11-27 18:20:34 -02001802 intel_runtime_pm_get(dev_priv);
1803
Jesse Barnesde151cf2008-11-12 10:03:55 -08001804 /* We don't use vmf->pgoff since that has the fake offset */
1805 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1806 PAGE_SHIFT;
1807
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001808 ret = i915_mutex_lock_interruptible(dev);
1809 if (ret)
1810 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001811
Chris Wilsondb53a302011-02-03 11:57:46 +00001812 trace_i915_gem_object_fault(obj, page_offset, true, write);
1813
Chris Wilson6e4930f2014-02-07 18:37:06 -02001814 /* Try to flush the object off the GPU first without holding the lock.
1815 * Upon reacquiring the lock, we will perform our sanity checks and then
1816 * repeat the flush holding the lock in the normal manner to catch cases
1817 * where we are gazumped.
1818 */
1819 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1820 if (ret)
1821 goto unlock;
1822
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001823 /* Access to snoopable pages through the GTT is incoherent. */
1824 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001825 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001826 goto unlock;
1827 }
1828
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001829 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001830 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001831 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001832 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001833
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001834 memset(&view, 0, sizeof(view));
1835 view.type = I915_GGTT_VIEW_PARTIAL;
1836 view.params.partial.offset = rounddown(page_offset, chunk_size);
1837 view.params.partial.size =
1838 min_t(unsigned int,
1839 chunk_size,
1840 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1841 view.params.partial.offset);
1842 }
1843
1844 /* Now pin it into the GTT if needed */
1845 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001846 if (ret)
1847 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001848
Chris Wilsonc9839302012-11-20 10:45:17 +00001849 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1850 if (ret)
1851 goto unpin;
1852
1853 ret = i915_gem_object_get_fence(obj);
1854 if (ret)
1855 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001856
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001857 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001858 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001859 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001860 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001862 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1863 /* Overriding existing pages in partial view does not cause
1864 * us any trouble as TLBs are still valid because the fault
1865 * is due to userspace losing part of the mapping or never
1866 * having accessed it before (at this partials' range).
1867 */
1868 unsigned long base = vma->vm_start +
1869 (view.params.partial.offset << PAGE_SHIFT);
1870 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001871
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001872 for (i = 0; i < view.params.partial.size; i++) {
1873 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001874 if (ret)
1875 break;
1876 }
1877
1878 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001879 } else {
1880 if (!obj->fault_mappable) {
1881 unsigned long size = min_t(unsigned long,
1882 vma->vm_end - vma->vm_start,
1883 obj->base.size);
1884 int i;
1885
1886 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1887 ret = vm_insert_pfn(vma,
1888 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1889 pfn + i);
1890 if (ret)
1891 break;
1892 }
1893
1894 obj->fault_mappable = true;
1895 } else
1896 ret = vm_insert_pfn(vma,
1897 (unsigned long)vmf->virtual_address,
1898 pfn + page_offset);
1899 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001900unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001901 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001902unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001904out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001906 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001907 /*
1908 * We eat errors when the gpu is terminally wedged to avoid
1909 * userspace unduly crashing (gl has no provisions for mmaps to
1910 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1911 * and so needs to be reported.
1912 */
1913 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001914 ret = VM_FAULT_SIGBUS;
1915 break;
1916 }
Chris Wilson045e7692010-11-07 09:18:22 +00001917 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001918 /*
1919 * EAGAIN means the gpu is hung and we'll wait for the error
1920 * handler to reset everything when re-faulting in
1921 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001922 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001923 case 0:
1924 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001925 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001926 case -EBUSY:
1927 /*
1928 * EBUSY is ok: this just means that another thread
1929 * already did the job.
1930 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001931 ret = VM_FAULT_NOPAGE;
1932 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001934 ret = VM_FAULT_OOM;
1935 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001936 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001937 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001938 ret = VM_FAULT_SIGBUS;
1939 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001940 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001941 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001942 ret = VM_FAULT_SIGBUS;
1943 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001945
1946 intel_runtime_pm_put(dev_priv);
1947 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001948}
1949
1950/**
Chris Wilson901782b2009-07-10 08:18:50 +01001951 * i915_gem_release_mmap - remove physical page mappings
1952 * @obj: obj in question
1953 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001954 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001955 * relinquish ownership of the pages back to the system.
1956 *
1957 * It is vital that we remove the page mapping if we have mapped a tiled
1958 * object through the GTT and then lose the fence register due to
1959 * resource pressure. Similarly if the object has been moved out of the
1960 * aperture, than pages mapped into userspace must be revoked. Removing the
1961 * mapping will then trigger a page fault on the next user access, allowing
1962 * fixup by i915_gem_fault().
1963 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001964void
Chris Wilson05394f32010-11-08 19:18:58 +00001965i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001966{
Chris Wilson6299f992010-11-24 12:23:44 +00001967 if (!obj->fault_mappable)
1968 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001969
David Herrmann6796cb12014-01-03 14:24:19 +01001970 drm_vma_node_unmap(&obj->base.vma_node,
1971 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001972 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001973}
1974
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001975void
1976i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1977{
1978 struct drm_i915_gem_object *obj;
1979
1980 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1981 i915_gem_release_mmap(obj);
1982}
1983
Imre Deak0fa87792013-01-07 21:47:35 +02001984uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001985i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001986{
Chris Wilsone28f8712011-07-18 13:11:49 -07001987 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001988
1989 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001990 tiling_mode == I915_TILING_NONE)
1991 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001992
1993 /* Previous chips need a power-of-two fence region when tiling */
1994 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001995 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001996 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001997 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001998
Chris Wilsone28f8712011-07-18 13:11:49 -07001999 while (gtt_size < size)
2000 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002001
Chris Wilsone28f8712011-07-18 13:11:49 -07002002 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002003}
2004
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005/**
2006 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
2007 * @obj: object to check
2008 *
2009 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002010 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002011 */
Imre Deakd865110c2013-01-07 21:47:33 +02002012uint32_t
2013i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2014 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002015{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002016 /*
2017 * Minimum alignment is 4k (GTT page size), but might be greater
2018 * if a fence register is needed for the object.
2019 */
Imre Deakd865110c2013-01-07 21:47:33 +02002020 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002021 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002022 return 4096;
2023
2024 /*
2025 * Previous chips need to be aligned to the size of the smallest
2026 * fence register that can contain the object.
2027 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002028 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002029}
2030
Chris Wilsond8cb5082012-08-11 15:41:03 +01002031static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2032{
2033 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2034 int ret;
2035
David Herrmann0de23972013-07-24 21:07:52 +02002036 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002037 return 0;
2038
Daniel Vetterda494d72012-12-20 15:11:16 +01002039 dev_priv->mm.shrinker_no_lock_stealing = true;
2040
Chris Wilsond8cb5082012-08-11 15:41:03 +01002041 ret = drm_gem_create_mmap_offset(&obj->base);
2042 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002043 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002044
2045 /* Badly fragmented mmap space? The only way we can recover
2046 * space is by destroying unwanted objects. We can't randomly release
2047 * mmap_offsets as userspace expects them to be persistent for the
2048 * lifetime of the objects. The closest we can is to release the
2049 * offsets on purgeable objects by truncating it and marking it purged,
2050 * which prevents userspace from ever using that object again.
2051 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002052 i915_gem_shrink(dev_priv,
2053 obj->base.size >> PAGE_SHIFT,
2054 I915_SHRINK_BOUND |
2055 I915_SHRINK_UNBOUND |
2056 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002057 ret = drm_gem_create_mmap_offset(&obj->base);
2058 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002059 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060
2061 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002062 ret = drm_gem_create_mmap_offset(&obj->base);
2063out:
2064 dev_priv->mm.shrinker_no_lock_stealing = false;
2065
2066 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002067}
2068
2069static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2070{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002071 drm_gem_free_mmap_offset(&obj->base);
2072}
2073
Dave Airlieda6b51d2014-12-24 13:11:17 +10002074int
Dave Airlieff72145b2011-02-07 12:16:14 +10002075i915_gem_mmap_gtt(struct drm_file *file,
2076 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002077 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002078 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002079{
Chris Wilson05394f32010-11-08 19:18:58 +00002080 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081 int ret;
2082
Chris Wilson76c1dec2010-09-25 11:22:51 +01002083 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002084 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002085 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086
Dave Airlieff72145b2011-02-07 12:16:14 +10002087 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002088 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002089 ret = -ENOENT;
2090 goto unlock;
2091 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002092
Chris Wilson05394f32010-11-08 19:18:58 +00002093 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002094 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002095 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002096 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002097 }
2098
Chris Wilsond8cb5082012-08-11 15:41:03 +01002099 ret = i915_gem_object_create_mmap_offset(obj);
2100 if (ret)
2101 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002102
David Herrmann0de23972013-07-24 21:07:52 +02002103 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002104
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002105out:
Chris Wilson05394f32010-11-08 19:18:58 +00002106 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002107unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002108 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002109 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002110}
2111
Dave Airlieff72145b2011-02-07 12:16:14 +10002112/**
2113 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2114 * @dev: DRM device
2115 * @data: GTT mapping ioctl data
2116 * @file: GEM object info
2117 *
2118 * Simply returns the fake offset to userspace so it can mmap it.
2119 * The mmap call will end up in drm_gem_mmap(), which will set things
2120 * up so we can get faults in the handler above.
2121 *
2122 * The fault handler will take care of binding the object into the GTT
2123 * (since it may have been evicted to make room for something), allocating
2124 * a fence register, and mapping the appropriate aperture address into
2125 * userspace.
2126 */
2127int
2128i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2129 struct drm_file *file)
2130{
2131 struct drm_i915_gem_mmap_gtt *args = data;
2132
Dave Airlieda6b51d2014-12-24 13:11:17 +10002133 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002134}
2135
Daniel Vetter225067e2012-08-20 10:23:20 +02002136/* Immediately discard the backing storage */
2137static void
2138i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002139{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002140 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002141
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002142 if (obj->base.filp == NULL)
2143 return;
2144
Daniel Vetter225067e2012-08-20 10:23:20 +02002145 /* Our goal here is to return as much of the memory as
2146 * is possible back to the system as we are called from OOM.
2147 * To do this we must instruct the shmfs to drop all of its
2148 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002149 */
Chris Wilson55372522014-03-25 13:23:06 +00002150 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002151 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002152}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002153
Chris Wilson55372522014-03-25 13:23:06 +00002154/* Try to discard unwanted pages */
2155static void
2156i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002157{
Chris Wilson55372522014-03-25 13:23:06 +00002158 struct address_space *mapping;
2159
2160 switch (obj->madv) {
2161 case I915_MADV_DONTNEED:
2162 i915_gem_object_truncate(obj);
2163 case __I915_MADV_PURGED:
2164 return;
2165 }
2166
2167 if (obj->base.filp == NULL)
2168 return;
2169
2170 mapping = file_inode(obj->base.filp)->i_mapping,
2171 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002172}
2173
Chris Wilson5cdf5882010-09-27 15:51:07 +01002174static void
Chris Wilson05394f32010-11-08 19:18:58 +00002175i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002176{
Imre Deak90797e62013-02-18 19:28:03 +02002177 struct sg_page_iter sg_iter;
2178 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002179
Chris Wilson05394f32010-11-08 19:18:58 +00002180 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002181
Chris Wilson6c085a72012-08-20 11:40:46 +02002182 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2183 if (ret) {
2184 /* In the event of a disaster, abandon all caches and
2185 * hope for the best.
2186 */
2187 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002188 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002189 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2190 }
2191
Imre Deake2273302015-07-09 12:59:05 +03002192 i915_gem_gtt_finish_object(obj);
2193
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002194 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002195 i915_gem_object_save_bit_17_swizzle(obj);
2196
Chris Wilson05394f32010-11-08 19:18:58 +00002197 if (obj->madv == I915_MADV_DONTNEED)
2198 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002199
Imre Deak90797e62013-02-18 19:28:03 +02002200 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002201 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002202
Chris Wilson05394f32010-11-08 19:18:58 +00002203 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002204 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002205
Chris Wilson05394f32010-11-08 19:18:58 +00002206 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002208
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002210 }
Chris Wilson05394f32010-11-08 19:18:58 +00002211 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002212
Chris Wilson9da3da62012-06-01 15:20:22 +01002213 sg_free_table(obj->pages);
2214 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002215}
2216
Chris Wilsondd624af2013-01-15 12:39:35 +00002217int
Chris Wilson37e680a2012-06-07 15:38:42 +01002218i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2219{
2220 const struct drm_i915_gem_object_ops *ops = obj->ops;
2221
Chris Wilson2f745ad2012-09-04 21:02:58 +01002222 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002223 return 0;
2224
Chris Wilsona5570172012-09-04 21:02:54 +01002225 if (obj->pages_pin_count)
2226 return -EBUSY;
2227
Ben Widawsky98438772013-07-31 17:00:12 -07002228 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002229
Chris Wilsona2165e32012-12-03 11:49:00 +00002230 /* ->put_pages might need to allocate memory for the bit17 swizzle
2231 * array, hence protect them from being reaped by removing them from gtt
2232 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002233 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002234
Chris Wilson37e680a2012-06-07 15:38:42 +01002235 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002236 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002237
Chris Wilson55372522014-03-25 13:23:06 +00002238 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002239
2240 return 0;
2241}
2242
Chris Wilson37e680a2012-06-07 15:38:42 +01002243static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002244i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002245{
Chris Wilson6c085a72012-08-20 11:40:46 +02002246 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002247 int page_count, i;
2248 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002249 struct sg_table *st;
2250 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002251 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002252 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002253 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002254 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002255 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002256
Chris Wilson6c085a72012-08-20 11:40:46 +02002257 /* Assert that the object is not currently in any GPU domain. As it
2258 * wasn't in the GTT, there shouldn't be any way it could have been in
2259 * a GPU cache
2260 */
2261 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2262 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2263
Chris Wilson9da3da62012-06-01 15:20:22 +01002264 st = kmalloc(sizeof(*st), GFP_KERNEL);
2265 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002266 return -ENOMEM;
2267
Chris Wilson9da3da62012-06-01 15:20:22 +01002268 page_count = obj->base.size / PAGE_SIZE;
2269 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002270 kfree(st);
2271 return -ENOMEM;
2272 }
2273
2274 /* Get the list of pages out of our struct file. They'll be pinned
2275 * at this point until we release them.
2276 *
2277 * Fail silently without starting the shrinker
2278 */
Al Viro496ad9a2013-01-23 17:07:38 -05002279 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002280 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002281 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002282 sg = st->sgl;
2283 st->nents = 0;
2284 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002285 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2286 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002287 i915_gem_shrink(dev_priv,
2288 page_count,
2289 I915_SHRINK_BOUND |
2290 I915_SHRINK_UNBOUND |
2291 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002292 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2293 }
2294 if (IS_ERR(page)) {
2295 /* We've tried hard to allocate the memory by reaping
2296 * our own buffer, now let the real VM do its job and
2297 * go down in flames if truly OOM.
2298 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002299 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002300 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002301 if (IS_ERR(page)) {
2302 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002303 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002304 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002305 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002306#ifdef CONFIG_SWIOTLB
2307 if (swiotlb_nr_tbl()) {
2308 st->nents++;
2309 sg_set_page(sg, page, PAGE_SIZE, 0);
2310 sg = sg_next(sg);
2311 continue;
2312 }
2313#endif
Imre Deak90797e62013-02-18 19:28:03 +02002314 if (!i || page_to_pfn(page) != last_pfn + 1) {
2315 if (i)
2316 sg = sg_next(sg);
2317 st->nents++;
2318 sg_set_page(sg, page, PAGE_SIZE, 0);
2319 } else {
2320 sg->length += PAGE_SIZE;
2321 }
2322 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002323
2324 /* Check that the i965g/gm workaround works. */
2325 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002326 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002327#ifdef CONFIG_SWIOTLB
2328 if (!swiotlb_nr_tbl())
2329#endif
2330 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002331 obj->pages = st;
2332
Imre Deake2273302015-07-09 12:59:05 +03002333 ret = i915_gem_gtt_prepare_object(obj);
2334 if (ret)
2335 goto err_pages;
2336
Eric Anholt673a3942008-07-30 12:06:12 -07002337 if (i915_gem_object_needs_bit17_swizzle(obj))
2338 i915_gem_object_do_bit_17_swizzle(obj);
2339
Daniel Vetter656bfa32014-11-20 09:26:30 +01002340 if (obj->tiling_mode != I915_TILING_NONE &&
2341 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2342 i915_gem_object_pin_pages(obj);
2343
Eric Anholt673a3942008-07-30 12:06:12 -07002344 return 0;
2345
2346err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002347 sg_mark_end(sg);
2348 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002349 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002350 sg_free_table(st);
2351 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002352
2353 /* shmemfs first checks if there is enough memory to allocate the page
2354 * and reports ENOSPC should there be insufficient, along with the usual
2355 * ENOMEM for a genuine allocation failure.
2356 *
2357 * We use ENOSPC in our driver to mean that we have run out of aperture
2358 * space and so want to translate the error from shmemfs back to our
2359 * usual understanding of ENOMEM.
2360 */
Imre Deake2273302015-07-09 12:59:05 +03002361 if (ret == -ENOSPC)
2362 ret = -ENOMEM;
2363
2364 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002365}
2366
Chris Wilson37e680a2012-06-07 15:38:42 +01002367/* Ensure that the associated pages are gathered from the backing storage
2368 * and pinned into our object. i915_gem_object_get_pages() may be called
2369 * multiple times before they are released by a single call to
2370 * i915_gem_object_put_pages() - once the pages are no longer referenced
2371 * either as a result of memory pressure (reaping pages under the shrinker)
2372 * or as the object is itself released.
2373 */
2374int
2375i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2376{
2377 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2378 const struct drm_i915_gem_object_ops *ops = obj->ops;
2379 int ret;
2380
Chris Wilson2f745ad2012-09-04 21:02:58 +01002381 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002382 return 0;
2383
Chris Wilson43e28f02013-01-08 10:53:09 +00002384 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002385 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002386 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002387 }
2388
Chris Wilsona5570172012-09-04 21:02:54 +01002389 BUG_ON(obj->pages_pin_count);
2390
Chris Wilson37e680a2012-06-07 15:38:42 +01002391 ret = ops->get_pages(obj);
2392 if (ret)
2393 return ret;
2394
Ben Widawsky35c20a62013-05-31 11:28:48 -07002395 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002396
2397 obj->get_page.sg = obj->pages->sgl;
2398 obj->get_page.last = 0;
2399
Chris Wilson37e680a2012-06-07 15:38:42 +01002400 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002401}
2402
Ben Widawskye2d05a82013-09-24 09:57:58 -07002403void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002404 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002405{
Chris Wilsonb4716182015-04-27 13:41:17 +01002406 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002407 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002408
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002409 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002410
2411 /* Add a reference if we're newly entering the active list. */
2412 if (obj->active == 0)
2413 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002414 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002415
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002416 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002417 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002418
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002419 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002420}
2421
Chris Wilsoncaea7472010-11-12 13:53:37 +00002422static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002423i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2424{
2425 RQ_BUG_ON(obj->last_write_req == NULL);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002426 RQ_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002427
2428 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002429 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002430}
2431
2432static void
2433i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002434{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002435 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002436
Chris Wilsonb4716182015-04-27 13:41:17 +01002437 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2438 RQ_BUG_ON(!(obj->active & (1 << ring)));
2439
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002440 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002441 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2442
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002443 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002444 i915_gem_object_retire__write(obj);
2445
2446 obj->active &= ~(1 << ring);
2447 if (obj->active)
2448 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002449
Chris Wilson6c246952015-07-27 10:26:26 +01002450 /* Bump our place on the bound list to keep it roughly in LRU order
2451 * so that we don't steal from recently used but inactive objects
2452 * (unless we are forced to ofc!)
2453 */
2454 list_move_tail(&obj->global_list,
2455 &to_i915(obj->base.dev)->mm.bound_list);
2456
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002457 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2458 if (!list_empty(&vma->vm_link))
2459 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002460 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002461
John Harrison97b2a6a2014-11-24 18:49:26 +00002462 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002463 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002464}
2465
Chris Wilson9d7730912012-11-27 16:22:52 +00002466static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002467i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002468{
Chris Wilson9d7730912012-11-27 16:22:52 +00002469 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002470 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002471 int ret, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002472
Chris Wilson107f27a52012-12-10 13:56:17 +02002473 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002474 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002475 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002476 if (ret)
2477 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002478 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002479 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002480
2481 /* Finally reset hw state */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002482 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002483 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002484
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002485 for (j = 0; j < ARRAY_SIZE(engine->semaphore.sync_seqno); j++)
2486 engine->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002487 }
2488
2489 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002490}
2491
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002492int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2493{
2494 struct drm_i915_private *dev_priv = dev->dev_private;
2495 int ret;
2496
2497 if (seqno == 0)
2498 return -EINVAL;
2499
2500 /* HWS page needs to be set less than what we
2501 * will inject to ring
2502 */
2503 ret = i915_gem_init_seqno(dev, seqno - 1);
2504 if (ret)
2505 return ret;
2506
2507 /* Carefully set the last_seqno value so that wrap
2508 * detection still works
2509 */
2510 dev_priv->next_seqno = seqno;
2511 dev_priv->last_seqno = seqno - 1;
2512 if (dev_priv->last_seqno == 0)
2513 dev_priv->last_seqno--;
2514
2515 return 0;
2516}
2517
Chris Wilson9d7730912012-11-27 16:22:52 +00002518int
2519i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002520{
Chris Wilson9d7730912012-11-27 16:22:52 +00002521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002522
Chris Wilson9d7730912012-11-27 16:22:52 +00002523 /* reserve 0 for non-seqno */
2524 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002525 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002526 if (ret)
2527 return ret;
2528
2529 dev_priv->next_seqno = 1;
2530 }
2531
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002532 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002533 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002534}
2535
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002536/*
2537 * NB: This function is not allowed to fail. Doing so would mean the the
2538 * request is not being tracked for completion but the work itself is
2539 * going to happen on the hardware. This would be a Bad Thing(tm).
2540 */
John Harrison75289872015-05-29 17:43:49 +01002541void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002542 struct drm_i915_gem_object *obj,
2543 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002544{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002545 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002546 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002547 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002548 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002549 int ret;
2550
Oscar Mateo48e29f52014-07-24 17:04:29 +01002551 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002552 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002553
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002554 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002555 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002556 ringbuf = request->ringbuf;
2557
John Harrison29b1b412015-06-18 13:10:09 +01002558 /*
2559 * To ensure that this call will not fail, space for its emissions
2560 * should already have been reserved in the ring buffer. Let the ring
2561 * know that it is time to use that space up.
2562 */
2563 intel_ring_reserved_space_use(ringbuf);
2564
Oscar Mateo48e29f52014-07-24 17:04:29 +01002565 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002566 /*
2567 * Emit any outstanding flushes - execbuf can fail to emit the flush
2568 * after having emitted the batchbuffer command. Hence we need to fix
2569 * things up similar to emitting the lazy request. The difference here
2570 * is that the flush _must_ happen before the next request, no matter
2571 * what.
2572 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002573 if (flush_caches) {
2574 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002575 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002576 else
John Harrison4866d722015-05-29 17:43:55 +01002577 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002578 /* Not allowed to fail! */
2579 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2580 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002581
Chris Wilsona71d8d92012-02-15 11:25:36 +00002582 /* Record the position of the start of the request so that
2583 * should we detect the updated seqno part-way through the
2584 * GPU processing the request, we never over-estimate the
2585 * position of the head.
2586 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002587 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002588
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002589 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002590 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002591 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002592 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002593
2594 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002595 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002596 /* Not allowed to fail! */
2597 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002599 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002600
2601 /* Whilst this request exists, batch_obj will be on the
2602 * active_list, and so will hold the active reference. Only when this
2603 * request is retired will the the batch_obj be moved onto the
2604 * inactive_list and lose its active reference. Hence we do not need
2605 * to explicitly hold another reference here.
2606 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002607 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002608
Eric Anholt673a3942008-07-30 12:06:12 -07002609 request->emitted_jiffies = jiffies;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002610 request->previous_seqno = engine->last_submitted_seqno;
2611 engine->last_submitted_seqno = request->seqno;
2612 list_add_tail(&request->list, &engine->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002613
John Harrison74328ee2014-11-24 18:49:38 +00002614 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002615
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002616 i915_queue_hangcheck(engine->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002617
Daniel Vetter87255482014-11-19 20:36:48 +01002618 queue_delayed_work(dev_priv->wq,
2619 &dev_priv->mm.retire_work,
2620 round_jiffies_up_relative(HZ));
2621 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002622
John Harrison29b1b412015-06-18 13:10:09 +01002623 /* Sanity check that the reserved size was large enough. */
2624 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002625}
2626
Mika Kuoppala939fd762014-01-30 19:04:44 +02002627static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002628 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002629{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002630 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002631
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002632 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2633
2634 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002635 return true;
2636
Chris Wilson676fa572014-12-24 08:13:39 -08002637 if (ctx->hang_stats.ban_period_seconds &&
2638 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002639 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002640 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002641 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002642 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2643 if (i915_stop_ring_allow_warn(dev_priv))
2644 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002645 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002646 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002647 }
2648
2649 return false;
2650}
2651
Mika Kuoppala939fd762014-01-30 19:04:44 +02002652static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002653 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002654 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002655{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002656 struct i915_ctx_hang_stats *hs;
2657
2658 if (WARN_ON(!ctx))
2659 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002660
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002661 hs = &ctx->hang_stats;
2662
2663 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002664 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002665 hs->batch_active++;
2666 hs->guilty_ts = get_seconds();
2667 } else {
2668 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002669 }
2670}
2671
John Harrisonabfe2622014-11-24 18:49:24 +00002672void i915_gem_request_free(struct kref *req_ref)
2673{
2674 struct drm_i915_gem_request *req = container_of(req_ref,
2675 typeof(*req), ref);
2676 struct intel_context *ctx = req->ctx;
2677
John Harrisonfcfa423c2015-05-29 17:44:12 +01002678 if (req->file_priv)
2679 i915_gem_request_remove_from_client(req);
2680
Thomas Daniel0794aed2014-11-25 10:39:25 +00002681 if (ctx) {
Dave Gordone28e4042016-01-19 19:02:55 +00002682 if (i915.enable_execlists && ctx != req->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002683 intel_lr_context_unpin(ctx, req->engine);
John Harrisonabfe2622014-11-24 18:49:24 +00002684
Oscar Mateodcb4c122014-11-13 10:28:10 +00002685 i915_gem_context_unreference(ctx);
2686 }
John Harrisonabfe2622014-11-24 18:49:24 +00002687
Chris Wilsonefab6d82015-04-07 16:20:57 +01002688 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002689}
2690
Dave Gordon26827082016-01-19 19:02:53 +00002691static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002692__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002693 struct intel_context *ctx,
2694 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002695{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002696 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002697 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002698 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002699
John Harrison217e46b2015-05-29 17:43:29 +01002700 if (!req_out)
2701 return -EINVAL;
2702
John Harrisonbccca492015-05-29 17:44:11 +01002703 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002704
Daniel Vettereed29a52015-05-21 14:21:25 +02002705 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2706 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002707 return -ENOMEM;
2708
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002709 ret = i915_gem_get_seqno(engine->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002710 if (ret)
2711 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002712
John Harrison40e895c2015-05-29 17:43:26 +01002713 kref_init(&req->ref);
2714 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002715 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01002716 req->ctx = ctx;
2717 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002718
2719 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002720 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002721 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002722 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002723 if (ret) {
2724 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002725 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002726 }
John Harrison6689cb22015-03-19 12:30:08 +00002727
John Harrison29b1b412015-06-18 13:10:09 +01002728 /*
2729 * Reserve space in the ring buffer for all the commands required to
2730 * eventually emit this request. This is to guarantee that the
2731 * i915_add_request() call can't fail. Note that the reserve may need
2732 * to be redone if the request is not actually submitted straight
2733 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002734 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002735 if (i915.enable_execlists)
2736 ret = intel_logical_ring_reserve_space(req);
2737 else
2738 ret = intel_ring_reserve_space(req);
2739 if (ret) {
2740 /*
2741 * At this point, the request is fully allocated even if not
2742 * fully prepared. Thus it can be cleaned up using the proper
2743 * free code.
2744 */
2745 i915_gem_request_cancel(req);
2746 return ret;
2747 }
John Harrison29b1b412015-06-18 13:10:09 +01002748
John Harrisonbccca492015-05-29 17:44:11 +01002749 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002750 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002751
2752err:
2753 kmem_cache_free(dev_priv->requests, req);
2754 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002755}
2756
Dave Gordon26827082016-01-19 19:02:53 +00002757/**
2758 * i915_gem_request_alloc - allocate a request structure
2759 *
2760 * @engine: engine that we wish to issue the request on.
2761 * @ctx: context that the request will be associated with.
2762 * This can be NULL if the request is not directly related to
2763 * any specific user context, in which case this function will
2764 * choose an appropriate context to use.
2765 *
2766 * Returns a pointer to the allocated request if successful,
2767 * or an error code if not.
2768 */
2769struct drm_i915_gem_request *
2770i915_gem_request_alloc(struct intel_engine_cs *engine,
2771 struct intel_context *ctx)
2772{
2773 struct drm_i915_gem_request *req;
2774 int err;
2775
2776 if (ctx == NULL)
Dave Gordoned54c1a2016-01-19 19:02:54 +00002777 ctx = to_i915(engine->dev)->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002778 err = __i915_gem_request_alloc(engine, ctx, &req);
2779 return err ? ERR_PTR(err) : req;
2780}
2781
John Harrison29b1b412015-06-18 13:10:09 +01002782void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2783{
2784 intel_ring_reserved_space_cancel(req->ringbuf);
2785
2786 i915_gem_request_unreference(req);
2787}
2788
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002789struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002790i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002791{
Chris Wilson4db080f2013-12-04 11:37:09 +00002792 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002793
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002794 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002795 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002796 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002797
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002798 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002799 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002800
2801 return NULL;
2802}
2803
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002804static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002805 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002806{
2807 struct drm_i915_gem_request *request;
2808 bool ring_hung;
2809
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002810 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002811
2812 if (request == NULL)
2813 return;
2814
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002815 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002816
Mika Kuoppala939fd762014-01-30 19:04:44 +02002817 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002818
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002819 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002820 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002821}
2822
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002823static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002824 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002825{
Chris Wilson608c1a52015-09-03 13:01:40 +01002826 struct intel_ringbuffer *buffer;
2827
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002828 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002829 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002830
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002831 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002832 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002833 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002834
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002835 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002836 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002837
2838 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002839 * Clear the execlists queue up before freeing the requests, as those
2840 * are the ones that keep the context and ringbuffer backing objects
2841 * pinned in place.
2842 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002843
Tomas Elf7de1691a2015-10-19 16:32:32 +01002844 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002845 /* Ensure irq handler finishes or is cancelled. */
2846 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002847
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002848 spin_lock_bh(&engine->execlist_lock);
Tomas Elfc5baa562015-10-23 18:02:37 +01002849 /* list_splice_tail_init checks for empty lists */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002850 list_splice_tail_init(&engine->execlist_queue,
2851 &engine->execlist_retired_req_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002852 spin_unlock_bh(&engine->execlist_lock);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002853
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002854 intel_execlists_retire_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002855 }
2856
2857 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002858 * We must free the requests after all the corresponding objects have
2859 * been moved off active lists. Which is the same order as the normal
2860 * retire_requests function does. This is important if object hold
2861 * implicit references on things like e.g. ppgtt address spaces through
2862 * the request.
2863 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002864 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002865 struct drm_i915_gem_request *request;
2866
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002867 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002868 struct drm_i915_gem_request,
2869 list);
2870
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002872 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002873
2874 /* Having flushed all requests from all queues, we know that all
2875 * ringbuffers must now be empty. However, since we do not reclaim
2876 * all space when retiring the request (to prevent HEADs colliding
2877 * with rapid ringbuffer wraparound) the amount of available space
2878 * upon reset is less than when we start. Do one more pass over
2879 * all the ringbuffers to reset last_retired_head.
2880 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002881 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002882 buffer->last_retired_head = buffer->tail;
2883 intel_ring_update_space(buffer);
2884 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002885
2886 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002887}
2888
Chris Wilson069efc12010-09-30 16:53:18 +01002889void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002890{
Chris Wilsondfaae392010-09-22 10:31:52 +01002891 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002892 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002893
Chris Wilson4db080f2013-12-04 11:37:09 +00002894 /*
2895 * Before we free the objects from the requests, we need to inspect
2896 * them for finding the guilty party. As the requests only borrow
2897 * their reference to the objects, the inspection must be done first.
2898 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002899 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002900 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002901
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002902 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002903 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002904
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002905 i915_gem_context_reset(dev);
2906
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002907 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002908
2909 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002910}
2911
2912/**
2913 * This function clears the request list as sequence numbers are passed.
2914 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002915void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002916i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002917{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002918 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002919
Chris Wilson832a3aa2015-03-18 18:19:22 +00002920 /* Retire requests first as we use it above for the early return.
2921 * If we retire requests last, we may use a later seqno and so clear
2922 * the requests lists without clearing the active list, leading to
2923 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002924 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002925 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002926 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002927
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002928 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002929 struct drm_i915_gem_request,
2930 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002931
John Harrison1b5a4332014-11-24 18:49:42 +00002932 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002933 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002934
Chris Wilsonb4716182015-04-27 13:41:17 +01002935 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002936 }
2937
Chris Wilson832a3aa2015-03-18 18:19:22 +00002938 /* Move any buffers on the active list that are no longer referenced
2939 * by the ringbuffer to the flushing/inactive lists as appropriate,
2940 * before we free the context associated with the requests.
2941 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002942 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002943 struct drm_i915_gem_object *obj;
2944
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002945 obj = list_first_entry(&engine->active_list,
2946 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002947 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002948
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002949 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002950 break;
2951
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002952 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002953 }
2954
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002955 if (unlikely(engine->trace_irq_req &&
2956 i915_gem_request_completed(engine->trace_irq_req, true))) {
2957 engine->irq_put(engine);
2958 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002959 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002960
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002961 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002962}
2963
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002964bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002965i915_gem_retire_requests(struct drm_device *dev)
2966{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002967 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002968 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002969 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002970
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002971 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002972 i915_gem_retire_requests_ring(engine);
2973 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002974 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002975 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002977 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002978
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002979 intel_execlists_retire_requests(engine);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002980 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002981 }
2982
2983 if (idle)
2984 mod_delayed_work(dev_priv->wq,
2985 &dev_priv->mm.idle_work,
2986 msecs_to_jiffies(100));
2987
2988 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002989}
2990
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002991static void
Eric Anholt673a3942008-07-30 12:06:12 -07002992i915_gem_retire_work_handler(struct work_struct *work)
2993{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002994 struct drm_i915_private *dev_priv =
2995 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2996 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002997 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002998
Chris Wilson891b48c2010-09-29 12:26:37 +01002999 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003000 idle = false;
3001 if (mutex_trylock(&dev->struct_mutex)) {
3002 idle = i915_gem_retire_requests(dev);
3003 mutex_unlock(&dev->struct_mutex);
3004 }
3005 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003006 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3007 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003008}
Chris Wilson891b48c2010-09-29 12:26:37 +01003009
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003010static void
3011i915_gem_idle_work_handler(struct work_struct *work)
3012{
3013 struct drm_i915_private *dev_priv =
3014 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003015 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003016 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003017
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003018 for_each_engine(engine, dev_priv)
3019 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003020 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003021
Daniel Vetter30ecad72015-12-09 09:29:36 +01003022 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003023 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003024 * by dev->struct_mutex. */
3025
Chris Wilson35c94182015-04-07 16:20:37 +01003026 intel_mark_idle(dev);
3027
3028 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003029 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003030 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003031
3032 mutex_unlock(&dev->struct_mutex);
3033 }
Eric Anholt673a3942008-07-30 12:06:12 -07003034}
3035
Ben Widawsky5816d642012-04-11 11:18:19 -07003036/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003037 * Ensures that an object will eventually get non-busy by flushing any required
3038 * write domains, emitting any outstanding lazy request and retiring and
3039 * completed requests.
3040 */
3041static int
3042i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3043{
John Harrisona5ac0f92015-05-29 17:44:15 +01003044 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003045
Chris Wilsonb4716182015-04-27 13:41:17 +01003046 if (!obj->active)
3047 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003048
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003049 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003050 struct drm_i915_gem_request *req;
3051
3052 req = obj->last_read_req[i];
3053 if (req == NULL)
3054 continue;
3055
3056 if (list_empty(&req->list))
3057 goto retire;
3058
Chris Wilsonb4716182015-04-27 13:41:17 +01003059 if (i915_gem_request_completed(req, true)) {
3060 __i915_gem_request_retire__upto(req);
3061retire:
3062 i915_gem_object_retire__read(obj, i);
3063 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003064 }
3065
3066 return 0;
3067}
3068
3069/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003070 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3071 * @DRM_IOCTL_ARGS: standard ioctl arguments
3072 *
3073 * Returns 0 if successful, else an error is returned with the remaining time in
3074 * the timeout parameter.
3075 * -ETIME: object is still busy after timeout
3076 * -ERESTARTSYS: signal interrupted the wait
3077 * -ENONENT: object doesn't exist
3078 * Also possible, but rare:
3079 * -EAGAIN: GPU wedged
3080 * -ENOMEM: damn
3081 * -ENODEV: Internal IRQ fail
3082 * -E?: The add request failed
3083 *
3084 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3085 * non-zero timeout parameter the wait ioctl will wait for the given number of
3086 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3087 * without holding struct_mutex the object may become re-busied before this
3088 * function completes. A similar but shorter * race condition exists in the busy
3089 * ioctl
3090 */
3091int
3092i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3093{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003094 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003095 struct drm_i915_gem_wait *args = data;
3096 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003097 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003098 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003099 int i, n = 0;
3100 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003101
Daniel Vetter11b5d512014-09-29 15:31:26 +02003102 if (args->flags != 0)
3103 return -EINVAL;
3104
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003105 ret = i915_mutex_lock_interruptible(dev);
3106 if (ret)
3107 return ret;
3108
3109 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3110 if (&obj->base == NULL) {
3111 mutex_unlock(&dev->struct_mutex);
3112 return -ENOENT;
3113 }
3114
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003115 /* Need to make sure the object gets inactive eventually. */
3116 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003117 if (ret)
3118 goto out;
3119
Chris Wilsonb4716182015-04-27 13:41:17 +01003120 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003121 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003122
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003123 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003124 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003125 */
Chris Wilson762e4582015-03-04 18:09:26 +00003126 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003127 ret = -ETIME;
3128 goto out;
3129 }
3130
3131 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003132 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003133
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003134 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003135 if (obj->last_read_req[i] == NULL)
3136 continue;
3137
3138 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3139 }
3140
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003141 mutex_unlock(&dev->struct_mutex);
3142
Chris Wilsonb4716182015-04-27 13:41:17 +01003143 for (i = 0; i < n; i++) {
3144 if (ret == 0)
3145 ret = __i915_wait_request(req[i], reset_counter, true,
3146 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003147 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003148 i915_gem_request_unreference__unlocked(req[i]);
3149 }
John Harrisonff865882014-11-24 18:49:28 +00003150 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003151
3152out:
3153 drm_gem_object_unreference(&obj->base);
3154 mutex_unlock(&dev->struct_mutex);
3155 return ret;
3156}
3157
Chris Wilsonb4716182015-04-27 13:41:17 +01003158static int
3159__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3160 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003161 struct drm_i915_gem_request *from_req,
3162 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003163{
3164 struct intel_engine_cs *from;
3165 int ret;
3166
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003167 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003168 if (to == from)
3169 return 0;
3170
John Harrison91af1272015-06-18 13:14:56 +01003171 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003172 return 0;
3173
Chris Wilsonb4716182015-04-27 13:41:17 +01003174 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003175 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003176 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003177 atomic_read(&i915->gpu_error.reset_counter),
3178 i915->mm.interruptible,
3179 NULL,
3180 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003181 if (ret)
3182 return ret;
3183
John Harrison91af1272015-06-18 13:14:56 +01003184 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003185 } else {
3186 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003187 u32 seqno = i915_gem_request_get_seqno(from_req);
3188
3189 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003190
3191 if (seqno <= from->semaphore.sync_seqno[idx])
3192 return 0;
3193
John Harrison91af1272015-06-18 13:14:56 +01003194 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003195 struct drm_i915_gem_request *req;
3196
3197 req = i915_gem_request_alloc(to, NULL);
3198 if (IS_ERR(req))
3199 return PTR_ERR(req);
3200
3201 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003202 }
3203
John Harrison599d9242015-05-29 17:44:04 +01003204 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3205 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003206 if (ret)
3207 return ret;
3208
3209 /* We use last_read_req because sync_to()
3210 * might have just caused seqno wrap under
3211 * the radar.
3212 */
3213 from->semaphore.sync_seqno[idx] =
3214 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3215 }
3216
3217 return 0;
3218}
3219
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003220/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003221 * i915_gem_object_sync - sync an object to a ring.
3222 *
3223 * @obj: object which may be in use on another ring.
3224 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003225 * @to_req: request we wish to use the object for. See below.
3226 * This will be allocated and returned if a request is
3227 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003228 *
3229 * This code is meant to abstract object synchronization with the GPU.
3230 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003231 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003232 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003233 * into a buffer at any time, but multiple readers. To ensure each has
3234 * a coherent view of memory, we must:
3235 *
3236 * - If there is an outstanding write request to the object, the new
3237 * request must wait for it to complete (either CPU or in hw, requests
3238 * on the same ring will be naturally ordered).
3239 *
3240 * - If we are a write request (pending_write_domain is set), the new
3241 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003242 *
John Harrison91af1272015-06-18 13:14:56 +01003243 * For CPU synchronisation (NULL to) no request is required. For syncing with
3244 * rings to_req must be non-NULL. However, a request does not have to be
3245 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3246 * request will be allocated automatically and returned through *to_req. Note
3247 * that it is not guaranteed that commands will be emitted (because the system
3248 * might already be idle). Hence there is no need to create a request that
3249 * might never have any work submitted. Note further that if a request is
3250 * returned in *to_req, it is the responsibility of the caller to submit
3251 * that request (after potentially adding more work to it).
3252 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003253 * Returns 0 if successful, else propagates up the lower layer error.
3254 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003255int
3256i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003257 struct intel_engine_cs *to,
3258 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003259{
Chris Wilsonb4716182015-04-27 13:41:17 +01003260 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003261 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003262 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003263
Chris Wilsonb4716182015-04-27 13:41:17 +01003264 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003265 return 0;
3266
Chris Wilsonb4716182015-04-27 13:41:17 +01003267 if (to == NULL)
3268 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003269
Chris Wilsonb4716182015-04-27 13:41:17 +01003270 n = 0;
3271 if (readonly) {
3272 if (obj->last_write_req)
3273 req[n++] = obj->last_write_req;
3274 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003275 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003276 if (obj->last_read_req[i])
3277 req[n++] = obj->last_read_req[i];
3278 }
3279 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003280 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003281 if (ret)
3282 return ret;
3283 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003284
Chris Wilsonb4716182015-04-27 13:41:17 +01003285 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003286}
3287
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003288static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3289{
3290 u32 old_write_domain, old_read_domains;
3291
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003292 /* Force a pagefault for domain tracking on next user access */
3293 i915_gem_release_mmap(obj);
3294
Keith Packardb97c3d92011-06-24 21:02:59 -07003295 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3296 return;
3297
Chris Wilson97c809fd2012-10-09 19:24:38 +01003298 /* Wait for any direct GTT access to complete */
3299 mb();
3300
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003301 old_read_domains = obj->base.read_domains;
3302 old_write_domain = obj->base.write_domain;
3303
3304 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3305 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3306
3307 trace_i915_gem_object_change_domain(obj,
3308 old_read_domains,
3309 old_write_domain);
3310}
3311
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003312static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003313{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003314 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003315 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003316 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003317
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003318 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003319 return 0;
3320
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003321 if (!drm_mm_node_allocated(&vma->node)) {
3322 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003323 return 0;
3324 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003325
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003326 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003327 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003328
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003329 BUG_ON(obj->pages == NULL);
3330
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003331 if (wait) {
3332 ret = i915_gem_object_wait_rendering(obj, false);
3333 if (ret)
3334 return ret;
3335 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003336
Chris Wilson596c5922016-02-26 11:03:20 +00003337 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003338 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003339
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003340 /* release the fence reg _after_ flushing */
3341 ret = i915_gem_object_put_fence(obj);
3342 if (ret)
3343 return ret;
3344 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003345
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003346 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003347
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003348 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003349 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003350
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003351 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003352 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003353 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3354 obj->map_and_fenceable = false;
3355 } else if (vma->ggtt_view.pages) {
3356 sg_free_table(vma->ggtt_view.pages);
3357 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003358 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003359 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003360 }
Eric Anholt673a3942008-07-30 12:06:12 -07003361
Ben Widawsky2f633152013-07-17 12:19:03 -07003362 drm_mm_remove_node(&vma->node);
3363 i915_gem_vma_destroy(vma);
3364
3365 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003366 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003367 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003368 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003369
Chris Wilson70903c32013-12-04 09:59:09 +00003370 /* And finally now the object is completely decoupled from this vma,
3371 * we can drop its hold on the backing storage and allow it to be
3372 * reaped by the shrinker.
3373 */
3374 i915_gem_object_unpin_pages(obj);
3375
Chris Wilson88241782011-01-07 17:09:48 +00003376 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003377}
3378
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003379int i915_vma_unbind(struct i915_vma *vma)
3380{
3381 return __i915_vma_unbind(vma, true);
3382}
3383
3384int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3385{
3386 return __i915_vma_unbind(vma, false);
3387}
3388
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003389int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003390{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003391 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003392 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003393 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003394
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003395 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003396 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003397 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003398 struct drm_i915_gem_request *req;
3399
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003400 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003401 if (IS_ERR(req))
3402 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003403
John Harrisonba01cc92015-05-29 17:43:41 +01003404 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003405 if (ret) {
3406 i915_gem_request_cancel(req);
3407 return ret;
3408 }
3409
John Harrison75289872015-05-29 17:43:49 +01003410 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003411 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003412
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003413 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003414 if (ret)
3415 return ret;
3416 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003417
Chris Wilsonb4716182015-04-27 13:41:17 +01003418 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003419 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003420}
3421
Chris Wilson4144f9b2014-09-11 08:43:48 +01003422static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003423 unsigned long cache_level)
3424{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003425 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003426 struct drm_mm_node *other;
3427
Chris Wilson4144f9b2014-09-11 08:43:48 +01003428 /*
3429 * On some machines we have to be careful when putting differing types
3430 * of snoopable memory together to avoid the prefetcher crossing memory
3431 * domains and dying. During vm initialisation, we decide whether or not
3432 * these constraints apply and set the drm_mm.color_adjust
3433 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003434 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003435 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003436 return true;
3437
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003438 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003439 return true;
3440
3441 if (list_empty(&gtt_space->node_list))
3442 return true;
3443
3444 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3445 if (other->allocated && !other->hole_follows && other->color != cache_level)
3446 return false;
3447
3448 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3449 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3450 return false;
3451
3452 return true;
3453}
3454
Jesse Barnesde151cf2008-11-12 10:03:55 -08003455/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003456 * Finds free space in the GTT aperture and binds the object or a view of it
3457 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003458 */
Daniel Vetter262de142014-02-14 14:01:20 +01003459static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003460i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3461 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003462 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003463 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003464 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003465{
Chris Wilson05394f32010-11-08 19:18:58 +00003466 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003467 struct drm_i915_private *dev_priv = to_i915(dev);
3468 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003469 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003470 u32 search_flag, alloc_flag;
3471 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003472 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003473 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003474 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003475
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003476 if (i915_is_ggtt(vm)) {
3477 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003478
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003479 if (WARN_ON(!ggtt_view))
3480 return ERR_PTR(-EINVAL);
3481
3482 view_size = i915_ggtt_view_size(obj, ggtt_view);
3483
3484 fence_size = i915_gem_get_gtt_size(dev,
3485 view_size,
3486 obj->tiling_mode);
3487 fence_alignment = i915_gem_get_gtt_alignment(dev,
3488 view_size,
3489 obj->tiling_mode,
3490 true);
3491 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3492 view_size,
3493 obj->tiling_mode,
3494 false);
3495 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3496 } else {
3497 fence_size = i915_gem_get_gtt_size(dev,
3498 obj->base.size,
3499 obj->tiling_mode);
3500 fence_alignment = i915_gem_get_gtt_alignment(dev,
3501 obj->base.size,
3502 obj->tiling_mode,
3503 true);
3504 unfenced_alignment =
3505 i915_gem_get_gtt_alignment(dev,
3506 obj->base.size,
3507 obj->tiling_mode,
3508 false);
3509 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3510 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003511
Michel Thierry101b5062015-10-01 13:33:57 +01003512 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3513 end = vm->total;
3514 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003515 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003516 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003517 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003518
Eric Anholt673a3942008-07-30 12:06:12 -07003519 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003520 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003521 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003522 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003523 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3524 ggtt_view ? ggtt_view->type : 0,
3525 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003526 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003527 }
3528
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003529 /* If binding the object/GGTT view requires more space than the entire
3530 * aperture has, reject it early before evicting everything in a vain
3531 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003532 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003533 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003534 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003535 ggtt_view ? ggtt_view->type : 0,
3536 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003537 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003538 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003539 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003540 }
3541
Chris Wilson37e680a2012-06-07 15:38:42 +01003542 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003543 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003544 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003545
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003546 i915_gem_object_pin_pages(obj);
3547
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003548 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3549 i915_gem_obj_lookup_or_create_vma(obj, vm);
3550
Daniel Vetter262de142014-02-14 14:01:20 +01003551 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003552 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003553
Chris Wilson506a8e82015-12-08 11:55:07 +00003554 if (flags & PIN_OFFSET_FIXED) {
3555 uint64_t offset = flags & PIN_OFFSET_MASK;
3556
3557 if (offset & (alignment - 1) || offset + size > end) {
3558 ret = -EINVAL;
3559 goto err_free_vma;
3560 }
3561 vma->node.start = offset;
3562 vma->node.size = size;
3563 vma->node.color = obj->cache_level;
3564 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3565 if (ret) {
3566 ret = i915_gem_evict_for_vma(vma);
3567 if (ret == 0)
3568 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3569 }
3570 if (ret)
3571 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003572 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003573 if (flags & PIN_HIGH) {
3574 search_flag = DRM_MM_SEARCH_BELOW;
3575 alloc_flag = DRM_MM_CREATE_TOP;
3576 } else {
3577 search_flag = DRM_MM_SEARCH_DEFAULT;
3578 alloc_flag = DRM_MM_CREATE_DEFAULT;
3579 }
Michel Thierry101b5062015-10-01 13:33:57 +01003580
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003581search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003582 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3583 size, alignment,
3584 obj->cache_level,
3585 start, end,
3586 search_flag,
3587 alloc_flag);
3588 if (ret) {
3589 ret = i915_gem_evict_something(dev, vm, size, alignment,
3590 obj->cache_level,
3591 start, end,
3592 flags);
3593 if (ret == 0)
3594 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003595
Chris Wilson506a8e82015-12-08 11:55:07 +00003596 goto err_free_vma;
3597 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003598 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003599 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003600 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003601 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003602 }
3603
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003604 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003605 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003606 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003607 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003608
Ben Widawsky35c20a62013-05-31 11:28:48 -07003609 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003610 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003611
Daniel Vetter262de142014-02-14 14:01:20 +01003612 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003613
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003614err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003615 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003616err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003617 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003618 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003619err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003620 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003621 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003622}
3623
Chris Wilson000433b2013-08-08 14:41:09 +01003624bool
Chris Wilson2c225692013-08-09 12:26:45 +01003625i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3626 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003627{
Eric Anholt673a3942008-07-30 12:06:12 -07003628 /* If we don't have a page list set up, then we're not pinned
3629 * to GPU, and we can ignore the cache flush because it'll happen
3630 * again at bind time.
3631 */
Chris Wilson05394f32010-11-08 19:18:58 +00003632 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003633 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003634
Imre Deak769ce462013-02-13 21:56:05 +02003635 /*
3636 * Stolen memory is always coherent with the GPU as it is explicitly
3637 * marked as wc by the system, or the system is cache-coherent.
3638 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003639 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003640 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003641
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003642 /* If the GPU is snooping the contents of the CPU cache,
3643 * we do not need to manually clear the CPU cache lines. However,
3644 * the caches are only snooped when the render cache is
3645 * flushed/invalidated. As we always have to emit invalidations
3646 * and flushes when moving into and out of the RENDER domain, correct
3647 * snooping behaviour occurs naturally as the result of our domain
3648 * tracking.
3649 */
Chris Wilson0f719792015-01-13 13:32:52 +00003650 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3651 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003652 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003653 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003654
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003655 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003656 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003657 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003658
3659 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003660}
3661
3662/** Flushes the GTT write domain for the object if it's dirty. */
3663static void
Chris Wilson05394f32010-11-08 19:18:58 +00003664i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003665{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003666 uint32_t old_write_domain;
3667
Chris Wilson05394f32010-11-08 19:18:58 +00003668 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003669 return;
3670
Chris Wilson63256ec2011-01-04 18:42:07 +00003671 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003672 * to it immediately go to main memory as far as we know, so there's
3673 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003674 *
3675 * However, we do have to enforce the order so that all writes through
3676 * the GTT land before any writes to the device, such as updates to
3677 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003678 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003679 wmb();
3680
Chris Wilson05394f32010-11-08 19:18:58 +00003681 old_write_domain = obj->base.write_domain;
3682 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003683
Rodrigo Vivide152b62015-07-07 16:28:51 -07003684 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003685
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003686 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003687 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003688 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003689}
3690
3691/** Flushes the CPU write domain for the object if it's dirty. */
3692static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003693i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003694{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003695 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003696
Chris Wilson05394f32010-11-08 19:18:58 +00003697 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003698 return;
3699
Daniel Vettere62b59e2015-01-21 14:53:48 +01003700 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003701 i915_gem_chipset_flush(obj->base.dev);
3702
Chris Wilson05394f32010-11-08 19:18:58 +00003703 old_write_domain = obj->base.write_domain;
3704 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003705
Rodrigo Vivide152b62015-07-07 16:28:51 -07003706 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003707
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003708 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003709 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003710 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003711}
3712
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003713/**
3714 * Moves a single object to the GTT read, and possibly write domain.
3715 *
3716 * This function returns when the move is complete, including waiting on
3717 * flushes to occur.
3718 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003719int
Chris Wilson20217462010-11-23 15:26:33 +00003720i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003721{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003722 struct drm_device *dev = obj->base.dev;
3723 struct drm_i915_private *dev_priv = to_i915(dev);
3724 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003725 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303726 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003727 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003728
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003729 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3730 return 0;
3731
Chris Wilson0201f1e2012-07-20 12:41:01 +01003732 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003733 if (ret)
3734 return ret;
3735
Chris Wilson43566de2015-01-02 16:29:29 +05303736 /* Flush and acquire obj->pages so that we are coherent through
3737 * direct access in memory with previous cached writes through
3738 * shmemfs and that our cache domain tracking remains valid.
3739 * For example, if the obj->filp was moved to swap without us
3740 * being notified and releasing the pages, we would mistakenly
3741 * continue to assume that the obj remained out of the CPU cached
3742 * domain.
3743 */
3744 ret = i915_gem_object_get_pages(obj);
3745 if (ret)
3746 return ret;
3747
Daniel Vettere62b59e2015-01-21 14:53:48 +01003748 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003749
Chris Wilsond0a57782012-10-09 19:24:37 +01003750 /* Serialise direct access to this object with the barriers for
3751 * coherent writes from the GPU, by effectively invalidating the
3752 * GTT domain upon first access.
3753 */
3754 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3755 mb();
3756
Chris Wilson05394f32010-11-08 19:18:58 +00003757 old_write_domain = obj->base.write_domain;
3758 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003759
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003760 /* It should now be out of any other write domains, and we can update
3761 * the domain values for our changes.
3762 */
Chris Wilson05394f32010-11-08 19:18:58 +00003763 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3764 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003765 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003766 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3767 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3768 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003769 }
3770
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003771 trace_i915_gem_object_change_domain(obj,
3772 old_read_domains,
3773 old_write_domain);
3774
Chris Wilson8325a092012-04-24 15:52:35 +01003775 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303776 vma = i915_gem_obj_to_ggtt(obj);
3777 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003778 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003779 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003780
Eric Anholte47c68e2008-11-14 13:35:19 -08003781 return 0;
3782}
3783
Chris Wilsonef55f922015-10-09 14:11:27 +01003784/**
3785 * Changes the cache-level of an object across all VMA.
3786 *
3787 * After this function returns, the object will be in the new cache-level
3788 * across all GTT and the contents of the backing storage will be coherent,
3789 * with respect to the new cache-level. In order to keep the backing storage
3790 * coherent for all users, we only allow a single cache level to be set
3791 * globally on the object and prevent it from being changed whilst the
3792 * hardware is reading from the object. That is if the object is currently
3793 * on the scanout it will be set to uncached (or equivalent display
3794 * cache coherency) and all non-MOCS GPU access will also be uncached so
3795 * that all direct access to the scanout remains coherent.
3796 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003797int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3798 enum i915_cache_level cache_level)
3799{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003800 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003801 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003802 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003803 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003804
3805 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003806 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003807
Chris Wilsonef55f922015-10-09 14:11:27 +01003808 /* Inspect the list of currently bound VMA and unbind any that would
3809 * be invalid given the new cache-level. This is principally to
3810 * catch the issue of the CS prefetch crossing page boundaries and
3811 * reading an invalid PTE on older architectures.
3812 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003813 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003814 if (!drm_mm_node_allocated(&vma->node))
3815 continue;
3816
3817 if (vma->pin_count) {
3818 DRM_DEBUG("can not change the cache level of pinned objects\n");
3819 return -EBUSY;
3820 }
3821
Chris Wilson4144f9b2014-09-11 08:43:48 +01003822 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003823 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003824 if (ret)
3825 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003826 } else
3827 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003828 }
3829
Chris Wilsonef55f922015-10-09 14:11:27 +01003830 /* We can reuse the existing drm_mm nodes but need to change the
3831 * cache-level on the PTE. We could simply unbind them all and
3832 * rebind with the correct cache-level on next use. However since
3833 * we already have a valid slot, dma mapping, pages etc, we may as
3834 * rewrite the PTE in the belief that doing so tramples upon less
3835 * state and so involves less work.
3836 */
3837 if (bound) {
3838 /* Before we change the PTE, the GPU must not be accessing it.
3839 * If we wait upon the object, we know that all the bound
3840 * VMA are no longer active.
3841 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003842 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003843 if (ret)
3844 return ret;
3845
Chris Wilsonef55f922015-10-09 14:11:27 +01003846 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3847 /* Access to snoopable pages through the GTT is
3848 * incoherent and on some machines causes a hard
3849 * lockup. Relinquish the CPU mmaping to force
3850 * userspace to refault in the pages and we can
3851 * then double check if the GTT mapping is still
3852 * valid for that pointer access.
3853 */
3854 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003855
Chris Wilsonef55f922015-10-09 14:11:27 +01003856 /* As we no longer need a fence for GTT access,
3857 * we can relinquish it now (and so prevent having
3858 * to steal a fence from someone else on the next
3859 * fence request). Note GPU activity would have
3860 * dropped the fence as all snoopable access is
3861 * supposed to be linear.
3862 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003863 ret = i915_gem_object_put_fence(obj);
3864 if (ret)
3865 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003866 } else {
3867 /* We either have incoherent backing store and
3868 * so no GTT access or the architecture is fully
3869 * coherent. In such cases, existing GTT mmaps
3870 * ignore the cache bit in the PTE and we can
3871 * rewrite it without confusing the GPU or having
3872 * to force userspace to fault back in its mmaps.
3873 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003874 }
3875
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003876 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003877 if (!drm_mm_node_allocated(&vma->node))
3878 continue;
3879
3880 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3881 if (ret)
3882 return ret;
3883 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003884 }
3885
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003886 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003887 vma->node.color = cache_level;
3888 obj->cache_level = cache_level;
3889
Ville Syrjäläed75a552015-08-11 19:47:10 +03003890out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003891 /* Flush the dirty CPU caches to the backing storage so that the
3892 * object is now coherent at its new cache level (with respect
3893 * to the access domain).
3894 */
Chris Wilson0f719792015-01-13 13:32:52 +00003895 if (obj->cache_dirty &&
3896 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3897 cpu_write_needs_clflush(obj)) {
3898 if (i915_gem_clflush_object(obj, true))
3899 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003900 }
3901
Chris Wilsone4ffd172011-04-04 09:44:39 +01003902 return 0;
3903}
3904
Ben Widawsky199adf42012-09-21 17:01:20 -07003905int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3906 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003907{
Ben Widawsky199adf42012-09-21 17:01:20 -07003908 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003909 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003910
3911 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003912 if (&obj->base == NULL)
3913 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003914
Chris Wilson651d7942013-08-08 14:41:10 +01003915 switch (obj->cache_level) {
3916 case I915_CACHE_LLC:
3917 case I915_CACHE_L3_LLC:
3918 args->caching = I915_CACHING_CACHED;
3919 break;
3920
Chris Wilson4257d3b2013-08-08 14:41:11 +01003921 case I915_CACHE_WT:
3922 args->caching = I915_CACHING_DISPLAY;
3923 break;
3924
Chris Wilson651d7942013-08-08 14:41:10 +01003925 default:
3926 args->caching = I915_CACHING_NONE;
3927 break;
3928 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003929
Chris Wilson432be692015-05-07 12:14:55 +01003930 drm_gem_object_unreference_unlocked(&obj->base);
3931 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003932}
3933
Ben Widawsky199adf42012-09-21 17:01:20 -07003934int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3935 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003936{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003937 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003938 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003939 struct drm_i915_gem_object *obj;
3940 enum i915_cache_level level;
3941 int ret;
3942
Ben Widawsky199adf42012-09-21 17:01:20 -07003943 switch (args->caching) {
3944 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003945 level = I915_CACHE_NONE;
3946 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003947 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003948 /*
3949 * Due to a HW issue on BXT A stepping, GPU stores via a
3950 * snooped mapping may leave stale data in a corresponding CPU
3951 * cacheline, whereas normally such cachelines would get
3952 * invalidated.
3953 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003954 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003955 return -ENODEV;
3956
Chris Wilsone6994ae2012-07-10 10:27:08 +01003957 level = I915_CACHE_LLC;
3958 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003959 case I915_CACHING_DISPLAY:
3960 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3961 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003962 default:
3963 return -EINVAL;
3964 }
3965
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003966 intel_runtime_pm_get(dev_priv);
3967
Ben Widawsky3bc29132012-09-26 16:15:20 -07003968 ret = i915_mutex_lock_interruptible(dev);
3969 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003970 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003971
Chris Wilsone6994ae2012-07-10 10:27:08 +01003972 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3973 if (&obj->base == NULL) {
3974 ret = -ENOENT;
3975 goto unlock;
3976 }
3977
3978 ret = i915_gem_object_set_cache_level(obj, level);
3979
3980 drm_gem_object_unreference(&obj->base);
3981unlock:
3982 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003983rpm_put:
3984 intel_runtime_pm_put(dev_priv);
3985
Chris Wilsone6994ae2012-07-10 10:27:08 +01003986 return ret;
3987}
3988
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003989/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003990 * Prepare buffer for display plane (scanout, cursors, etc).
3991 * Can be called from an uninterruptible phase (modesetting) and allows
3992 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003993 */
3994int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003995i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3996 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003997 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003998{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003999 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004000 int ret;
4001
Chris Wilsoncc98b412013-08-09 12:25:09 +01004002 /* Mark the pin_display early so that we account for the
4003 * display coherency whilst setting up the cache domains.
4004 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004005 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004006
Eric Anholta7ef0642011-03-29 16:59:54 -07004007 /* The display engine is not coherent with the LLC cache on gen6. As
4008 * a result, we make sure that the pinning that is about to occur is
4009 * done with uncached PTEs. This is lowest common denominator for all
4010 * chipsets.
4011 *
4012 * However for gen6+, we could do better by using the GFDT bit instead
4013 * of uncaching, which would allow us to flush all the LLC-cached data
4014 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4015 */
Chris Wilson651d7942013-08-08 14:41:10 +01004016 ret = i915_gem_object_set_cache_level(obj,
4017 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004018 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004019 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004020
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004021 /* As the user may map the buffer once pinned in the display plane
4022 * (e.g. libkms for the bootup splash), we have to ensure that we
4023 * always use map_and_fenceable for all scanout buffers.
4024 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004025 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4026 view->type == I915_GGTT_VIEW_NORMAL ?
4027 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004028 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004029 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004030
Daniel Vettere62b59e2015-01-21 14:53:48 +01004031 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004032
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004033 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004034 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004035
4036 /* It should now be out of any other write domains, and we can update
4037 * the domain values for our changes.
4038 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004039 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004040 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004041
4042 trace_i915_gem_object_change_domain(obj,
4043 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004044 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004045
4046 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004047
4048err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004049 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004050 return ret;
4051}
4052
4053void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004054i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4055 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004056{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004057 if (WARN_ON(obj->pin_display == 0))
4058 return;
4059
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004060 i915_gem_object_ggtt_unpin_view(obj, view);
4061
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004062 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004063}
4064
Eric Anholte47c68e2008-11-14 13:35:19 -08004065/**
4066 * Moves a single object to the CPU read, and possibly write domain.
4067 *
4068 * This function returns when the move is complete, including waiting on
4069 * flushes to occur.
4070 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004071int
Chris Wilson919926a2010-11-12 13:42:53 +00004072i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004073{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004074 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004075 int ret;
4076
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004077 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4078 return 0;
4079
Chris Wilson0201f1e2012-07-20 12:41:01 +01004080 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004081 if (ret)
4082 return ret;
4083
Eric Anholte47c68e2008-11-14 13:35:19 -08004084 i915_gem_object_flush_gtt_write_domain(obj);
4085
Chris Wilson05394f32010-11-08 19:18:58 +00004086 old_write_domain = obj->base.write_domain;
4087 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004088
Eric Anholte47c68e2008-11-14 13:35:19 -08004089 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004090 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004091 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004092
Chris Wilson05394f32010-11-08 19:18:58 +00004093 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004094 }
4095
4096 /* It should now be out of any other write domains, and we can update
4097 * the domain values for our changes.
4098 */
Chris Wilson05394f32010-11-08 19:18:58 +00004099 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004100
4101 /* If we're writing through the CPU, then the GPU read domains will
4102 * need to be invalidated at next use.
4103 */
4104 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004105 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4106 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004107 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004108
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004109 trace_i915_gem_object_change_domain(obj,
4110 old_read_domains,
4111 old_write_domain);
4112
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004113 return 0;
4114}
4115
Eric Anholt673a3942008-07-30 12:06:12 -07004116/* Throttle our rendering by waiting until the ring has completed our requests
4117 * emitted over 20 msec ago.
4118 *
Eric Anholtb9624422009-06-03 07:27:35 +00004119 * Note that if we were to use the current jiffies each time around the loop,
4120 * we wouldn't escape the function with any frames outstanding if the time to
4121 * render a frame was over 20ms.
4122 *
Eric Anholt673a3942008-07-30 12:06:12 -07004123 * This should get us reasonable parallelism between CPU and GPU but also
4124 * relatively low latency when blocking on a particular request to finish.
4125 */
4126static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004127i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004128{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004129 struct drm_i915_private *dev_priv = dev->dev_private;
4130 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004131 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004132 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004133 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004134 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004135
Daniel Vetter308887a2012-11-14 17:14:06 +01004136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4137 if (ret)
4138 return ret;
4139
4140 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4141 if (ret)
4142 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004143
Chris Wilson1c255952010-09-26 11:03:27 +01004144 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004145 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004146 if (time_after_eq(request->emitted_jiffies, recent_enough))
4147 break;
4148
John Harrisonfcfa423c2015-05-29 17:44:12 +01004149 /*
4150 * Note that the request might not have been submitted yet.
4151 * In which case emitted_jiffies will be zero.
4152 */
4153 if (!request->emitted_jiffies)
4154 continue;
4155
John Harrison54fb2412014-11-24 18:49:27 +00004156 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004157 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004158 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004159 if (target)
4160 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004161 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004162
John Harrison54fb2412014-11-24 18:49:27 +00004163 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004164 return 0;
4165
John Harrison9c654812014-11-24 18:49:35 +00004166 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004167 if (ret == 0)
4168 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004169
Chris Wilson41037f92015-03-27 11:01:36 +00004170 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004171
Eric Anholt673a3942008-07-30 12:06:12 -07004172 return ret;
4173}
4174
Chris Wilsond23db882014-05-23 08:48:08 +02004175static bool
4176i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4177{
4178 struct drm_i915_gem_object *obj = vma->obj;
4179
4180 if (alignment &&
4181 vma->node.start & (alignment - 1))
4182 return true;
4183
4184 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4185 return true;
4186
4187 if (flags & PIN_OFFSET_BIAS &&
4188 vma->node.start < (flags & PIN_OFFSET_MASK))
4189 return true;
4190
Chris Wilson506a8e82015-12-08 11:55:07 +00004191 if (flags & PIN_OFFSET_FIXED &&
4192 vma->node.start != (flags & PIN_OFFSET_MASK))
4193 return true;
4194
Chris Wilsond23db882014-05-23 08:48:08 +02004195 return false;
4196}
4197
Chris Wilsond0710ab2015-11-20 14:16:39 +00004198void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4199{
4200 struct drm_i915_gem_object *obj = vma->obj;
4201 bool mappable, fenceable;
4202 u32 fence_size, fence_alignment;
4203
4204 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4205 obj->base.size,
4206 obj->tiling_mode);
4207 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4208 obj->base.size,
4209 obj->tiling_mode,
4210 true);
4211
4212 fenceable = (vma->node.size == fence_size &&
4213 (vma->node.start & (fence_alignment - 1)) == 0);
4214
4215 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004216 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004217
4218 obj->map_and_fenceable = mappable && fenceable;
4219}
4220
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004221static int
4222i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4223 struct i915_address_space *vm,
4224 const struct i915_ggtt_view *ggtt_view,
4225 uint32_t alignment,
4226 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004227{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004228 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004229 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004230 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004231 int ret;
4232
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004233 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4234 return -ENODEV;
4235
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004236 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004237 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004238
Chris Wilsonc826c442014-10-31 13:53:53 +00004239 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4240 return -EINVAL;
4241
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004242 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4243 return -EINVAL;
4244
4245 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4246 i915_gem_obj_to_vma(obj, vm);
4247
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004248 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004249 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4250 return -EBUSY;
4251
Chris Wilsond23db882014-05-23 08:48:08 +02004252 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004253 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004254 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004255 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004256 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004257 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004258 upper_32_bits(vma->node.start),
4259 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004260 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004261 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004262 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004263 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004264 if (ret)
4265 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004266
4267 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004268 }
4269 }
4270
Chris Wilsonef79e172014-10-31 13:53:52 +00004271 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004272 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004273 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4274 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004275 if (IS_ERR(vma))
4276 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004277 } else {
4278 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004279 if (ret)
4280 return ret;
4281 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004282
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004283 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4284 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004285 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004286 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4287 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004288
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004289 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004290 return 0;
4291}
4292
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004293int
4294i915_gem_object_pin(struct drm_i915_gem_object *obj,
4295 struct i915_address_space *vm,
4296 uint32_t alignment,
4297 uint64_t flags)
4298{
4299 return i915_gem_object_do_pin(obj, vm,
4300 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4301 alignment, flags);
4302}
4303
4304int
4305i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4306 const struct i915_ggtt_view *view,
4307 uint32_t alignment,
4308 uint64_t flags)
4309{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004310 struct drm_device *dev = obj->base.dev;
4311 struct drm_i915_private *dev_priv = to_i915(dev);
4312 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4313
Matthew Auldade7daa2016-03-24 15:54:20 +00004314 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004315
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004316 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004317 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004318}
4319
Eric Anholt673a3942008-07-30 12:06:12 -07004320void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004321i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4322 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004323{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004324 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004325
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004326 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004327 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004328 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004329
Chris Wilson30154652015-04-07 17:28:24 +01004330 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004331}
4332
4333int
Eric Anholt673a3942008-07-30 12:06:12 -07004334i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004335 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004336{
4337 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004338 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004339 int ret;
4340
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004341 ret = i915_mutex_lock_interruptible(dev);
4342 if (ret)
4343 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004344
Chris Wilson05394f32010-11-08 19:18:58 +00004345 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004346 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004347 ret = -ENOENT;
4348 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004349 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004350
Chris Wilson0be555b2010-08-04 15:36:30 +01004351 /* Count all active objects as busy, even if they are currently not used
4352 * by the gpu. Users of this interface expect objects to eventually
4353 * become non-busy without any further actions, therefore emit any
4354 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004355 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004356 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004357 if (ret)
4358 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004359
Chris Wilson426960b2016-01-15 16:51:46 +00004360 args->busy = 0;
4361 if (obj->active) {
4362 int i;
4363
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004364 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004365 struct drm_i915_gem_request *req;
4366
4367 req = obj->last_read_req[i];
4368 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004369 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004370 }
4371 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004372 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004373 }
Eric Anholt673a3942008-07-30 12:06:12 -07004374
Chris Wilsonb4716182015-04-27 13:41:17 +01004375unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004376 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004377unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004378 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004379 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004380}
4381
4382int
4383i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4384 struct drm_file *file_priv)
4385{
Akshay Joshi0206e352011-08-16 15:34:10 -04004386 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004387}
4388
Chris Wilson3ef94da2009-09-14 16:50:29 +01004389int
4390i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4391 struct drm_file *file_priv)
4392{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004393 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004394 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004395 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004396 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004397
4398 switch (args->madv) {
4399 case I915_MADV_DONTNEED:
4400 case I915_MADV_WILLNEED:
4401 break;
4402 default:
4403 return -EINVAL;
4404 }
4405
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004406 ret = i915_mutex_lock_interruptible(dev);
4407 if (ret)
4408 return ret;
4409
Chris Wilson05394f32010-11-08 19:18:58 +00004410 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004411 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004412 ret = -ENOENT;
4413 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004414 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004415
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004416 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004417 ret = -EINVAL;
4418 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004419 }
4420
Daniel Vetter656bfa32014-11-20 09:26:30 +01004421 if (obj->pages &&
4422 obj->tiling_mode != I915_TILING_NONE &&
4423 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4424 if (obj->madv == I915_MADV_WILLNEED)
4425 i915_gem_object_unpin_pages(obj);
4426 if (args->madv == I915_MADV_WILLNEED)
4427 i915_gem_object_pin_pages(obj);
4428 }
4429
Chris Wilson05394f32010-11-08 19:18:58 +00004430 if (obj->madv != __I915_MADV_PURGED)
4431 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004432
Chris Wilson6c085a72012-08-20 11:40:46 +02004433 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004434 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004435 i915_gem_object_truncate(obj);
4436
Chris Wilson05394f32010-11-08 19:18:58 +00004437 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004438
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004439out:
Chris Wilson05394f32010-11-08 19:18:58 +00004440 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004441unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004442 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004443 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004444}
4445
Chris Wilson37e680a2012-06-07 15:38:42 +01004446void i915_gem_object_init(struct drm_i915_gem_object *obj,
4447 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004448{
Chris Wilsonb4716182015-04-27 13:41:17 +01004449 int i;
4450
Ben Widawsky35c20a62013-05-31 11:28:48 -07004451 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004452 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004453 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004454 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004455 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004456 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004457
Chris Wilson37e680a2012-06-07 15:38:42 +01004458 obj->ops = ops;
4459
Chris Wilson0327d6b2012-08-11 15:41:06 +01004460 obj->fence_reg = I915_FENCE_REG_NONE;
4461 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004462
4463 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4464}
4465
Chris Wilson37e680a2012-06-07 15:38:42 +01004466static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004467 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004468 .get_pages = i915_gem_object_get_pages_gtt,
4469 .put_pages = i915_gem_object_put_pages_gtt,
4470};
4471
Chris Wilson05394f32010-11-08 19:18:58 +00004472struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4473 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004474{
Daniel Vetterc397b902010-04-09 19:05:07 +00004475 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004476 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004477 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004478
Chris Wilson42dcedd2012-11-15 11:32:30 +00004479 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004480 if (obj == NULL)
4481 return NULL;
4482
4483 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004484 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004485 return NULL;
4486 }
4487
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004488 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4489 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4490 /* 965gm cannot relocate objects above 4GiB. */
4491 mask &= ~__GFP_HIGHMEM;
4492 mask |= __GFP_DMA32;
4493 }
4494
Al Viro496ad9a2013-01-23 17:07:38 -05004495 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004496 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004497
Chris Wilson37e680a2012-06-07 15:38:42 +01004498 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004499
Daniel Vetterc397b902010-04-09 19:05:07 +00004500 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4501 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4502
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004503 if (HAS_LLC(dev)) {
4504 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004505 * cache) for about a 10% performance improvement
4506 * compared to uncached. Graphics requests other than
4507 * display scanout are coherent with the CPU in
4508 * accessing this cache. This means in this mode we
4509 * don't need to clflush on the CPU side, and on the
4510 * GPU side we only need to flush internal caches to
4511 * get data visible to the CPU.
4512 *
4513 * However, we maintain the display planes as UC, and so
4514 * need to rebind when first used as such.
4515 */
4516 obj->cache_level = I915_CACHE_LLC;
4517 } else
4518 obj->cache_level = I915_CACHE_NONE;
4519
Daniel Vetterd861e332013-07-24 23:25:03 +02004520 trace_i915_gem_object_create(obj);
4521
Chris Wilson05394f32010-11-08 19:18:58 +00004522 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004523}
4524
Chris Wilson340fbd82014-05-22 09:16:52 +01004525static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4526{
4527 /* If we are the last user of the backing storage (be it shmemfs
4528 * pages or stolen etc), we know that the pages are going to be
4529 * immediately released. In this case, we can then skip copying
4530 * back the contents from the GPU.
4531 */
4532
4533 if (obj->madv != I915_MADV_WILLNEED)
4534 return false;
4535
4536 if (obj->base.filp == NULL)
4537 return true;
4538
4539 /* At first glance, this looks racy, but then again so would be
4540 * userspace racing mmap against close. However, the first external
4541 * reference to the filp can only be obtained through the
4542 * i915_gem_mmap_ioctl() which safeguards us against the user
4543 * acquiring such a reference whilst we are in the middle of
4544 * freeing the object.
4545 */
4546 return atomic_long_read(&obj->base.filp->f_count) == 1;
4547}
4548
Chris Wilson1488fc02012-04-24 15:47:31 +01004549void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004550{
Chris Wilson1488fc02012-04-24 15:47:31 +01004551 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004552 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004553 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004554 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004555
Paulo Zanonif65c9162013-11-27 18:20:34 -02004556 intel_runtime_pm_get(dev_priv);
4557
Chris Wilson26e12f82011-03-20 11:20:19 +00004558 trace_i915_gem_object_destroy(obj);
4559
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004560 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004561 int ret;
4562
4563 vma->pin_count = 0;
4564 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004565 if (WARN_ON(ret == -ERESTARTSYS)) {
4566 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004567
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004568 was_interruptible = dev_priv->mm.interruptible;
4569 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004570
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004571 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004572
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004573 dev_priv->mm.interruptible = was_interruptible;
4574 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004575 }
4576
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004577 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4578 * before progressing. */
4579 if (obj->stolen)
4580 i915_gem_object_unpin_pages(obj);
4581
Daniel Vettera071fa02014-06-18 23:28:09 +02004582 WARN_ON(obj->frontbuffer_bits);
4583
Daniel Vetter656bfa32014-11-20 09:26:30 +01004584 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4585 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4586 obj->tiling_mode != I915_TILING_NONE)
4587 i915_gem_object_unpin_pages(obj);
4588
Ben Widawsky401c29f2013-05-31 11:28:47 -07004589 if (WARN_ON(obj->pages_pin_count))
4590 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004591 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004592 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004593 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004594 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004595
Chris Wilson9da3da62012-06-01 15:20:22 +01004596 BUG_ON(obj->pages);
4597
Chris Wilson2f745ad2012-09-04 21:02:58 +01004598 if (obj->base.import_attach)
4599 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004600
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004601 if (obj->ops->release)
4602 obj->ops->release(obj);
4603
Chris Wilson05394f32010-11-08 19:18:58 +00004604 drm_gem_object_release(&obj->base);
4605 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004606
Chris Wilson05394f32010-11-08 19:18:58 +00004607 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004608 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004609
4610 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004611}
4612
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004613struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4614 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004615{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004616 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004617 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004618 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4619 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004620 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004621 }
4622 return NULL;
4623}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004624
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004625struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4626 const struct i915_ggtt_view *view)
4627{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004628 struct drm_device *dev = obj->base.dev;
4629 struct drm_i915_private *dev_priv = to_i915(dev);
4630 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004631 struct i915_vma *vma;
4632
Matthew Auldade7daa2016-03-24 15:54:20 +00004633 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004634
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004635 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004636 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004637 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004638 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004639 return NULL;
4640}
4641
Ben Widawsky2f633152013-07-17 12:19:03 -07004642void i915_gem_vma_destroy(struct i915_vma *vma)
4643{
4644 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004645
4646 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4647 if (!list_empty(&vma->exec_list))
4648 return;
4649
Chris Wilson596c5922016-02-26 11:03:20 +00004650 if (!vma->is_ggtt)
4651 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004652
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004653 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004654
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004655 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004656}
4657
Chris Wilsone3efda42014-04-09 09:19:41 +01004658static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004659i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004660{
4661 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004662 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004663
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004664 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004665 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004666}
4667
Jesse Barnes5669fca2009-02-17 15:13:31 -08004668int
Chris Wilson45c5f202013-10-16 11:50:01 +01004669i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004670{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004672 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004673
Chris Wilson45c5f202013-10-16 11:50:01 +01004674 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004675 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004676 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004677 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004678
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004679 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004680
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004681 i915_gem_stop_engines(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004682 mutex_unlock(&dev->struct_mutex);
4683
Chris Wilson737b1502015-01-26 18:03:03 +02004684 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004685 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004686 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004687
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004688 /* Assert that we sucessfully flushed all the work and
4689 * reset the GPU back to its idle, low power state.
4690 */
4691 WARN_ON(dev_priv->mm.busy);
4692
Eric Anholt673a3942008-07-30 12:06:12 -07004693 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004694
4695err:
4696 mutex_unlock(&dev->struct_mutex);
4697 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004698}
4699
John Harrison6909a662015-05-29 17:43:51 +01004700int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004701{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004702 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004703 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004704 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004705 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004706 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004707
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004708 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004709 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004710
John Harrison5fb9de12015-05-29 17:44:07 +01004711 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004712 if (ret)
4713 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004714
Ben Widawskyc3787e22013-09-17 21:12:44 -07004715 /*
4716 * Note: We do not worry about the concurrent register cacheline hang
4717 * here because no other code should access these registers other than
4718 * at initialization time.
4719 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004720 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004721 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
4722 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
4723 intel_ring_emit(engine, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004724 }
4725
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004726 intel_ring_advance(engine);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004727
Ben Widawskyc3787e22013-09-17 21:12:44 -07004728 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004729}
4730
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004731void i915_gem_init_swizzling(struct drm_device *dev)
4732{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004733 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004734
Daniel Vetter11782b02012-01-31 16:47:55 +01004735 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004736 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4737 return;
4738
4739 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4740 DISP_TILE_SURFACE_SWIZZLING);
4741
Daniel Vetter11782b02012-01-31 16:47:55 +01004742 if (IS_GEN5(dev))
4743 return;
4744
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004745 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4746 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004747 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004748 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004749 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004750 else if (IS_GEN8(dev))
4751 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004752 else
4753 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004754}
Daniel Vettere21af882012-02-09 20:53:27 +01004755
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004756static void init_unused_ring(struct drm_device *dev, u32 base)
4757{
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759
4760 I915_WRITE(RING_CTL(base), 0);
4761 I915_WRITE(RING_HEAD(base), 0);
4762 I915_WRITE(RING_TAIL(base), 0);
4763 I915_WRITE(RING_START(base), 0);
4764}
4765
4766static void init_unused_rings(struct drm_device *dev)
4767{
4768 if (IS_I830(dev)) {
4769 init_unused_ring(dev, PRB1_BASE);
4770 init_unused_ring(dev, SRB0_BASE);
4771 init_unused_ring(dev, SRB1_BASE);
4772 init_unused_ring(dev, SRB2_BASE);
4773 init_unused_ring(dev, SRB3_BASE);
4774 } else if (IS_GEN2(dev)) {
4775 init_unused_ring(dev, SRB0_BASE);
4776 init_unused_ring(dev, SRB1_BASE);
4777 } else if (IS_GEN3(dev)) {
4778 init_unused_ring(dev, PRB1_BASE);
4779 init_unused_ring(dev, PRB2_BASE);
4780 }
4781}
4782
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004783int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004784{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004785 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004786 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004787
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004788 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004789 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004790 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004791
4792 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004793 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004794 if (ret)
4795 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004796 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004797
Jani Nikulad39398f2015-10-07 11:17:44 +03004798 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004799 ret = intel_init_blt_ring_buffer(dev);
4800 if (ret)
4801 goto cleanup_bsd_ring;
4802 }
4803
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004804 if (HAS_VEBOX(dev)) {
4805 ret = intel_init_vebox_ring_buffer(dev);
4806 if (ret)
4807 goto cleanup_blt_ring;
4808 }
4809
Zhao Yakui845f74a2014-04-17 10:37:37 +08004810 if (HAS_BSD2(dev)) {
4811 ret = intel_init_bsd2_ring_buffer(dev);
4812 if (ret)
4813 goto cleanup_vebox_ring;
4814 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004815
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004816 return 0;
4817
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004818cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004819 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004820cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004821 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004822cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004823 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004824cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004825 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004826
4827 return ret;
4828}
4829
4830int
4831i915_gem_init_hw(struct drm_device *dev)
4832{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004833 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004834 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004835 int ret, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004836
4837 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4838 return -EIO;
4839
Chris Wilson5e4f5182015-02-13 14:35:59 +00004840 /* Double layer security blanket, see i915_gem_init() */
4841 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4842
Ben Widawsky59124502013-07-04 11:02:05 -07004843 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004844 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004845
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004846 if (IS_HASWELL(dev))
4847 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4848 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004849
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004850 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004851 if (IS_IVYBRIDGE(dev)) {
4852 u32 temp = I915_READ(GEN7_MSG_CTL);
4853 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4854 I915_WRITE(GEN7_MSG_CTL, temp);
4855 } else if (INTEL_INFO(dev)->gen >= 7) {
4856 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4857 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4858 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4859 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004860 }
4861
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004862 i915_gem_init_swizzling(dev);
4863
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004864 /*
4865 * At least 830 can leave some of the unused rings
4866 * "active" (ie. head != tail) after resume which
4867 * will prevent c3 entry. Makes sure all unused rings
4868 * are totally idle.
4869 */
4870 init_unused_rings(dev);
4871
Dave Gordoned54c1a2016-01-19 19:02:54 +00004872 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004873
John Harrison4ad2fd82015-06-18 13:11:20 +01004874 ret = i915_ppgtt_init_hw(dev);
4875 if (ret) {
4876 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4877 goto out;
4878 }
4879
4880 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004881 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004882 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004883 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004884 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004885 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004886
Alex Dai33a732f2015-08-12 15:43:36 +01004887 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004888 if (HAS_GUC_UCODE(dev)) {
4889 ret = intel_guc_ucode_load(dev);
4890 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004891 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4892 ret = -EIO;
4893 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004894 }
Alex Dai33a732f2015-08-12 15:43:36 +01004895 }
4896
Nick Hoathe84fe802015-09-11 12:53:46 +01004897 /*
4898 * Increment the next seqno by 0x100 so we have a visible break
4899 * on re-initialisation
4900 */
4901 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4902 if (ret)
4903 goto out;
4904
John Harrison4ad2fd82015-06-18 13:11:20 +01004905 /* Now it is safe to go back round and do everything else: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004906 for_each_engine(engine, dev_priv) {
John Harrisondc4be60712015-05-29 17:43:39 +01004907 struct drm_i915_gem_request *req;
4908
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004909 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00004910 if (IS_ERR(req)) {
4911 ret = PTR_ERR(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004912 i915_gem_cleanup_engines(dev);
John Harrisondc4be60712015-05-29 17:43:39 +01004913 goto out;
4914 }
4915
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004916 if (engine->id == RCS) {
John Harrison4ad2fd82015-06-18 13:11:20 +01004917 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004918 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004919 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004920
John Harrisonb3dd6b92015-05-29 17:43:40 +01004921 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004922 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004923 DRM_ERROR("PPGTT enable %s failed %d\n",
4924 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004925 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004926 i915_gem_cleanup_engines(dev);
John Harrison4ad2fd82015-06-18 13:11:20 +01004927 goto out;
4928 }
David Woodhousef48a0162015-01-20 17:21:42 +00004929
John Harrisonb3dd6b92015-05-29 17:43:40 +01004930 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004931 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004932 DRM_ERROR("Context enable %s failed %d\n",
4933 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004934 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004935 i915_gem_cleanup_engines(dev);
John Harrison90638cc2015-05-29 17:43:37 +01004936 goto out;
4937 }
John Harrisondc4be60712015-05-29 17:43:39 +01004938
John Harrison75289872015-05-29 17:43:49 +01004939 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004940 }
4941
Chris Wilson5e4f5182015-02-13 14:35:59 +00004942out:
4943 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004944 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004945}
4946
Chris Wilson1070a422012-04-24 15:47:41 +01004947int i915_gem_init(struct drm_device *dev)
4948{
4949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004950 int ret;
4951
Oscar Mateo127f1002014-07-24 17:04:11 +01004952 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4953 i915.enable_execlists);
4954
Chris Wilson1070a422012-04-24 15:47:41 +01004955 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004956
Oscar Mateoa83014d2014-07-24 17:04:21 +01004957 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004958 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004959 dev_priv->gt.init_engines = i915_gem_init_engines;
4960 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4961 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004962 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004963 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004964 dev_priv->gt.init_engines = intel_logical_rings_init;
4965 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4966 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004967 }
4968
Chris Wilson5e4f5182015-02-13 14:35:59 +00004969 /* This is just a security blanket to placate dragons.
4970 * On some systems, we very sporadically observe that the first TLBs
4971 * used by the CS may be stale, despite us poking the TLB reset. If
4972 * we hold the forcewake during initialisation these problems
4973 * just magically go away.
4974 */
4975 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4976
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004977 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004978 if (ret)
4979 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004980
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004981 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004982
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004983 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004984 if (ret)
4985 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004986
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004987 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004988 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004989 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004990
4991 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004992 if (ret == -EIO) {
4993 /* Allow ring initialisation to fail by marking the GPU as
4994 * wedged. But we only want to do this where the GPU is angry,
4995 * for all other failure, such as an allocation failure, bail.
4996 */
4997 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004998 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004999 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005000 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005001
5002out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005003 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005004 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005005
Chris Wilson60990322014-04-09 09:19:42 +01005006 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005007}
5008
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005009void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005010i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005011{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005012 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005013 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005014
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005015 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005016 dev_priv->gt.cleanup_engine(engine);
Niu,Binga6478282015-07-04 00:27:34 +08005017
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02005018 if (i915.enable_execlists)
5019 /*
5020 * Neither the BIOS, ourselves or any other kernel
5021 * expects the system to be in execlists mode on startup,
5022 * so we need to reset the GPU back to legacy mode.
5023 */
5024 intel_gpu_reset(dev, ALL_ENGINES);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005025}
5026
Chris Wilson64193402010-10-24 12:38:05 +01005027static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005028init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005029{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005030 INIT_LIST_HEAD(&engine->active_list);
5031 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005032}
5033
Eric Anholt673a3942008-07-30 12:06:12 -07005034void
Imre Deak40ae4e12016-03-16 14:54:03 +02005035i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5036{
5037 struct drm_device *dev = dev_priv->dev;
5038
5039 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5040 !IS_CHERRYVIEW(dev_priv))
5041 dev_priv->num_fence_regs = 32;
5042 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5043 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5044 dev_priv->num_fence_regs = 16;
5045 else
5046 dev_priv->num_fence_regs = 8;
5047
5048 if (intel_vgpu_active(dev))
5049 dev_priv->num_fence_regs =
5050 I915_READ(vgtif_reg(avail_rs.fence_num));
5051
5052 /* Initialize fence registers to zero */
5053 i915_gem_restore_fences(dev);
5054
5055 i915_gem_detect_bit_6_swizzle(dev);
5056}
5057
5058void
Imre Deakd64aa092016-01-19 15:26:29 +02005059i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005060{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005061 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005062 int i;
5063
Chris Wilsonefab6d82015-04-07 16:20:57 +01005064 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005065 kmem_cache_create("i915_gem_object",
5066 sizeof(struct drm_i915_gem_object), 0,
5067 SLAB_HWCACHE_ALIGN,
5068 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005069 dev_priv->vmas =
5070 kmem_cache_create("i915_gem_vma",
5071 sizeof(struct i915_vma), 0,
5072 SLAB_HWCACHE_ALIGN,
5073 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005074 dev_priv->requests =
5075 kmem_cache_create("i915_gem_request",
5076 sizeof(struct drm_i915_gem_request), 0,
5077 SLAB_HWCACHE_ALIGN,
5078 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005079
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005080 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005081 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005082 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5083 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005084 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005085 for (i = 0; i < I915_NUM_ENGINES; i++)
5086 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005087 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005088 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005089 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5090 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005091 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5092 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005093 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005094
Chris Wilson72bfa192010-12-19 11:42:05 +00005095 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5096
Nick Hoathe84fe802015-09-11 12:53:46 +01005097 /*
5098 * Set initial sequence number for requests.
5099 * Using this number allows the wraparound to happen early,
5100 * catching any obvious problems.
5101 */
5102 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5103 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5104
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005105 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005106
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005107 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005108
Chris Wilsonce453d82011-02-21 14:43:56 +00005109 dev_priv->mm.interruptible = true;
5110
Daniel Vetterf99d7062014-06-19 16:01:59 +02005111 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005112}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005113
Imre Deakd64aa092016-01-19 15:26:29 +02005114void i915_gem_load_cleanup(struct drm_device *dev)
5115{
5116 struct drm_i915_private *dev_priv = to_i915(dev);
5117
5118 kmem_cache_destroy(dev_priv->requests);
5119 kmem_cache_destroy(dev_priv->vmas);
5120 kmem_cache_destroy(dev_priv->objects);
5121}
5122
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005123void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005124{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005125 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005126
5127 /* Clean up our request list when the client is going away, so that
5128 * later retire_requests won't dereference our soon-to-be-gone
5129 * file_priv.
5130 */
Chris Wilson1c255952010-09-26 11:03:27 +01005131 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005132 while (!list_empty(&file_priv->mm.request_list)) {
5133 struct drm_i915_gem_request *request;
5134
5135 request = list_first_entry(&file_priv->mm.request_list,
5136 struct drm_i915_gem_request,
5137 client_list);
5138 list_del(&request->client_list);
5139 request->file_priv = NULL;
5140 }
Chris Wilson1c255952010-09-26 11:03:27 +01005141 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005142
Chris Wilson2e1b8732015-04-27 13:41:22 +01005143 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005144 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005145 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005146 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005147 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005148}
5149
5150int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5151{
5152 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005153 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005154
5155 DRM_DEBUG_DRIVER("\n");
5156
5157 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5158 if (!file_priv)
5159 return -ENOMEM;
5160
5161 file->driver_priv = file_priv;
5162 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005163 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005164 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005165
5166 spin_lock_init(&file_priv->mm.lock);
5167 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005168
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005169 file_priv->bsd_ring = -1;
5170
Ben Widawskye422b882013-12-06 14:10:58 -08005171 ret = i915_gem_context_open(dev, file);
5172 if (ret)
5173 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005174
Ben Widawskye422b882013-12-06 14:10:58 -08005175 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005176}
5177
Daniel Vetterb680c372014-09-19 18:27:27 +02005178/**
5179 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005180 * @old: current GEM buffer for the frontbuffer slots
5181 * @new: new GEM buffer for the frontbuffer slots
5182 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005183 *
5184 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5185 * from @old and setting them in @new. Both @old and @new can be NULL.
5186 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005187void i915_gem_track_fb(struct drm_i915_gem_object *old,
5188 struct drm_i915_gem_object *new,
5189 unsigned frontbuffer_bits)
5190{
5191 if (old) {
5192 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5193 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5194 old->frontbuffer_bits &= ~frontbuffer_bits;
5195 }
5196
5197 if (new) {
5198 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5199 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5200 new->frontbuffer_bits |= frontbuffer_bits;
5201 }
5202}
5203
Ben Widawskya70a3142013-07-31 16:59:56 -07005204/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005205u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5206 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005207{
5208 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5209 struct i915_vma *vma;
5210
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005211 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005212
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005213 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005214 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005215 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5216 continue;
5217 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005218 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005219 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005220
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005221 WARN(1, "%s vma for this object not found.\n",
5222 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005223 return -1;
5224}
5225
Michel Thierry088e0df2015-08-07 17:40:17 +01005226u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5227 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005228{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005229 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5230 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskya70a3142013-07-31 16:59:56 -07005231 struct i915_vma *vma;
5232
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005233 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005234 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005235 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005236 return vma->node.start;
5237
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005238 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005239 return -1;
5240}
5241
5242bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5243 struct i915_address_space *vm)
5244{
5245 struct i915_vma *vma;
5246
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005247 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005248 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005249 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5250 continue;
5251 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5252 return true;
5253 }
5254
5255 return false;
5256}
5257
5258bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005259 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005260{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005261 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5262 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005263 struct i915_vma *vma;
5264
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005265 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005266 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005267 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005268 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005269 return true;
5270
5271 return false;
5272}
5273
5274bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5275{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005276 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005277
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005278 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005279 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005280 return true;
5281
5282 return false;
5283}
5284
5285unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5286 struct i915_address_space *vm)
5287{
5288 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5289 struct i915_vma *vma;
5290
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005291 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005292
5293 BUG_ON(list_empty(&o->vma_list));
5294
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005295 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005296 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005297 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5298 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005299 if (vma->vm == vm)
5300 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005301 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005302 return 0;
5303}
5304
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005305bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005306{
5307 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005308 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005309 if (vma->pin_count > 0)
5310 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005311
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005312 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005313}
Dave Gordonea702992015-07-09 19:29:02 +01005314
Dave Gordon033908a2015-12-10 18:51:23 +00005315/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5316struct page *
5317i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5318{
5319 struct page *page;
5320
5321 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005322 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005323 return NULL;
5324
5325 page = i915_gem_object_get_page(obj, n);
5326 set_page_dirty(page);
5327 return page;
5328}
5329
Dave Gordonea702992015-07-09 19:29:02 +01005330/* Allocate a new GEM object and fill it with the supplied data */
5331struct drm_i915_gem_object *
5332i915_gem_object_create_from_data(struct drm_device *dev,
5333 const void *data, size_t size)
5334{
5335 struct drm_i915_gem_object *obj;
5336 struct sg_table *sg;
5337 size_t bytes;
5338 int ret;
5339
5340 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5341 if (IS_ERR_OR_NULL(obj))
5342 return obj;
5343
5344 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5345 if (ret)
5346 goto fail;
5347
5348 ret = i915_gem_object_get_pages(obj);
5349 if (ret)
5350 goto fail;
5351
5352 i915_gem_object_pin_pages(obj);
5353 sg = obj->pages;
5354 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005355 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005356 i915_gem_object_unpin_pages(obj);
5357
5358 if (WARN_ON(bytes != size)) {
5359 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5360 ret = -EFAULT;
5361 goto fail;
5362 }
5363
5364 return obj;
5365
5366fail:
5367 drm_gem_object_unreference(&obj->base);
5368 return ERR_PTR(ret);
5369}