blob: 10832c05e96d81524e00bdac7d9fa9df1dcfa7c9 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
John Harrisonb6660d52014-11-24 18:49:30 +00001158 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001159
John Harrisonbf7dc5b2015-05-29 17:43:24 +01001160 return 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001161}
1162
Chris Wilson094f9a52013-09-25 17:34:55 +01001163static void fake_irq(unsigned long data)
1164{
1165 wake_up_process((struct task_struct *)data);
1166}
1167
1168static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001169 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001170{
1171 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1172}
1173
Daniel Vettereed29a52015-05-21 14:21:25 +02001174static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001175{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001176 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177
Daniel Vettereed29a52015-05-21 14:21:25 +02001178 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001179 return -EBUSY;
1180
1181 timeout = jiffies + 1;
1182 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001183 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001184 return 0;
1185
1186 if (time_after_eq(jiffies, timeout))
1187 break;
1188
1189 cpu_relax_lowlatency();
1190 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001191 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001192 return 0;
1193
1194 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001195}
1196
Chris Wilsonb3612372012-08-24 09:35:08 +01001197/**
John Harrison9c654812014-11-24 18:49:35 +00001198 * __i915_wait_request - wait until execution of request has finished
1199 * @req: duh!
1200 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001201 * @interruptible: do an interruptible wait (normally yes)
1202 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1203 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001204 * Note: It is of utmost importance that the passed in seqno and reset_counter
1205 * values have been read by the caller in an smp safe manner. Where read-side
1206 * locks are involved, it is sufficient to read the reset_counter before
1207 * unlocking the lock that protects the seqno. For lockless tricks, the
1208 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1209 * inserted.
1210 *
John Harrison9c654812014-11-24 18:49:35 +00001211 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001212 * errno with remaining time filled in timeout argument.
1213 */
John Harrison9c654812014-11-24 18:49:35 +00001214int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001215 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001216 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001217 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001218 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001219{
John Harrison9c654812014-11-24 18:49:35 +00001220 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001221 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001222 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001223 const bool irq_test_in_progress =
1224 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001225 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001226 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001227 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001228 int ret;
1229
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001230 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001231
Chris Wilsonb4716182015-04-27 13:41:17 +01001232 if (list_empty(&req->list))
1233 return 0;
1234
John Harrison1b5a4332014-11-24 18:49:42 +00001235 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001236 return 0;
1237
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001238 timeout_expire = timeout ?
1239 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
Chris Wilson2e1b8732015-04-27 13:41:22 +01001241 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001242 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson094f9a52013-09-25 17:34:55 +01001244 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001245 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001246 before = ktime_get_raw_ns();
Chris Wilson2def4ad2015-04-07 16:20:41 +01001247
1248 /* Optimistic spin for the next jiffie before touching IRQs */
1249 ret = __i915_spin_request(req);
1250 if (ret == 0)
1251 goto out;
1252
1253 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1254 ret = -ENODEV;
1255 goto out;
1256 }
1257
Chris Wilson094f9a52013-09-25 17:34:55 +01001258 for (;;) {
1259 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 prepare_to_wait(&ring->irq_queue, &wait,
1262 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001263
Daniel Vetterf69061b2012-12-06 09:01:42 +01001264 /* We need to check whether any gpu reset happened in between
1265 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001266 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1267 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1268 * is truely gone. */
1269 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1270 if (ret == 0)
1271 ret = -EAGAIN;
1272 break;
1273 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274
John Harrison1b5a4332014-11-24 18:49:42 +00001275 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 ret = 0;
1277 break;
1278 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001279
Chris Wilson094f9a52013-09-25 17:34:55 +01001280 if (interruptible && signal_pending(current)) {
1281 ret = -ERESTARTSYS;
1282 break;
1283 }
1284
Mika Kuoppala47e97662013-12-10 17:02:43 +02001285 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 ret = -ETIME;
1287 break;
1288 }
1289
1290 timer.function = NULL;
1291 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001292 unsigned long expire;
1293
Chris Wilson094f9a52013-09-25 17:34:55 +01001294 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001295 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001296 mod_timer(&timer, expire);
1297 }
1298
Chris Wilson5035c272013-10-04 09:58:46 +01001299 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001300
Chris Wilson094f9a52013-09-25 17:34:55 +01001301 if (timer.function) {
1302 del_singleshot_timer_sync(&timer);
1303 destroy_timer_on_stack(&timer);
1304 }
1305 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001306 if (!irq_test_in_progress)
1307 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001308
1309 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001310
Chris Wilson2def4ad2015-04-07 16:20:41 +01001311out:
1312 now = ktime_get_raw_ns();
1313 trace_i915_gem_request_wait_end(req);
1314
Chris Wilsonb3612372012-08-24 09:35:08 +01001315 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001316 s64 tres = *timeout - (now - before);
1317
1318 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001319
1320 /*
1321 * Apparently ktime isn't accurate enough and occasionally has a
1322 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1323 * things up to make the test happy. We allow up to 1 jiffy.
1324 *
1325 * This is a regrssion from the timespec->ktime conversion.
1326 */
1327 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1328 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001329 }
1330
Chris Wilson094f9a52013-09-25 17:34:55 +01001331 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001332}
1333
John Harrisonfcfa423c2015-05-29 17:44:12 +01001334int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1335 struct drm_file *file)
1336{
1337 struct drm_i915_private *dev_private;
1338 struct drm_i915_file_private *file_priv;
1339
1340 WARN_ON(!req || !file || req->file_priv);
1341
1342 if (!req || !file)
1343 return -EINVAL;
1344
1345 if (req->file_priv)
1346 return -EINVAL;
1347
1348 dev_private = req->ring->dev->dev_private;
1349 file_priv = file->driver_priv;
1350
1351 spin_lock(&file_priv->mm.lock);
1352 req->file_priv = file_priv;
1353 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1354 spin_unlock(&file_priv->mm.lock);
1355
1356 req->pid = get_pid(task_pid(current));
1357
1358 return 0;
1359}
1360
Chris Wilsonb4716182015-04-27 13:41:17 +01001361static inline void
1362i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1363{
1364 struct drm_i915_file_private *file_priv = request->file_priv;
1365
1366 if (!file_priv)
1367 return;
1368
1369 spin_lock(&file_priv->mm.lock);
1370 list_del(&request->client_list);
1371 request->file_priv = NULL;
1372 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001373
1374 put_pid(request->pid);
1375 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001376}
1377
1378static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1379{
1380 trace_i915_gem_request_retire(request);
1381
1382 /* We know the GPU must have read the request to have
1383 * sent us the seqno + interrupt, so use the position
1384 * of tail of the request to update the last known position
1385 * of the GPU head.
1386 *
1387 * Note this requires that we are always called in request
1388 * completion order.
1389 */
1390 request->ringbuf->last_retired_head = request->postfix;
1391
1392 list_del_init(&request->list);
1393 i915_gem_request_remove_from_client(request);
1394
Chris Wilsonb4716182015-04-27 13:41:17 +01001395 i915_gem_request_unreference(request);
1396}
1397
1398static void
1399__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1400{
1401 struct intel_engine_cs *engine = req->ring;
1402 struct drm_i915_gem_request *tmp;
1403
1404 lockdep_assert_held(&engine->dev->struct_mutex);
1405
1406 if (list_empty(&req->list))
1407 return;
1408
1409 do {
1410 tmp = list_first_entry(&engine->request_list,
1411 typeof(*tmp), list);
1412
1413 i915_gem_request_retire(tmp);
1414 } while (tmp != req);
1415
1416 WARN_ON(i915_verify_lists(engine->dev));
1417}
1418
Chris Wilsonb3612372012-08-24 09:35:08 +01001419/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001420 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001421 * request and object lists appropriately for that event.
1422 */
1423int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001424i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001425{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001426 struct drm_device *dev;
1427 struct drm_i915_private *dev_priv;
1428 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001429 int ret;
1430
Daniel Vettera4b3a572014-11-26 14:17:05 +01001431 BUG_ON(req == NULL);
1432
1433 dev = req->ring->dev;
1434 dev_priv = dev->dev_private;
1435 interruptible = dev_priv->mm.interruptible;
1436
Chris Wilsonb3612372012-08-24 09:35:08 +01001437 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Daniel Vetter33196de2012-11-14 17:14:05 +01001439 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001440 if (ret)
1441 return ret;
1442
Daniel Vettera4b3a572014-11-26 14:17:05 +01001443 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001444 if (ret)
1445 return ret;
1446
Chris Wilsonb4716182015-04-27 13:41:17 +01001447 ret = __i915_wait_request(req,
1448 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001449 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001450 if (ret)
1451 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001452
Chris Wilsonb4716182015-04-27 13:41:17 +01001453 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001454 return 0;
1455}
1456
Chris Wilsonb3612372012-08-24 09:35:08 +01001457/**
1458 * Ensures that all rendering to the object has completed and the object is
1459 * safe to unbind from the GTT or access from the CPU.
1460 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001461int
Chris Wilsonb3612372012-08-24 09:35:08 +01001462i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1463 bool readonly)
1464{
Chris Wilsonb4716182015-04-27 13:41:17 +01001465 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001466
Chris Wilsonb4716182015-04-27 13:41:17 +01001467 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001468 return 0;
1469
Chris Wilsonb4716182015-04-27 13:41:17 +01001470 if (readonly) {
1471 if (obj->last_write_req != NULL) {
1472 ret = i915_wait_request(obj->last_write_req);
1473 if (ret)
1474 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001475
Chris Wilsonb4716182015-04-27 13:41:17 +01001476 i = obj->last_write_req->ring->id;
1477 if (obj->last_read_req[i] == obj->last_write_req)
1478 i915_gem_object_retire__read(obj, i);
1479 else
1480 i915_gem_object_retire__write(obj);
1481 }
1482 } else {
1483 for (i = 0; i < I915_NUM_RINGS; i++) {
1484 if (obj->last_read_req[i] == NULL)
1485 continue;
1486
1487 ret = i915_wait_request(obj->last_read_req[i]);
1488 if (ret)
1489 return ret;
1490
1491 i915_gem_object_retire__read(obj, i);
1492 }
1493 RQ_BUG_ON(obj->active);
1494 }
1495
1496 return 0;
1497}
1498
1499static void
1500i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1501 struct drm_i915_gem_request *req)
1502{
1503 int ring = req->ring->id;
1504
1505 if (obj->last_read_req[ring] == req)
1506 i915_gem_object_retire__read(obj, ring);
1507 else if (obj->last_write_req == req)
1508 i915_gem_object_retire__write(obj);
1509
1510 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001511}
1512
Chris Wilson3236f572012-08-24 09:35:09 +01001513/* A nonblocking variant of the above wait. This is a highly dangerous routine
1514 * as the object state may change during this call.
1515 */
1516static __must_check int
1517i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001518 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001519 bool readonly)
1520{
1521 struct drm_device *dev = obj->base.dev;
1522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001523 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001524 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001525 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001526
1527 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1528 BUG_ON(!dev_priv->mm.interruptible);
1529
Chris Wilsonb4716182015-04-27 13:41:17 +01001530 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001531 return 0;
1532
Daniel Vetter33196de2012-11-14 17:14:05 +01001533 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001534 if (ret)
1535 return ret;
1536
Daniel Vetterf69061b2012-12-06 09:01:42 +01001537 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001538
Chris Wilsonb4716182015-04-27 13:41:17 +01001539 if (readonly) {
1540 struct drm_i915_gem_request *req;
1541
1542 req = obj->last_write_req;
1543 if (req == NULL)
1544 return 0;
1545
1546 ret = i915_gem_check_olr(req);
1547 if (ret)
1548 goto err;
1549
1550 requests[n++] = i915_gem_request_reference(req);
1551 } else {
1552 for (i = 0; i < I915_NUM_RINGS; i++) {
1553 struct drm_i915_gem_request *req;
1554
1555 req = obj->last_read_req[i];
1556 if (req == NULL)
1557 continue;
1558
1559 ret = i915_gem_check_olr(req);
1560 if (ret)
1561 goto err;
1562
1563 requests[n++] = i915_gem_request_reference(req);
1564 }
1565 }
1566
1567 mutex_unlock(&dev->struct_mutex);
1568 for (i = 0; ret == 0 && i < n; i++)
1569 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001570 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001571 mutex_lock(&dev->struct_mutex);
1572
1573err:
1574 for (i = 0; i < n; i++) {
1575 if (ret == 0)
1576 i915_gem_object_retire_request(obj, requests[i]);
1577 i915_gem_request_unreference(requests[i]);
1578 }
1579
1580 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001581}
1582
Chris Wilson2e1b8732015-04-27 13:41:22 +01001583static struct intel_rps_client *to_rps_client(struct drm_file *file)
1584{
1585 struct drm_i915_file_private *fpriv = file->driver_priv;
1586 return &fpriv->rps;
1587}
1588
Eric Anholt673a3942008-07-30 12:06:12 -07001589/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001590 * Called when user space prepares to use an object with the CPU, either
1591 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001592 */
1593int
1594i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001595 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001596{
1597 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001598 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 uint32_t read_domains = args->read_domains;
1600 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001601 int ret;
1602
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001604 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001605 return -EINVAL;
1606
Chris Wilson21d509e2009-06-06 09:46:02 +01001607 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001608 return -EINVAL;
1609
1610 /* Having something in the write domain implies it's in the read
1611 * domain, and only that read domain. Enforce that in the request.
1612 */
1613 if (write_domain != 0 && read_domains != write_domain)
1614 return -EINVAL;
1615
Chris Wilson76c1dec2010-09-25 11:22:51 +01001616 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001617 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001618 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001619
Chris Wilson05394f32010-11-08 19:18:58 +00001620 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001621 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001622 ret = -ENOENT;
1623 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001624 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001625
Chris Wilson3236f572012-08-24 09:35:09 +01001626 /* Try to flush the object off the GPU without holding the lock.
1627 * We will repeat the flush holding the lock in the normal manner
1628 * to catch cases where we are gazumped.
1629 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001630 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001631 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001632 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001633 if (ret)
1634 goto unref;
1635
Chris Wilson43566de2015-01-02 16:29:29 +05301636 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001637 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301638 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001639 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001640
Chris Wilson3236f572012-08-24 09:35:09 +01001641unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001642 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001644 mutex_unlock(&dev->struct_mutex);
1645 return ret;
1646}
1647
1648/**
1649 * Called when user space has done writes to this buffer
1650 */
1651int
1652i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001653 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001654{
1655 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001656 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001657 int ret = 0;
1658
Chris Wilson76c1dec2010-09-25 11:22:51 +01001659 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001660 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001661 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001662
Chris Wilson05394f32010-11-08 19:18:58 +00001663 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001664 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001665 ret = -ENOENT;
1666 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001667 }
1668
Eric Anholt673a3942008-07-30 12:06:12 -07001669 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001670 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001671 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001672
Chris Wilson05394f32010-11-08 19:18:58 +00001673 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001674unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001675 mutex_unlock(&dev->struct_mutex);
1676 return ret;
1677}
1678
1679/**
1680 * Maps the contents of an object, returning the address it is mapped
1681 * into.
1682 *
1683 * While the mapping holds a reference on the contents of the object, it doesn't
1684 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001685 *
1686 * IMPORTANT:
1687 *
1688 * DRM driver writers who look a this function as an example for how to do GEM
1689 * mmap support, please don't implement mmap support like here. The modern way
1690 * to implement DRM mmap support is with an mmap offset ioctl (like
1691 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1692 * That way debug tooling like valgrind will understand what's going on, hiding
1693 * the mmap call in a driver private ioctl will break that. The i915 driver only
1694 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001695 */
1696int
1697i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001699{
1700 struct drm_i915_gem_mmap *args = data;
1701 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001702 unsigned long addr;
1703
Akash Goel1816f922015-01-02 16:29:30 +05301704 if (args->flags & ~(I915_MMAP_WC))
1705 return -EINVAL;
1706
1707 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1708 return -ENODEV;
1709
Chris Wilson05394f32010-11-08 19:18:58 +00001710 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001711 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001712 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001713
Daniel Vetter1286ff72012-05-10 15:25:09 +02001714 /* prime objects have no backing filp to GEM mmap
1715 * pages from.
1716 */
1717 if (!obj->filp) {
1718 drm_gem_object_unreference_unlocked(obj);
1719 return -EINVAL;
1720 }
1721
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001722 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001723 PROT_READ | PROT_WRITE, MAP_SHARED,
1724 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301725 if (args->flags & I915_MMAP_WC) {
1726 struct mm_struct *mm = current->mm;
1727 struct vm_area_struct *vma;
1728
1729 down_write(&mm->mmap_sem);
1730 vma = find_vma(mm, addr);
1731 if (vma)
1732 vma->vm_page_prot =
1733 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1734 else
1735 addr = -ENOMEM;
1736 up_write(&mm->mmap_sem);
1737 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001738 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001739 if (IS_ERR((void *)addr))
1740 return addr;
1741
1742 args->addr_ptr = (uint64_t) addr;
1743
1744 return 0;
1745}
1746
Jesse Barnesde151cf2008-11-12 10:03:55 -08001747/**
1748 * i915_gem_fault - fault a page into the GTT
1749 * vma: VMA in question
1750 * vmf: fault info
1751 *
1752 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1753 * from userspace. The fault handler takes care of binding the object to
1754 * the GTT (if needed), allocating and programming a fence register (again,
1755 * only if needed based on whether the old reg is still valid or the object
1756 * is tiled) and inserting a new PTE into the faulting process.
1757 *
1758 * Note that the faulting process may involve evicting existing objects
1759 * from the GTT and/or fence registers to make room. So performance may
1760 * suffer if the GTT working set is large or there are few fence registers
1761 * left.
1762 */
1763int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1764{
Chris Wilson05394f32010-11-08 19:18:58 +00001765 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1766 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001767 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001768 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769 pgoff_t page_offset;
1770 unsigned long pfn;
1771 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001772 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773
Paulo Zanonif65c9162013-11-27 18:20:34 -02001774 intel_runtime_pm_get(dev_priv);
1775
Jesse Barnesde151cf2008-11-12 10:03:55 -08001776 /* We don't use vmf->pgoff since that has the fake offset */
1777 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1778 PAGE_SHIFT;
1779
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001780 ret = i915_mutex_lock_interruptible(dev);
1781 if (ret)
1782 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001783
Chris Wilsondb53a302011-02-03 11:57:46 +00001784 trace_i915_gem_object_fault(obj, page_offset, true, write);
1785
Chris Wilson6e4930f2014-02-07 18:37:06 -02001786 /* Try to flush the object off the GPU first without holding the lock.
1787 * Upon reacquiring the lock, we will perform our sanity checks and then
1788 * repeat the flush holding the lock in the normal manner to catch cases
1789 * where we are gazumped.
1790 */
1791 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1792 if (ret)
1793 goto unlock;
1794
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001795 /* Access to snoopable pages through the GTT is incoherent. */
1796 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001797 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001798 goto unlock;
1799 }
1800
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001801 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001802 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1803 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001804 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001805
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001806 memset(&view, 0, sizeof(view));
1807 view.type = I915_GGTT_VIEW_PARTIAL;
1808 view.params.partial.offset = rounddown(page_offset, chunk_size);
1809 view.params.partial.size =
1810 min_t(unsigned int,
1811 chunk_size,
1812 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1813 view.params.partial.offset);
1814 }
1815
1816 /* Now pin it into the GTT if needed */
1817 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001818 if (ret)
1819 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001820
Chris Wilsonc9839302012-11-20 10:45:17 +00001821 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1822 if (ret)
1823 goto unpin;
1824
1825 ret = i915_gem_object_get_fence(obj);
1826 if (ret)
1827 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001828
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001829 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001830 pfn = dev_priv->gtt.mappable_base +
1831 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001832 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001833
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001834 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1835 /* Overriding existing pages in partial view does not cause
1836 * us any trouble as TLBs are still valid because the fault
1837 * is due to userspace losing part of the mapping or never
1838 * having accessed it before (at this partials' range).
1839 */
1840 unsigned long base = vma->vm_start +
1841 (view.params.partial.offset << PAGE_SHIFT);
1842 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001843
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001844 for (i = 0; i < view.params.partial.size; i++) {
1845 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001846 if (ret)
1847 break;
1848 }
1849
1850 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 } else {
1852 if (!obj->fault_mappable) {
1853 unsigned long size = min_t(unsigned long,
1854 vma->vm_end - vma->vm_start,
1855 obj->base.size);
1856 int i;
1857
1858 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1859 ret = vm_insert_pfn(vma,
1860 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1861 pfn + i);
1862 if (ret)
1863 break;
1864 }
1865
1866 obj->fault_mappable = true;
1867 } else
1868 ret = vm_insert_pfn(vma,
1869 (unsigned long)vmf->virtual_address,
1870 pfn + page_offset);
1871 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001872unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001873 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001874unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001875 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001876out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001878 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001879 /*
1880 * We eat errors when the gpu is terminally wedged to avoid
1881 * userspace unduly crashing (gl has no provisions for mmaps to
1882 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1883 * and so needs to be reported.
1884 */
1885 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001886 ret = VM_FAULT_SIGBUS;
1887 break;
1888 }
Chris Wilson045e7692010-11-07 09:18:22 +00001889 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001890 /*
1891 * EAGAIN means the gpu is hung and we'll wait for the error
1892 * handler to reset everything when re-faulting in
1893 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001894 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001895 case 0:
1896 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001897 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001898 case -EBUSY:
1899 /*
1900 * EBUSY is ok: this just means that another thread
1901 * already did the job.
1902 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001903 ret = VM_FAULT_NOPAGE;
1904 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001906 ret = VM_FAULT_OOM;
1907 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001908 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001909 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001910 ret = VM_FAULT_SIGBUS;
1911 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001912 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001913 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001914 ret = VM_FAULT_SIGBUS;
1915 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001916 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001917
1918 intel_runtime_pm_put(dev_priv);
1919 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001920}
1921
1922/**
Chris Wilson901782b2009-07-10 08:18:50 +01001923 * i915_gem_release_mmap - remove physical page mappings
1924 * @obj: obj in question
1925 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001926 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001927 * relinquish ownership of the pages back to the system.
1928 *
1929 * It is vital that we remove the page mapping if we have mapped a tiled
1930 * object through the GTT and then lose the fence register due to
1931 * resource pressure. Similarly if the object has been moved out of the
1932 * aperture, than pages mapped into userspace must be revoked. Removing the
1933 * mapping will then trigger a page fault on the next user access, allowing
1934 * fixup by i915_gem_fault().
1935 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001936void
Chris Wilson05394f32010-11-08 19:18:58 +00001937i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001938{
Chris Wilson6299f992010-11-24 12:23:44 +00001939 if (!obj->fault_mappable)
1940 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001941
David Herrmann6796cb12014-01-03 14:24:19 +01001942 drm_vma_node_unmap(&obj->base.vma_node,
1943 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001944 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001945}
1946
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001947void
1948i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1949{
1950 struct drm_i915_gem_object *obj;
1951
1952 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1953 i915_gem_release_mmap(obj);
1954}
1955
Imre Deak0fa87792013-01-07 21:47:35 +02001956uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001957i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001958{
Chris Wilsone28f8712011-07-18 13:11:49 -07001959 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001960
1961 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001962 tiling_mode == I915_TILING_NONE)
1963 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001964
1965 /* Previous chips need a power-of-two fence region when tiling */
1966 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001967 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001968 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001969 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001970
Chris Wilsone28f8712011-07-18 13:11:49 -07001971 while (gtt_size < size)
1972 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001973
Chris Wilsone28f8712011-07-18 13:11:49 -07001974 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001975}
1976
Jesse Barnesde151cf2008-11-12 10:03:55 -08001977/**
1978 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1979 * @obj: object to check
1980 *
1981 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001982 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001983 */
Imre Deakd865110c2013-01-07 21:47:33 +02001984uint32_t
1985i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1986 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001987{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001988 /*
1989 * Minimum alignment is 4k (GTT page size), but might be greater
1990 * if a fence register is needed for the object.
1991 */
Imre Deakd865110c2013-01-07 21:47:33 +02001992 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001993 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994 return 4096;
1995
1996 /*
1997 * Previous chips need to be aligned to the size of the smallest
1998 * fence register that can contain the object.
1999 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002000 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002001}
2002
Chris Wilsond8cb5082012-08-11 15:41:03 +01002003static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2004{
2005 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2006 int ret;
2007
David Herrmann0de23972013-07-24 21:07:52 +02002008 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002009 return 0;
2010
Daniel Vetterda494d72012-12-20 15:11:16 +01002011 dev_priv->mm.shrinker_no_lock_stealing = true;
2012
Chris Wilsond8cb5082012-08-11 15:41:03 +01002013 ret = drm_gem_create_mmap_offset(&obj->base);
2014 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002015 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002016
2017 /* Badly fragmented mmap space? The only way we can recover
2018 * space is by destroying unwanted objects. We can't randomly release
2019 * mmap_offsets as userspace expects them to be persistent for the
2020 * lifetime of the objects. The closest we can is to release the
2021 * offsets on purgeable objects by truncating it and marking it purged,
2022 * which prevents userspace from ever using that object again.
2023 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002024 i915_gem_shrink(dev_priv,
2025 obj->base.size >> PAGE_SHIFT,
2026 I915_SHRINK_BOUND |
2027 I915_SHRINK_UNBOUND |
2028 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002029 ret = drm_gem_create_mmap_offset(&obj->base);
2030 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002031 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002032
2033 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002034 ret = drm_gem_create_mmap_offset(&obj->base);
2035out:
2036 dev_priv->mm.shrinker_no_lock_stealing = false;
2037
2038 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002039}
2040
2041static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2042{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002043 drm_gem_free_mmap_offset(&obj->base);
2044}
2045
Dave Airlieda6b51d2014-12-24 13:11:17 +10002046int
Dave Airlieff72145b2011-02-07 12:16:14 +10002047i915_gem_mmap_gtt(struct drm_file *file,
2048 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002049 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002050 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051{
Chris Wilson05394f32010-11-08 19:18:58 +00002052 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002053 int ret;
2054
Chris Wilson76c1dec2010-09-25 11:22:51 +01002055 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002056 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002057 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002058
Dave Airlieff72145b2011-02-07 12:16:14 +10002059 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002060 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002061 ret = -ENOENT;
2062 goto unlock;
2063 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002064
Chris Wilson05394f32010-11-08 19:18:58 +00002065 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002066 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002067 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002068 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002069 }
2070
Chris Wilsond8cb5082012-08-11 15:41:03 +01002071 ret = i915_gem_object_create_mmap_offset(obj);
2072 if (ret)
2073 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074
David Herrmann0de23972013-07-24 21:07:52 +02002075 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002076
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002077out:
Chris Wilson05394f32010-11-08 19:18:58 +00002078 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002079unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002081 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002082}
2083
Dave Airlieff72145b2011-02-07 12:16:14 +10002084/**
2085 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2086 * @dev: DRM device
2087 * @data: GTT mapping ioctl data
2088 * @file: GEM object info
2089 *
2090 * Simply returns the fake offset to userspace so it can mmap it.
2091 * The mmap call will end up in drm_gem_mmap(), which will set things
2092 * up so we can get faults in the handler above.
2093 *
2094 * The fault handler will take care of binding the object into the GTT
2095 * (since it may have been evicted to make room for something), allocating
2096 * a fence register, and mapping the appropriate aperture address into
2097 * userspace.
2098 */
2099int
2100i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2101 struct drm_file *file)
2102{
2103 struct drm_i915_gem_mmap_gtt *args = data;
2104
Dave Airlieda6b51d2014-12-24 13:11:17 +10002105 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002106}
2107
Daniel Vetter225067e2012-08-20 10:23:20 +02002108/* Immediately discard the backing storage */
2109static void
2110i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002112 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002113
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002114 if (obj->base.filp == NULL)
2115 return;
2116
Daniel Vetter225067e2012-08-20 10:23:20 +02002117 /* Our goal here is to return as much of the memory as
2118 * is possible back to the system as we are called from OOM.
2119 * To do this we must instruct the shmfs to drop all of its
2120 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002121 */
Chris Wilson55372522014-03-25 13:23:06 +00002122 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002123 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002124}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002125
Chris Wilson55372522014-03-25 13:23:06 +00002126/* Try to discard unwanted pages */
2127static void
2128i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002129{
Chris Wilson55372522014-03-25 13:23:06 +00002130 struct address_space *mapping;
2131
2132 switch (obj->madv) {
2133 case I915_MADV_DONTNEED:
2134 i915_gem_object_truncate(obj);
2135 case __I915_MADV_PURGED:
2136 return;
2137 }
2138
2139 if (obj->base.filp == NULL)
2140 return;
2141
2142 mapping = file_inode(obj->base.filp)->i_mapping,
2143 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002144}
2145
Chris Wilson5cdf5882010-09-27 15:51:07 +01002146static void
Chris Wilson05394f32010-11-08 19:18:58 +00002147i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002148{
Imre Deak90797e62013-02-18 19:28:03 +02002149 struct sg_page_iter sg_iter;
2150 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002151
Chris Wilson05394f32010-11-08 19:18:58 +00002152 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002153
Chris Wilson6c085a72012-08-20 11:40:46 +02002154 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2155 if (ret) {
2156 /* In the event of a disaster, abandon all caches and
2157 * hope for the best.
2158 */
2159 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002160 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002161 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2162 }
2163
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002164 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002165 i915_gem_object_save_bit_17_swizzle(obj);
2166
Chris Wilson05394f32010-11-08 19:18:58 +00002167 if (obj->madv == I915_MADV_DONTNEED)
2168 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002169
Imre Deak90797e62013-02-18 19:28:03 +02002170 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002171 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002172
Chris Wilson05394f32010-11-08 19:18:58 +00002173 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002174 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002175
Chris Wilson05394f32010-11-08 19:18:58 +00002176 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002177 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002178
Chris Wilson9da3da62012-06-01 15:20:22 +01002179 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002180 }
Chris Wilson05394f32010-11-08 19:18:58 +00002181 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002182
Chris Wilson9da3da62012-06-01 15:20:22 +01002183 sg_free_table(obj->pages);
2184 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002185}
2186
Chris Wilsondd624af2013-01-15 12:39:35 +00002187int
Chris Wilson37e680a2012-06-07 15:38:42 +01002188i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2189{
2190 const struct drm_i915_gem_object_ops *ops = obj->ops;
2191
Chris Wilson2f745ad2012-09-04 21:02:58 +01002192 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002193 return 0;
2194
Chris Wilsona5570172012-09-04 21:02:54 +01002195 if (obj->pages_pin_count)
2196 return -EBUSY;
2197
Ben Widawsky98438772013-07-31 17:00:12 -07002198 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002199
Chris Wilsona2165e32012-12-03 11:49:00 +00002200 /* ->put_pages might need to allocate memory for the bit17 swizzle
2201 * array, hence protect them from being reaped by removing them from gtt
2202 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002203 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002204
Chris Wilson37e680a2012-06-07 15:38:42 +01002205 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002206 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002207
Chris Wilson55372522014-03-25 13:23:06 +00002208 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002209
2210 return 0;
2211}
2212
Chris Wilson37e680a2012-06-07 15:38:42 +01002213static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002214i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002215{
Chris Wilson6c085a72012-08-20 11:40:46 +02002216 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002217 int page_count, i;
2218 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002219 struct sg_table *st;
2220 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002221 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002222 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002223 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002224 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002225
Chris Wilson6c085a72012-08-20 11:40:46 +02002226 /* Assert that the object is not currently in any GPU domain. As it
2227 * wasn't in the GTT, there shouldn't be any way it could have been in
2228 * a GPU cache
2229 */
2230 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2231 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2232
Chris Wilson9da3da62012-06-01 15:20:22 +01002233 st = kmalloc(sizeof(*st), GFP_KERNEL);
2234 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002235 return -ENOMEM;
2236
Chris Wilson9da3da62012-06-01 15:20:22 +01002237 page_count = obj->base.size / PAGE_SIZE;
2238 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002239 kfree(st);
2240 return -ENOMEM;
2241 }
2242
2243 /* Get the list of pages out of our struct file. They'll be pinned
2244 * at this point until we release them.
2245 *
2246 * Fail silently without starting the shrinker
2247 */
Al Viro496ad9a2013-01-23 17:07:38 -05002248 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002249 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002250 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002251 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002252 sg = st->sgl;
2253 st->nents = 0;
2254 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002255 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2256 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002257 i915_gem_shrink(dev_priv,
2258 page_count,
2259 I915_SHRINK_BOUND |
2260 I915_SHRINK_UNBOUND |
2261 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002262 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2263 }
2264 if (IS_ERR(page)) {
2265 /* We've tried hard to allocate the memory by reaping
2266 * our own buffer, now let the real VM do its job and
2267 * go down in flames if truly OOM.
2268 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002269 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002270 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002271 if (IS_ERR(page))
2272 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002273 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002274#ifdef CONFIG_SWIOTLB
2275 if (swiotlb_nr_tbl()) {
2276 st->nents++;
2277 sg_set_page(sg, page, PAGE_SIZE, 0);
2278 sg = sg_next(sg);
2279 continue;
2280 }
2281#endif
Imre Deak90797e62013-02-18 19:28:03 +02002282 if (!i || page_to_pfn(page) != last_pfn + 1) {
2283 if (i)
2284 sg = sg_next(sg);
2285 st->nents++;
2286 sg_set_page(sg, page, PAGE_SIZE, 0);
2287 } else {
2288 sg->length += PAGE_SIZE;
2289 }
2290 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002291
2292 /* Check that the i965g/gm workaround works. */
2293 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002294 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002295#ifdef CONFIG_SWIOTLB
2296 if (!swiotlb_nr_tbl())
2297#endif
2298 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002299 obj->pages = st;
2300
Eric Anholt673a3942008-07-30 12:06:12 -07002301 if (i915_gem_object_needs_bit17_swizzle(obj))
2302 i915_gem_object_do_bit_17_swizzle(obj);
2303
Daniel Vetter656bfa32014-11-20 09:26:30 +01002304 if (obj->tiling_mode != I915_TILING_NONE &&
2305 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2306 i915_gem_object_pin_pages(obj);
2307
Eric Anholt673a3942008-07-30 12:06:12 -07002308 return 0;
2309
2310err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002311 sg_mark_end(sg);
2312 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002313 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002314 sg_free_table(st);
2315 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002316
2317 /* shmemfs first checks if there is enough memory to allocate the page
2318 * and reports ENOSPC should there be insufficient, along with the usual
2319 * ENOMEM for a genuine allocation failure.
2320 *
2321 * We use ENOSPC in our driver to mean that we have run out of aperture
2322 * space and so want to translate the error from shmemfs back to our
2323 * usual understanding of ENOMEM.
2324 */
2325 if (PTR_ERR(page) == -ENOSPC)
2326 return -ENOMEM;
2327 else
2328 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002329}
2330
Chris Wilson37e680a2012-06-07 15:38:42 +01002331/* Ensure that the associated pages are gathered from the backing storage
2332 * and pinned into our object. i915_gem_object_get_pages() may be called
2333 * multiple times before they are released by a single call to
2334 * i915_gem_object_put_pages() - once the pages are no longer referenced
2335 * either as a result of memory pressure (reaping pages under the shrinker)
2336 * or as the object is itself released.
2337 */
2338int
2339i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2340{
2341 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2342 const struct drm_i915_gem_object_ops *ops = obj->ops;
2343 int ret;
2344
Chris Wilson2f745ad2012-09-04 21:02:58 +01002345 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002346 return 0;
2347
Chris Wilson43e28f02013-01-08 10:53:09 +00002348 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002349 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002350 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002351 }
2352
Chris Wilsona5570172012-09-04 21:02:54 +01002353 BUG_ON(obj->pages_pin_count);
2354
Chris Wilson37e680a2012-06-07 15:38:42 +01002355 ret = ops->get_pages(obj);
2356 if (ret)
2357 return ret;
2358
Ben Widawsky35c20a62013-05-31 11:28:48 -07002359 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002360
2361 obj->get_page.sg = obj->pages->sgl;
2362 obj->get_page.last = 0;
2363
Chris Wilson37e680a2012-06-07 15:38:42 +01002364 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002365}
2366
Ben Widawskye2d05a82013-09-24 09:57:58 -07002367void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002368 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002369{
Chris Wilsonb4716182015-04-27 13:41:17 +01002370 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002371 struct intel_engine_cs *ring;
2372
2373 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002374
2375 /* Add a reference if we're newly entering the active list. */
2376 if (obj->active == 0)
2377 drm_gem_object_reference(&obj->base);
2378 obj->active |= intel_ring_flag(ring);
2379
2380 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002381 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002382
Ben Widawskye2d05a82013-09-24 09:57:58 -07002383 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002384}
2385
Chris Wilsoncaea7472010-11-12 13:53:37 +00002386static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002387i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2388{
2389 RQ_BUG_ON(obj->last_write_req == NULL);
2390 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2391
2392 i915_gem_request_assign(&obj->last_write_req, NULL);
2393 intel_fb_obj_flush(obj, true);
2394}
2395
2396static void
2397i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002398{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002399 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002400
Chris Wilsonb4716182015-04-27 13:41:17 +01002401 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2402 RQ_BUG_ON(!(obj->active & (1 << ring)));
2403
2404 list_del_init(&obj->ring_list[ring]);
2405 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2406
2407 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2408 i915_gem_object_retire__write(obj);
2409
2410 obj->active &= ~(1 << ring);
2411 if (obj->active)
2412 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002413
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002414 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2415 if (!list_empty(&vma->mm_list))
2416 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002417 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002418
John Harrison97b2a6a2014-11-24 18:49:26 +00002419 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002420 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002421}
2422
Chris Wilson9d7730912012-11-27 16:22:52 +00002423static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002424i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002425{
Chris Wilson9d7730912012-11-27 16:22:52 +00002426 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002427 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002428 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002429
Chris Wilson107f27a52012-12-10 13:56:17 +02002430 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002431 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002432 ret = intel_ring_idle(ring);
2433 if (ret)
2434 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002435 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002436 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002437
2438 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002439 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002440 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002441
Ben Widawskyebc348b2014-04-29 14:52:28 -07002442 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2443 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002444 }
2445
2446 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002447}
2448
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002449int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2450{
2451 struct drm_i915_private *dev_priv = dev->dev_private;
2452 int ret;
2453
2454 if (seqno == 0)
2455 return -EINVAL;
2456
2457 /* HWS page needs to be set less than what we
2458 * will inject to ring
2459 */
2460 ret = i915_gem_init_seqno(dev, seqno - 1);
2461 if (ret)
2462 return ret;
2463
2464 /* Carefully set the last_seqno value so that wrap
2465 * detection still works
2466 */
2467 dev_priv->next_seqno = seqno;
2468 dev_priv->last_seqno = seqno - 1;
2469 if (dev_priv->last_seqno == 0)
2470 dev_priv->last_seqno--;
2471
2472 return 0;
2473}
2474
Chris Wilson9d7730912012-11-27 16:22:52 +00002475int
2476i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002477{
Chris Wilson9d7730912012-11-27 16:22:52 +00002478 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002479
Chris Wilson9d7730912012-11-27 16:22:52 +00002480 /* reserve 0 for non-seqno */
2481 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002482 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002483 if (ret)
2484 return ret;
2485
2486 dev_priv->next_seqno = 1;
2487 }
2488
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002489 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002490 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002491}
2492
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002493/*
2494 * NB: This function is not allowed to fail. Doing so would mean the the
2495 * request is not being tracked for completion but the work itself is
2496 * going to happen on the hardware. This would be a Bad Thing(tm).
2497 */
John Harrison75289872015-05-29 17:43:49 +01002498void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002499 struct drm_i915_gem_object *obj,
2500 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002501{
John Harrison75289872015-05-29 17:43:49 +01002502 struct intel_engine_cs *ring;
2503 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002504 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002505 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002506 int ret;
2507
Oscar Mateo48e29f52014-07-24 17:04:29 +01002508 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002509 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002510
John Harrison75289872015-05-29 17:43:49 +01002511 ring = request->ring;
2512 dev_priv = ring->dev->dev_private;
2513 ringbuf = request->ringbuf;
2514
John Harrison29b1b412015-06-18 13:10:09 +01002515 /*
2516 * To ensure that this call will not fail, space for its emissions
2517 * should already have been reserved in the ring buffer. Let the ring
2518 * know that it is time to use that space up.
2519 */
2520 intel_ring_reserved_space_use(ringbuf);
2521
Oscar Mateo48e29f52014-07-24 17:04:29 +01002522 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002523 /*
2524 * Emit any outstanding flushes - execbuf can fail to emit the flush
2525 * after having emitted the batchbuffer command. Hence we need to fix
2526 * things up similar to emitting the lazy request. The difference here
2527 * is that the flush _must_ happen before the next request, no matter
2528 * what.
2529 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002530 if (flush_caches) {
2531 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002532 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002533 else
John Harrison4866d722015-05-29 17:43:55 +01002534 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002535 /* Not allowed to fail! */
2536 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2537 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002538
Chris Wilsona71d8d92012-02-15 11:25:36 +00002539 /* Record the position of the start of the request so that
2540 * should we detect the updated seqno part-way through the
2541 * GPU processing the request, we never over-estimate the
2542 * position of the head.
2543 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002544 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002545
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002546 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002547 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002548 else {
John Harrisonee044a82015-05-29 17:44:00 +01002549 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002550
2551 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002552 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002553 /* Not allowed to fail! */
2554 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002555
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002556 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002557
2558 /* Whilst this request exists, batch_obj will be on the
2559 * active_list, and so will hold the active reference. Only when this
2560 * request is retired will the the batch_obj be moved onto the
2561 * inactive_list and lose its active reference. Hence we do not need
2562 * to explicitly hold another reference here.
2563 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002564 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002565
Eric Anholt673a3942008-07-30 12:06:12 -07002566 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002567 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002568
John Harrison74328ee2014-11-24 18:49:38 +00002569 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002570
Daniel Vetter87255482014-11-19 20:36:48 +01002571 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002572
Daniel Vetter87255482014-11-19 20:36:48 +01002573 queue_delayed_work(dev_priv->wq,
2574 &dev_priv->mm.retire_work,
2575 round_jiffies_up_relative(HZ));
2576 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002577
John Harrison29b1b412015-06-18 13:10:09 +01002578 /* Sanity check that the reserved size was large enough. */
2579 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002580}
2581
Mika Kuoppala939fd762014-01-30 19:04:44 +02002582static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002583 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002584{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002585 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002586
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002587 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2588
2589 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002590 return true;
2591
Chris Wilson676fa572014-12-24 08:13:39 -08002592 if (ctx->hang_stats.ban_period_seconds &&
2593 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002594 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002595 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002596 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002597 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2598 if (i915_stop_ring_allow_warn(dev_priv))
2599 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002600 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002601 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002602 }
2603
2604 return false;
2605}
2606
Mika Kuoppala939fd762014-01-30 19:04:44 +02002607static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002608 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002609 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002610{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002611 struct i915_ctx_hang_stats *hs;
2612
2613 if (WARN_ON(!ctx))
2614 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002615
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002616 hs = &ctx->hang_stats;
2617
2618 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002619 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002620 hs->batch_active++;
2621 hs->guilty_ts = get_seconds();
2622 } else {
2623 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002624 }
2625}
2626
John Harrisonabfe2622014-11-24 18:49:24 +00002627void i915_gem_request_free(struct kref *req_ref)
2628{
2629 struct drm_i915_gem_request *req = container_of(req_ref,
2630 typeof(*req), ref);
2631 struct intel_context *ctx = req->ctx;
2632
John Harrisonfcfa423c2015-05-29 17:44:12 +01002633 if (req->file_priv)
2634 i915_gem_request_remove_from_client(req);
2635
Thomas Daniel0794aed2014-11-25 10:39:25 +00002636 if (ctx) {
2637 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002638 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002639
Thomas Daniel0794aed2014-11-25 10:39:25 +00002640 if (ctx != ring->default_context)
2641 intel_lr_context_unpin(ring, ctx);
2642 }
John Harrisonabfe2622014-11-24 18:49:24 +00002643
Oscar Mateodcb4c122014-11-13 10:28:10 +00002644 i915_gem_context_unreference(ctx);
2645 }
John Harrisonabfe2622014-11-24 18:49:24 +00002646
Chris Wilsonefab6d82015-04-07 16:20:57 +01002647 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002648}
2649
John Harrison6689cb22015-03-19 12:30:08 +00002650int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002651 struct intel_context *ctx,
2652 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002653{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002654 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002656 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002657
John Harrison217e46b2015-05-29 17:43:29 +01002658 if (!req_out)
2659 return -EINVAL;
2660
John Harrisonbccca492015-05-29 17:44:11 +01002661 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002662
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2664 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002665 return -ENOMEM;
2666
Daniel Vettereed29a52015-05-21 14:21:25 +02002667 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002668 if (ret)
2669 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002670
John Harrison40e895c2015-05-29 17:43:26 +01002671 kref_init(&req->ref);
2672 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002673 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002674 req->ctx = ctx;
2675 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002676
2677 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002678 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002679 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002680 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002681 if (ret) {
2682 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002683 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002684 }
John Harrison6689cb22015-03-19 12:30:08 +00002685
John Harrison29b1b412015-06-18 13:10:09 +01002686 /*
2687 * Reserve space in the ring buffer for all the commands required to
2688 * eventually emit this request. This is to guarantee that the
2689 * i915_add_request() call can't fail. Note that the reserve may need
2690 * to be redone if the request is not actually submitted straight
2691 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002692 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002693 if (i915.enable_execlists)
2694 ret = intel_logical_ring_reserve_space(req);
2695 else
2696 ret = intel_ring_reserve_space(req);
2697 if (ret) {
2698 /*
2699 * At this point, the request is fully allocated even if not
2700 * fully prepared. Thus it can be cleaned up using the proper
2701 * free code.
2702 */
2703 i915_gem_request_cancel(req);
2704 return ret;
2705 }
John Harrison29b1b412015-06-18 13:10:09 +01002706
John Harrisonbccca492015-05-29 17:44:11 +01002707 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002708 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002709
2710err:
2711 kmem_cache_free(dev_priv->requests, req);
2712 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002713}
2714
John Harrison29b1b412015-06-18 13:10:09 +01002715void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2716{
2717 intel_ring_reserved_space_cancel(req->ringbuf);
2718
2719 i915_gem_request_unreference(req);
2720}
2721
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002722struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002723i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002724{
Chris Wilson4db080f2013-12-04 11:37:09 +00002725 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002726
Chris Wilson4db080f2013-12-04 11:37:09 +00002727 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002728 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002729 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002730
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002731 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002732 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 return NULL;
2735}
2736
2737static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002738 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002739{
2740 struct drm_i915_gem_request *request;
2741 bool ring_hung;
2742
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002743 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002744
2745 if (request == NULL)
2746 return;
2747
2748 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2749
Mika Kuoppala939fd762014-01-30 19:04:44 +02002750 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002751
2752 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002753 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002754}
2755
2756static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002757 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002758{
Chris Wilsondfaae392010-09-22 10:31:52 +01002759 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002760 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002761
Chris Wilson05394f32010-11-08 19:18:58 +00002762 obj = list_first_entry(&ring->active_list,
2763 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002764 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002765
Chris Wilsonb4716182015-04-27 13:41:17 +01002766 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002767 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002768
2769 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002770 * Clear the execlists queue up before freeing the requests, as those
2771 * are the ones that keep the context and ringbuffer backing objects
2772 * pinned in place.
2773 */
2774 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002775 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002776
2777 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002778 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002779 execlist_link);
2780 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002781
2782 if (submit_req->ctx != ring->default_context)
2783 intel_lr_context_unpin(ring, submit_req->ctx);
2784
Nick Hoathb3a38992015-02-19 16:30:47 +00002785 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002786 }
2787
2788 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002789 * We must free the requests after all the corresponding objects have
2790 * been moved off active lists. Which is the same order as the normal
2791 * retire_requests function does. This is important if object hold
2792 * implicit references on things like e.g. ppgtt address spaces through
2793 * the request.
2794 */
2795 while (!list_empty(&ring->request_list)) {
2796 struct drm_i915_gem_request *request;
2797
2798 request = list_first_entry(&ring->request_list,
2799 struct drm_i915_gem_request,
2800 list);
2801
Chris Wilsonb4716182015-04-27 13:41:17 +01002802 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002803 }
Eric Anholt673a3942008-07-30 12:06:12 -07002804}
2805
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002806void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002807{
2808 struct drm_i915_private *dev_priv = dev->dev_private;
2809 int i;
2810
Daniel Vetter4b9de732011-10-09 21:52:02 +02002811 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002812 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002813
Daniel Vetter94a335d2013-07-17 14:51:28 +02002814 /*
2815 * Commit delayed tiling changes if we have an object still
2816 * attached to the fence, otherwise just clear the fence.
2817 */
2818 if (reg->obj) {
2819 i915_gem_object_update_fence(reg->obj, reg,
2820 reg->obj->tiling_mode);
2821 } else {
2822 i915_gem_write_fence(dev, i, NULL);
2823 }
Chris Wilson312817a2010-11-22 11:50:11 +00002824 }
2825}
2826
Chris Wilson069efc12010-09-30 16:53:18 +01002827void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002828{
Chris Wilsondfaae392010-09-22 10:31:52 +01002829 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002830 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002831 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002832
Chris Wilson4db080f2013-12-04 11:37:09 +00002833 /*
2834 * Before we free the objects from the requests, we need to inspect
2835 * them for finding the guilty party. As the requests only borrow
2836 * their reference to the objects, the inspection must be done first.
2837 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002838 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002839 i915_gem_reset_ring_status(dev_priv, ring);
2840
2841 for_each_ring(ring, dev_priv, i)
2842 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002843
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002844 i915_gem_context_reset(dev);
2845
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002846 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002847
2848 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002849}
2850
2851/**
2852 * This function clears the request list as sequence numbers are passed.
2853 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002854void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002855i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002856{
Chris Wilsondb53a302011-02-03 11:57:46 +00002857 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002858
Chris Wilson832a3aa2015-03-18 18:19:22 +00002859 /* Retire requests first as we use it above for the early return.
2860 * If we retire requests last, we may use a later seqno and so clear
2861 * the requests lists without clearing the active list, leading to
2862 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002863 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002864 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002865 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002866
Zou Nan hai852835f2010-05-21 09:08:56 +08002867 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002868 struct drm_i915_gem_request,
2869 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002870
John Harrison1b5a4332014-11-24 18:49:42 +00002871 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002872 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002873
Chris Wilsonb4716182015-04-27 13:41:17 +01002874 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002875 }
2876
Chris Wilson832a3aa2015-03-18 18:19:22 +00002877 /* Move any buffers on the active list that are no longer referenced
2878 * by the ringbuffer to the flushing/inactive lists as appropriate,
2879 * before we free the context associated with the requests.
2880 */
2881 while (!list_empty(&ring->active_list)) {
2882 struct drm_i915_gem_object *obj;
2883
2884 obj = list_first_entry(&ring->active_list,
2885 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002886 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002887
Chris Wilsonb4716182015-04-27 13:41:17 +01002888 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002889 break;
2890
Chris Wilsonb4716182015-04-27 13:41:17 +01002891 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002892 }
2893
John Harrison581c26e82014-11-24 18:49:39 +00002894 if (unlikely(ring->trace_irq_req &&
2895 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002896 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002897 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002898 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002899
Chris Wilsondb53a302011-02-03 11:57:46 +00002900 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002901}
2902
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002903bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002904i915_gem_retire_requests(struct drm_device *dev)
2905{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002906 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002907 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002908 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002909 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002910
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002911 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002912 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002913 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002914 if (i915.enable_execlists) {
2915 unsigned long flags;
2916
2917 spin_lock_irqsave(&ring->execlist_lock, flags);
2918 idle &= list_empty(&ring->execlist_queue);
2919 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2920
2921 intel_execlists_retire_requests(ring);
2922 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002923 }
2924
2925 if (idle)
2926 mod_delayed_work(dev_priv->wq,
2927 &dev_priv->mm.idle_work,
2928 msecs_to_jiffies(100));
2929
2930 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002931}
2932
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002933static void
Eric Anholt673a3942008-07-30 12:06:12 -07002934i915_gem_retire_work_handler(struct work_struct *work)
2935{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002936 struct drm_i915_private *dev_priv =
2937 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2938 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002939 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002940
Chris Wilson891b48c2010-09-29 12:26:37 +01002941 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002942 idle = false;
2943 if (mutex_trylock(&dev->struct_mutex)) {
2944 idle = i915_gem_retire_requests(dev);
2945 mutex_unlock(&dev->struct_mutex);
2946 }
2947 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002948 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2949 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002950}
Chris Wilson891b48c2010-09-29 12:26:37 +01002951
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002952static void
2953i915_gem_idle_work_handler(struct work_struct *work)
2954{
2955 struct drm_i915_private *dev_priv =
2956 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002957 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002958 struct intel_engine_cs *ring;
2959 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002960
Chris Wilson423795c2015-04-07 16:21:08 +01002961 for_each_ring(ring, dev_priv, i)
2962 if (!list_empty(&ring->request_list))
2963 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002964
Chris Wilson35c94182015-04-07 16:20:37 +01002965 intel_mark_idle(dev);
2966
2967 if (mutex_trylock(&dev->struct_mutex)) {
2968 struct intel_engine_cs *ring;
2969 int i;
2970
2971 for_each_ring(ring, dev_priv, i)
2972 i915_gem_batch_pool_fini(&ring->batch_pool);
2973
2974 mutex_unlock(&dev->struct_mutex);
2975 }
Eric Anholt673a3942008-07-30 12:06:12 -07002976}
2977
Ben Widawsky5816d642012-04-11 11:18:19 -07002978/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002979 * Ensures that an object will eventually get non-busy by flushing any required
2980 * write domains, emitting any outstanding lazy request and retiring and
2981 * completed requests.
2982 */
2983static int
2984i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2985{
Chris Wilsonb4716182015-04-27 13:41:17 +01002986 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002987
Chris Wilsonb4716182015-04-27 13:41:17 +01002988 if (!obj->active)
2989 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002990
Chris Wilsonb4716182015-04-27 13:41:17 +01002991 for (i = 0; i < I915_NUM_RINGS; i++) {
2992 struct drm_i915_gem_request *req;
2993
2994 req = obj->last_read_req[i];
2995 if (req == NULL)
2996 continue;
2997
2998 if (list_empty(&req->list))
2999 goto retire;
3000
3001 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003002 if (ret)
3003 return ret;
3004
Chris Wilsonb4716182015-04-27 13:41:17 +01003005 if (i915_gem_request_completed(req, true)) {
3006 __i915_gem_request_retire__upto(req);
3007retire:
3008 i915_gem_object_retire__read(obj, i);
3009 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003010 }
3011
3012 return 0;
3013}
3014
3015/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003016 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3017 * @DRM_IOCTL_ARGS: standard ioctl arguments
3018 *
3019 * Returns 0 if successful, else an error is returned with the remaining time in
3020 * the timeout parameter.
3021 * -ETIME: object is still busy after timeout
3022 * -ERESTARTSYS: signal interrupted the wait
3023 * -ENONENT: object doesn't exist
3024 * Also possible, but rare:
3025 * -EAGAIN: GPU wedged
3026 * -ENOMEM: damn
3027 * -ENODEV: Internal IRQ fail
3028 * -E?: The add request failed
3029 *
3030 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3031 * non-zero timeout parameter the wait ioctl will wait for the given number of
3032 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3033 * without holding struct_mutex the object may become re-busied before this
3034 * function completes. A similar but shorter * race condition exists in the busy
3035 * ioctl
3036 */
3037int
3038i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3039{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003040 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003041 struct drm_i915_gem_wait *args = data;
3042 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003043 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003044 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003045 int i, n = 0;
3046 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003047
Daniel Vetter11b5d512014-09-29 15:31:26 +02003048 if (args->flags != 0)
3049 return -EINVAL;
3050
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003051 ret = i915_mutex_lock_interruptible(dev);
3052 if (ret)
3053 return ret;
3054
3055 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3056 if (&obj->base == NULL) {
3057 mutex_unlock(&dev->struct_mutex);
3058 return -ENOENT;
3059 }
3060
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003061 /* Need to make sure the object gets inactive eventually. */
3062 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003063 if (ret)
3064 goto out;
3065
Chris Wilsonb4716182015-04-27 13:41:17 +01003066 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003067 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003068
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003069 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003070 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003071 */
Chris Wilson762e4582015-03-04 18:09:26 +00003072 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003073 ret = -ETIME;
3074 goto out;
3075 }
3076
3077 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003078 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003079
3080 for (i = 0; i < I915_NUM_RINGS; i++) {
3081 if (obj->last_read_req[i] == NULL)
3082 continue;
3083
3084 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3085 }
3086
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003087 mutex_unlock(&dev->struct_mutex);
3088
Chris Wilsonb4716182015-04-27 13:41:17 +01003089 for (i = 0; i < n; i++) {
3090 if (ret == 0)
3091 ret = __i915_wait_request(req[i], reset_counter, true,
3092 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3093 file->driver_priv);
3094 i915_gem_request_unreference__unlocked(req[i]);
3095 }
John Harrisonff865882014-11-24 18:49:28 +00003096 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003097
3098out:
3099 drm_gem_object_unreference(&obj->base);
3100 mutex_unlock(&dev->struct_mutex);
3101 return ret;
3102}
3103
Chris Wilsonb4716182015-04-27 13:41:17 +01003104static int
3105__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3106 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003107 struct drm_i915_gem_request *from_req,
3108 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003109{
3110 struct intel_engine_cs *from;
3111 int ret;
3112
John Harrison91af1272015-06-18 13:14:56 +01003113 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003114 if (to == from)
3115 return 0;
3116
John Harrison91af1272015-06-18 13:14:56 +01003117 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003118 return 0;
3119
John Harrison91af1272015-06-18 13:14:56 +01003120 ret = i915_gem_check_olr(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003121 if (ret)
3122 return ret;
3123
3124 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003125 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003126 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003127 atomic_read(&i915->gpu_error.reset_counter),
3128 i915->mm.interruptible,
3129 NULL,
3130 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003131 if (ret)
3132 return ret;
3133
John Harrison91af1272015-06-18 13:14:56 +01003134 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003135 } else {
3136 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003137 u32 seqno = i915_gem_request_get_seqno(from_req);
3138
3139 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003140
3141 if (seqno <= from->semaphore.sync_seqno[idx])
3142 return 0;
3143
John Harrison91af1272015-06-18 13:14:56 +01003144 if (*to_req == NULL) {
3145 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3146 if (ret)
3147 return ret;
3148 }
3149
John Harrison599d9242015-05-29 17:44:04 +01003150 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3151 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003152 if (ret)
3153 return ret;
3154
3155 /* We use last_read_req because sync_to()
3156 * might have just caused seqno wrap under
3157 * the radar.
3158 */
3159 from->semaphore.sync_seqno[idx] =
3160 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3161 }
3162
3163 return 0;
3164}
3165
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003166/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003167 * i915_gem_object_sync - sync an object to a ring.
3168 *
3169 * @obj: object which may be in use on another ring.
3170 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003171 * @to_req: request we wish to use the object for. See below.
3172 * This will be allocated and returned if a request is
3173 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003174 *
3175 * This code is meant to abstract object synchronization with the GPU.
3176 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003177 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003178 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003179 * into a buffer at any time, but multiple readers. To ensure each has
3180 * a coherent view of memory, we must:
3181 *
3182 * - If there is an outstanding write request to the object, the new
3183 * request must wait for it to complete (either CPU or in hw, requests
3184 * on the same ring will be naturally ordered).
3185 *
3186 * - If we are a write request (pending_write_domain is set), the new
3187 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003188 *
John Harrison91af1272015-06-18 13:14:56 +01003189 * For CPU synchronisation (NULL to) no request is required. For syncing with
3190 * rings to_req must be non-NULL. However, a request does not have to be
3191 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3192 * request will be allocated automatically and returned through *to_req. Note
3193 * that it is not guaranteed that commands will be emitted (because the system
3194 * might already be idle). Hence there is no need to create a request that
3195 * might never have any work submitted. Note further that if a request is
3196 * returned in *to_req, it is the responsibility of the caller to submit
3197 * that request (after potentially adding more work to it).
3198 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003199 * Returns 0 if successful, else propagates up the lower layer error.
3200 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003201int
3202i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003203 struct intel_engine_cs *to,
3204 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003205{
Chris Wilsonb4716182015-04-27 13:41:17 +01003206 const bool readonly = obj->base.pending_write_domain == 0;
3207 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3208 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003209
Chris Wilsonb4716182015-04-27 13:41:17 +01003210 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003211 return 0;
3212
Chris Wilsonb4716182015-04-27 13:41:17 +01003213 if (to == NULL)
3214 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003215
Chris Wilsonb4716182015-04-27 13:41:17 +01003216 n = 0;
3217 if (readonly) {
3218 if (obj->last_write_req)
3219 req[n++] = obj->last_write_req;
3220 } else {
3221 for (i = 0; i < I915_NUM_RINGS; i++)
3222 if (obj->last_read_req[i])
3223 req[n++] = obj->last_read_req[i];
3224 }
3225 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003226 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003227 if (ret)
3228 return ret;
3229 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003230
Chris Wilsonb4716182015-04-27 13:41:17 +01003231 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003232}
3233
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003234static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3235{
3236 u32 old_write_domain, old_read_domains;
3237
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003238 /* Force a pagefault for domain tracking on next user access */
3239 i915_gem_release_mmap(obj);
3240
Keith Packardb97c3d92011-06-24 21:02:59 -07003241 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3242 return;
3243
Chris Wilson97c809fd2012-10-09 19:24:38 +01003244 /* Wait for any direct GTT access to complete */
3245 mb();
3246
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003247 old_read_domains = obj->base.read_domains;
3248 old_write_domain = obj->base.write_domain;
3249
3250 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3251 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3252
3253 trace_i915_gem_object_change_domain(obj,
3254 old_read_domains,
3255 old_write_domain);
3256}
3257
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003258int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003259{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003260 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003261 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003262 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003263
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003264 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003265 return 0;
3266
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003267 if (!drm_mm_node_allocated(&vma->node)) {
3268 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003269 return 0;
3270 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003271
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003272 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003273 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003274
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003275 BUG_ON(obj->pages == NULL);
3276
Chris Wilson2e2f3512015-04-27 13:41:14 +01003277 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003278 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003279 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003280 /* Continue on if we fail due to EIO, the GPU is hung so we
3281 * should be safe and we need to cleanup or else we might
3282 * cause memory corruption through use-after-free.
3283 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003284
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003285 if (i915_is_ggtt(vma->vm) &&
3286 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003287 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003288
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003289 /* release the fence reg _after_ flushing */
3290 ret = i915_gem_object_put_fence(obj);
3291 if (ret)
3292 return ret;
3293 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003294
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003295 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003296
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003297 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003298 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003299
Chris Wilson64bf9302014-02-25 14:23:28 +00003300 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003301 if (i915_is_ggtt(vma->vm)) {
3302 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3303 obj->map_and_fenceable = false;
3304 } else if (vma->ggtt_view.pages) {
3305 sg_free_table(vma->ggtt_view.pages);
3306 kfree(vma->ggtt_view.pages);
3307 vma->ggtt_view.pages = NULL;
3308 }
3309 }
Eric Anholt673a3942008-07-30 12:06:12 -07003310
Ben Widawsky2f633152013-07-17 12:19:03 -07003311 drm_mm_remove_node(&vma->node);
3312 i915_gem_vma_destroy(vma);
3313
3314 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003315 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003316 if (list_empty(&obj->vma_list)) {
3317 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003318 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003319 }
Eric Anholt673a3942008-07-30 12:06:12 -07003320
Chris Wilson70903c32013-12-04 09:59:09 +00003321 /* And finally now the object is completely decoupled from this vma,
3322 * we can drop its hold on the backing storage and allow it to be
3323 * reaped by the shrinker.
3324 */
3325 i915_gem_object_unpin_pages(obj);
3326
Chris Wilson88241782011-01-07 17:09:48 +00003327 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003328}
3329
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003330int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003331{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003332 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003333 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003334 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003335
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003336 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003337 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003338 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003339 struct drm_i915_gem_request *req;
3340
3341 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003342 if (ret)
3343 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003344
John Harrisonba01cc92015-05-29 17:43:41 +01003345 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003346 if (ret) {
3347 i915_gem_request_cancel(req);
3348 return ret;
3349 }
3350
John Harrison75289872015-05-29 17:43:49 +01003351 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003352 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003353
Chris Wilson3e960502012-11-27 16:22:54 +00003354 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003355 if (ret)
3356 return ret;
3357 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003358
Chris Wilsonb4716182015-04-27 13:41:17 +01003359 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003360 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003361}
3362
Chris Wilson9ce079e2012-04-17 15:31:30 +01003363static void i965_write_fence_reg(struct drm_device *dev, int reg,
3364 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003365{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003366 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003367 int fence_reg;
3368 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003369
Imre Deak56c844e2013-01-07 21:47:34 +02003370 if (INTEL_INFO(dev)->gen >= 6) {
3371 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3372 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3373 } else {
3374 fence_reg = FENCE_REG_965_0;
3375 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3376 }
3377
Chris Wilsond18b9612013-07-10 13:36:23 +01003378 fence_reg += reg * 8;
3379
3380 /* To w/a incoherency with non-atomic 64-bit register updates,
3381 * we split the 64-bit update into two 32-bit writes. In order
3382 * for a partial fence not to be evaluated between writes, we
3383 * precede the update with write to turn off the fence register,
3384 * and only enable the fence as the last step.
3385 *
3386 * For extra levels of paranoia, we make sure each step lands
3387 * before applying the next step.
3388 */
3389 I915_WRITE(fence_reg, 0);
3390 POSTING_READ(fence_reg);
3391
Chris Wilson9ce079e2012-04-17 15:31:30 +01003392 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003393 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003394 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003395
Bob Paauweaf1a7302014-12-18 09:51:26 -08003396 /* Adjust fence size to match tiled area */
3397 if (obj->tiling_mode != I915_TILING_NONE) {
3398 uint32_t row_size = obj->stride *
3399 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3400 size = (size / row_size) * row_size;
3401 }
3402
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003403 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003404 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003405 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003406 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003407 if (obj->tiling_mode == I915_TILING_Y)
3408 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3409 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003410
Chris Wilsond18b9612013-07-10 13:36:23 +01003411 I915_WRITE(fence_reg + 4, val >> 32);
3412 POSTING_READ(fence_reg + 4);
3413
3414 I915_WRITE(fence_reg + 0, val);
3415 POSTING_READ(fence_reg);
3416 } else {
3417 I915_WRITE(fence_reg + 4, 0);
3418 POSTING_READ(fence_reg + 4);
3419 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003420}
3421
Chris Wilson9ce079e2012-04-17 15:31:30 +01003422static void i915_write_fence_reg(struct drm_device *dev, int reg,
3423 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003424{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003426 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003427
Chris Wilson9ce079e2012-04-17 15:31:30 +01003428 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003429 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003430 int pitch_val;
3431 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003432
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003433 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003434 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003435 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3436 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3437 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003438
3439 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3440 tile_width = 128;
3441 else
3442 tile_width = 512;
3443
3444 /* Note: pitch better be a power of two tile widths */
3445 pitch_val = obj->stride / tile_width;
3446 pitch_val = ffs(pitch_val) - 1;
3447
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003448 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003449 if (obj->tiling_mode == I915_TILING_Y)
3450 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3451 val |= I915_FENCE_SIZE_BITS(size);
3452 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3453 val |= I830_FENCE_REG_VALID;
3454 } else
3455 val = 0;
3456
3457 if (reg < 8)
3458 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003459 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003460 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003461
Chris Wilson9ce079e2012-04-17 15:31:30 +01003462 I915_WRITE(reg, val);
3463 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003464}
3465
Chris Wilson9ce079e2012-04-17 15:31:30 +01003466static void i830_write_fence_reg(struct drm_device *dev, int reg,
3467 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003468{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003469 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003470 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003471
Chris Wilson9ce079e2012-04-17 15:31:30 +01003472 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003473 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003474 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003475
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003476 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003477 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003478 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3479 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3480 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003481
Chris Wilson9ce079e2012-04-17 15:31:30 +01003482 pitch_val = obj->stride / 128;
3483 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003484
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003485 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003486 if (obj->tiling_mode == I915_TILING_Y)
3487 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3488 val |= I830_FENCE_SIZE_BITS(size);
3489 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3490 val |= I830_FENCE_REG_VALID;
3491 } else
3492 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003493
Chris Wilson9ce079e2012-04-17 15:31:30 +01003494 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3495 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3496}
3497
Chris Wilsond0a57782012-10-09 19:24:37 +01003498inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3499{
3500 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3501}
3502
Chris Wilson9ce079e2012-04-17 15:31:30 +01003503static void i915_gem_write_fence(struct drm_device *dev, int reg,
3504 struct drm_i915_gem_object *obj)
3505{
Chris Wilsond0a57782012-10-09 19:24:37 +01003506 struct drm_i915_private *dev_priv = dev->dev_private;
3507
3508 /* Ensure that all CPU reads are completed before installing a fence
3509 * and all writes before removing the fence.
3510 */
3511 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3512 mb();
3513
Daniel Vetter94a335d2013-07-17 14:51:28 +02003514 WARN(obj && (!obj->stride || !obj->tiling_mode),
3515 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3516 obj->stride, obj->tiling_mode);
3517
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003518 if (IS_GEN2(dev))
3519 i830_write_fence_reg(dev, reg, obj);
3520 else if (IS_GEN3(dev))
3521 i915_write_fence_reg(dev, reg, obj);
3522 else if (INTEL_INFO(dev)->gen >= 4)
3523 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003524
3525 /* And similarly be paranoid that no direct access to this region
3526 * is reordered to before the fence is installed.
3527 */
3528 if (i915_gem_object_needs_mb(obj))
3529 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003530}
3531
Chris Wilson61050802012-04-17 15:31:31 +01003532static inline int fence_number(struct drm_i915_private *dev_priv,
3533 struct drm_i915_fence_reg *fence)
3534{
3535 return fence - dev_priv->fence_regs;
3536}
3537
3538static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3539 struct drm_i915_fence_reg *fence,
3540 bool enable)
3541{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003542 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003543 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003544
Chris Wilson46a0b632013-07-10 13:36:24 +01003545 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003546
3547 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003548 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003549 fence->obj = obj;
3550 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3551 } else {
3552 obj->fence_reg = I915_FENCE_REG_NONE;
3553 fence->obj = NULL;
3554 list_del_init(&fence->lru_list);
3555 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003556 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003557}
3558
Chris Wilsond9e86c02010-11-10 16:40:20 +00003559static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003560i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003561{
John Harrison97b2a6a2014-11-24 18:49:26 +00003562 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003563 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003564 if (ret)
3565 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003566
John Harrison97b2a6a2014-11-24 18:49:26 +00003567 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003568 }
3569
3570 return 0;
3571}
3572
3573int
3574i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3575{
Chris Wilson61050802012-04-17 15:31:31 +01003576 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003577 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003578 int ret;
3579
Chris Wilsond0a57782012-10-09 19:24:37 +01003580 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003581 if (ret)
3582 return ret;
3583
Chris Wilson61050802012-04-17 15:31:31 +01003584 if (obj->fence_reg == I915_FENCE_REG_NONE)
3585 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003586
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003587 fence = &dev_priv->fence_regs[obj->fence_reg];
3588
Daniel Vetteraff10b302014-02-14 14:06:05 +01003589 if (WARN_ON(fence->pin_count))
3590 return -EBUSY;
3591
Chris Wilson61050802012-04-17 15:31:31 +01003592 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003593 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003594
3595 return 0;
3596}
3597
3598static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003599i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003600{
Daniel Vetterae3db242010-02-19 11:51:58 +01003601 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003602 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003603 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003604
3605 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003606 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003607 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3608 reg = &dev_priv->fence_regs[i];
3609 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003610 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003611
Chris Wilson1690e1e2011-12-14 13:57:08 +01003612 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003613 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003614 }
3615
Chris Wilsond9e86c02010-11-10 16:40:20 +00003616 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003617 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003618
3619 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003620 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003621 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003622 continue;
3623
Chris Wilson8fe301a2012-04-17 15:31:28 +01003624 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003625 }
3626
Chris Wilson5dce5b932014-01-20 10:17:36 +00003627deadlock:
3628 /* Wait for completion of pending flips which consume fences */
3629 if (intel_has_pending_fb_unpin(dev))
3630 return ERR_PTR(-EAGAIN);
3631
3632 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003633}
3634
Jesse Barnesde151cf2008-11-12 10:03:55 -08003635/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003636 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003637 * @obj: object to map through a fence reg
3638 *
3639 * When mapping objects through the GTT, userspace wants to be able to write
3640 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003641 * This function walks the fence regs looking for a free one for @obj,
3642 * stealing one if it can't find any.
3643 *
3644 * It then sets up the reg based on the object's properties: address, pitch
3645 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003646 *
3647 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003648 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003649int
Chris Wilson06d98132012-04-17 15:31:24 +01003650i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003651{
Chris Wilson05394f32010-11-08 19:18:58 +00003652 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003653 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003654 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003655 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003656 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003657
Chris Wilson14415742012-04-17 15:31:33 +01003658 /* Have we updated the tiling parameters upon the object and so
3659 * will need to serialise the write to the associated fence register?
3660 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003661 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003662 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003663 if (ret)
3664 return ret;
3665 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003666
Chris Wilsond9e86c02010-11-10 16:40:20 +00003667 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003668 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3669 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003670 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003671 list_move_tail(&reg->lru_list,
3672 &dev_priv->mm.fence_list);
3673 return 0;
3674 }
3675 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003676 if (WARN_ON(!obj->map_and_fenceable))
3677 return -EINVAL;
3678
Chris Wilson14415742012-04-17 15:31:33 +01003679 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003680 if (IS_ERR(reg))
3681 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003682
Chris Wilson14415742012-04-17 15:31:33 +01003683 if (reg->obj) {
3684 struct drm_i915_gem_object *old = reg->obj;
3685
Chris Wilsond0a57782012-10-09 19:24:37 +01003686 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003687 if (ret)
3688 return ret;
3689
Chris Wilson14415742012-04-17 15:31:33 +01003690 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003691 }
Chris Wilson14415742012-04-17 15:31:33 +01003692 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003693 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003694
Chris Wilson14415742012-04-17 15:31:33 +01003695 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003696
Chris Wilson9ce079e2012-04-17 15:31:30 +01003697 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003698}
3699
Chris Wilson4144f9b2014-09-11 08:43:48 +01003700static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003701 unsigned long cache_level)
3702{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003703 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003704 struct drm_mm_node *other;
3705
Chris Wilson4144f9b2014-09-11 08:43:48 +01003706 /*
3707 * On some machines we have to be careful when putting differing types
3708 * of snoopable memory together to avoid the prefetcher crossing memory
3709 * domains and dying. During vm initialisation, we decide whether or not
3710 * these constraints apply and set the drm_mm.color_adjust
3711 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003712 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003713 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003714 return true;
3715
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003716 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003717 return true;
3718
3719 if (list_empty(&gtt_space->node_list))
3720 return true;
3721
3722 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3723 if (other->allocated && !other->hole_follows && other->color != cache_level)
3724 return false;
3725
3726 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3727 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3728 return false;
3729
3730 return true;
3731}
3732
Jesse Barnesde151cf2008-11-12 10:03:55 -08003733/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003734 * Finds free space in the GTT aperture and binds the object or a view of it
3735 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003736 */
Daniel Vetter262de142014-02-14 14:01:20 +01003737static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003738i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3739 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003740 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003741 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003742 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003743{
Chris Wilson05394f32010-11-08 19:18:58 +00003744 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003746 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003747 unsigned long start =
3748 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3749 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003750 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003751 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003752 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003754 if (i915_is_ggtt(vm)) {
3755 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003756
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003757 if (WARN_ON(!ggtt_view))
3758 return ERR_PTR(-EINVAL);
3759
3760 view_size = i915_ggtt_view_size(obj, ggtt_view);
3761
3762 fence_size = i915_gem_get_gtt_size(dev,
3763 view_size,
3764 obj->tiling_mode);
3765 fence_alignment = i915_gem_get_gtt_alignment(dev,
3766 view_size,
3767 obj->tiling_mode,
3768 true);
3769 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3770 view_size,
3771 obj->tiling_mode,
3772 false);
3773 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3774 } else {
3775 fence_size = i915_gem_get_gtt_size(dev,
3776 obj->base.size,
3777 obj->tiling_mode);
3778 fence_alignment = i915_gem_get_gtt_alignment(dev,
3779 obj->base.size,
3780 obj->tiling_mode,
3781 true);
3782 unfenced_alignment =
3783 i915_gem_get_gtt_alignment(dev,
3784 obj->base.size,
3785 obj->tiling_mode,
3786 false);
3787 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3788 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003789
Eric Anholt673a3942008-07-30 12:06:12 -07003790 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003791 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003792 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003793 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003794 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3795 ggtt_view ? ggtt_view->type : 0,
3796 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003797 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003798 }
3799
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003800 /* If binding the object/GGTT view requires more space than the entire
3801 * aperture has, reject it early before evicting everything in a vain
3802 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003803 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003804 if (size > end) {
3805 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3806 ggtt_view ? ggtt_view->type : 0,
3807 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003808 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003809 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003810 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003811 }
3812
Chris Wilson37e680a2012-06-07 15:38:42 +01003813 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003814 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003815 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003816
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003817 i915_gem_object_pin_pages(obj);
3818
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003819 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3820 i915_gem_obj_lookup_or_create_vma(obj, vm);
3821
Daniel Vetter262de142014-02-14 14:01:20 +01003822 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003823 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003824
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003825search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003826 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003827 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003828 obj->cache_level,
3829 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003830 DRM_MM_SEARCH_DEFAULT,
3831 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003832 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003833 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003834 obj->cache_level,
3835 start, end,
3836 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003837 if (ret == 0)
3838 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003839
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003840 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003841 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003842 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003843 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003844 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003845 }
3846
Daniel Vetter74163902012-02-15 23:50:21 +01003847 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003848 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003849 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003850
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003851 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003852 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003853 if (ret)
3854 goto err_finish_gtt;
3855
Ben Widawsky35c20a62013-05-31 11:28:48 -07003856 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003857 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003858
Daniel Vetter262de142014-02-14 14:01:20 +01003859 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003860
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003861err_finish_gtt:
3862 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003863err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003864 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003865err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003866 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003867 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003868err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003869 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003870 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003871}
3872
Chris Wilson000433b2013-08-08 14:41:09 +01003873bool
Chris Wilson2c225692013-08-09 12:26:45 +01003874i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3875 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003876{
Eric Anholt673a3942008-07-30 12:06:12 -07003877 /* If we don't have a page list set up, then we're not pinned
3878 * to GPU, and we can ignore the cache flush because it'll happen
3879 * again at bind time.
3880 */
Chris Wilson05394f32010-11-08 19:18:58 +00003881 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003882 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003883
Imre Deak769ce462013-02-13 21:56:05 +02003884 /*
3885 * Stolen memory is always coherent with the GPU as it is explicitly
3886 * marked as wc by the system, or the system is cache-coherent.
3887 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003888 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003889 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003890
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003891 /* If the GPU is snooping the contents of the CPU cache,
3892 * we do not need to manually clear the CPU cache lines. However,
3893 * the caches are only snooped when the render cache is
3894 * flushed/invalidated. As we always have to emit invalidations
3895 * and flushes when moving into and out of the RENDER domain, correct
3896 * snooping behaviour occurs naturally as the result of our domain
3897 * tracking.
3898 */
Chris Wilson0f719792015-01-13 13:32:52 +00003899 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3900 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003901 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003902 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003903
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003904 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003905 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003906 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003907
3908 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003909}
3910
3911/** Flushes the GTT write domain for the object if it's dirty. */
3912static void
Chris Wilson05394f32010-11-08 19:18:58 +00003913i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003914{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003915 uint32_t old_write_domain;
3916
Chris Wilson05394f32010-11-08 19:18:58 +00003917 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003918 return;
3919
Chris Wilson63256ec2011-01-04 18:42:07 +00003920 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003921 * to it immediately go to main memory as far as we know, so there's
3922 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003923 *
3924 * However, we do have to enforce the order so that all writes through
3925 * the GTT land before any writes to the device, such as updates to
3926 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003927 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003928 wmb();
3929
Chris Wilson05394f32010-11-08 19:18:58 +00003930 old_write_domain = obj->base.write_domain;
3931 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003932
Daniel Vetterf99d7062014-06-19 16:01:59 +02003933 intel_fb_obj_flush(obj, false);
3934
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003935 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003936 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003937 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003938}
3939
3940/** Flushes the CPU write domain for the object if it's dirty. */
3941static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003942i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003943{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003944 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003945
Chris Wilson05394f32010-11-08 19:18:58 +00003946 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003947 return;
3948
Daniel Vettere62b59e2015-01-21 14:53:48 +01003949 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003950 i915_gem_chipset_flush(obj->base.dev);
3951
Chris Wilson05394f32010-11-08 19:18:58 +00003952 old_write_domain = obj->base.write_domain;
3953 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003954
Daniel Vetterf99d7062014-06-19 16:01:59 +02003955 intel_fb_obj_flush(obj, false);
3956
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003957 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003958 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003959 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003960}
3961
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003962/**
3963 * Moves a single object to the GTT read, and possibly write domain.
3964 *
3965 * This function returns when the move is complete, including waiting on
3966 * flushes to occur.
3967 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003968int
Chris Wilson20217462010-11-23 15:26:33 +00003969i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003970{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003971 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303972 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003973 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003974
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003975 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3976 return 0;
3977
Chris Wilson0201f1e2012-07-20 12:41:01 +01003978 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003979 if (ret)
3980 return ret;
3981
Chris Wilson43566de2015-01-02 16:29:29 +05303982 /* Flush and acquire obj->pages so that we are coherent through
3983 * direct access in memory with previous cached writes through
3984 * shmemfs and that our cache domain tracking remains valid.
3985 * For example, if the obj->filp was moved to swap without us
3986 * being notified and releasing the pages, we would mistakenly
3987 * continue to assume that the obj remained out of the CPU cached
3988 * domain.
3989 */
3990 ret = i915_gem_object_get_pages(obj);
3991 if (ret)
3992 return ret;
3993
Daniel Vettere62b59e2015-01-21 14:53:48 +01003994 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003995
Chris Wilsond0a57782012-10-09 19:24:37 +01003996 /* Serialise direct access to this object with the barriers for
3997 * coherent writes from the GPU, by effectively invalidating the
3998 * GTT domain upon first access.
3999 */
4000 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4001 mb();
4002
Chris Wilson05394f32010-11-08 19:18:58 +00004003 old_write_domain = obj->base.write_domain;
4004 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004005
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004006 /* It should now be out of any other write domains, and we can update
4007 * the domain values for our changes.
4008 */
Chris Wilson05394f32010-11-08 19:18:58 +00004009 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4010 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004011 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004012 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4013 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4014 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004015 }
4016
Daniel Vetterf99d7062014-06-19 16:01:59 +02004017 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004018 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004019
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004020 trace_i915_gem_object_change_domain(obj,
4021 old_read_domains,
4022 old_write_domain);
4023
Chris Wilson8325a092012-04-24 15:52:35 +01004024 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304025 vma = i915_gem_obj_to_ggtt(obj);
4026 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01004027 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05304028 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004029
Eric Anholte47c68e2008-11-14 13:35:19 -08004030 return 0;
4031}
4032
Chris Wilsone4ffd172011-04-04 09:44:39 +01004033int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4034 enum i915_cache_level cache_level)
4035{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004036 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004037 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004038 int ret;
4039
4040 if (obj->cache_level == cache_level)
4041 return 0;
4042
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004043 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004044 DRM_DEBUG("can not change the cache level of pinned objects\n");
4045 return -EBUSY;
4046 }
4047
Chris Wilsondf6f7832014-03-21 07:40:56 +00004048 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004049 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004050 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004051 if (ret)
4052 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004053 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004054 }
4055
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004056 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004057 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004058 if (ret)
4059 return ret;
4060
4061 i915_gem_object_finish_gtt(obj);
4062
4063 /* Before SandyBridge, you could not use tiling or fence
4064 * registers with snooped memory, so relinquish any fences
4065 * currently pointing to our region in the aperture.
4066 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004067 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004068 ret = i915_gem_object_put_fence(obj);
4069 if (ret)
4070 return ret;
4071 }
4072
Ben Widawsky6f65e292013-12-06 14:10:56 -08004073 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004074 if (drm_mm_node_allocated(&vma->node)) {
4075 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004076 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004077 if (ret)
4078 return ret;
4079 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004080 }
4081
Chris Wilson2c225692013-08-09 12:26:45 +01004082 list_for_each_entry(vma, &obj->vma_list, vma_link)
4083 vma->node.color = cache_level;
4084 obj->cache_level = cache_level;
4085
Chris Wilson0f719792015-01-13 13:32:52 +00004086 if (obj->cache_dirty &&
4087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4088 cpu_write_needs_clflush(obj)) {
4089 if (i915_gem_clflush_object(obj, true))
4090 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004091 }
4092
Chris Wilsone4ffd172011-04-04 09:44:39 +01004093 return 0;
4094}
4095
Ben Widawsky199adf42012-09-21 17:01:20 -07004096int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4097 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004098{
Ben Widawsky199adf42012-09-21 17:01:20 -07004099 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004100 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004101
4102 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004103 if (&obj->base == NULL)
4104 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004105
Chris Wilson651d7942013-08-08 14:41:10 +01004106 switch (obj->cache_level) {
4107 case I915_CACHE_LLC:
4108 case I915_CACHE_L3_LLC:
4109 args->caching = I915_CACHING_CACHED;
4110 break;
4111
Chris Wilson4257d3b2013-08-08 14:41:11 +01004112 case I915_CACHE_WT:
4113 args->caching = I915_CACHING_DISPLAY;
4114 break;
4115
Chris Wilson651d7942013-08-08 14:41:10 +01004116 default:
4117 args->caching = I915_CACHING_NONE;
4118 break;
4119 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004120
Chris Wilson432be692015-05-07 12:14:55 +01004121 drm_gem_object_unreference_unlocked(&obj->base);
4122 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004123}
4124
Ben Widawsky199adf42012-09-21 17:01:20 -07004125int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4126 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004127{
Ben Widawsky199adf42012-09-21 17:01:20 -07004128 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004129 struct drm_i915_gem_object *obj;
4130 enum i915_cache_level level;
4131 int ret;
4132
Ben Widawsky199adf42012-09-21 17:01:20 -07004133 switch (args->caching) {
4134 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004135 level = I915_CACHE_NONE;
4136 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004137 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004138 level = I915_CACHE_LLC;
4139 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004140 case I915_CACHING_DISPLAY:
4141 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4142 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004143 default:
4144 return -EINVAL;
4145 }
4146
Ben Widawsky3bc29132012-09-26 16:15:20 -07004147 ret = i915_mutex_lock_interruptible(dev);
4148 if (ret)
4149 return ret;
4150
Chris Wilsone6994ae2012-07-10 10:27:08 +01004151 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4152 if (&obj->base == NULL) {
4153 ret = -ENOENT;
4154 goto unlock;
4155 }
4156
4157 ret = i915_gem_object_set_cache_level(obj, level);
4158
4159 drm_gem_object_unreference(&obj->base);
4160unlock:
4161 mutex_unlock(&dev->struct_mutex);
4162 return ret;
4163}
4164
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004165/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004166 * Prepare buffer for display plane (scanout, cursors, etc).
4167 * Can be called from an uninterruptible phase (modesetting) and allows
4168 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004169 */
4170int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004171i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4172 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004173 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004174 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004175 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004176{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004177 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004178 int ret;
4179
John Harrison91af1272015-06-18 13:14:56 +01004180 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004181 if (ret)
4182 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004183
Chris Wilsoncc98b412013-08-09 12:25:09 +01004184 /* Mark the pin_display early so that we account for the
4185 * display coherency whilst setting up the cache domains.
4186 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004187 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004188
Eric Anholta7ef0642011-03-29 16:59:54 -07004189 /* The display engine is not coherent with the LLC cache on gen6. As
4190 * a result, we make sure that the pinning that is about to occur is
4191 * done with uncached PTEs. This is lowest common denominator for all
4192 * chipsets.
4193 *
4194 * However for gen6+, we could do better by using the GFDT bit instead
4195 * of uncaching, which would allow us to flush all the LLC-cached data
4196 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4197 */
Chris Wilson651d7942013-08-08 14:41:10 +01004198 ret = i915_gem_object_set_cache_level(obj,
4199 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004200 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004201 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004202
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004203 /* As the user may map the buffer once pinned in the display plane
4204 * (e.g. libkms for the bootup splash), we have to ensure that we
4205 * always use map_and_fenceable for all scanout buffers.
4206 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004207 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4208 view->type == I915_GGTT_VIEW_NORMAL ?
4209 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004210 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004211 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004212
Daniel Vettere62b59e2015-01-21 14:53:48 +01004213 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004214
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004215 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004216 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004217
4218 /* It should now be out of any other write domains, and we can update
4219 * the domain values for our changes.
4220 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004221 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004222 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004223
4224 trace_i915_gem_object_change_domain(obj,
4225 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004226 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004227
4228 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004229
4230err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004231 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004232 return ret;
4233}
4234
4235void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004236i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4237 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004238{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004239 if (WARN_ON(obj->pin_display == 0))
4240 return;
4241
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004242 i915_gem_object_ggtt_unpin_view(obj, view);
4243
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004244 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004245}
4246
Eric Anholte47c68e2008-11-14 13:35:19 -08004247/**
4248 * Moves a single object to the CPU read, and possibly write domain.
4249 *
4250 * This function returns when the move is complete, including waiting on
4251 * flushes to occur.
4252 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004253int
Chris Wilson919926a2010-11-12 13:42:53 +00004254i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004255{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004256 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004257 int ret;
4258
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004259 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4260 return 0;
4261
Chris Wilson0201f1e2012-07-20 12:41:01 +01004262 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004263 if (ret)
4264 return ret;
4265
Eric Anholte47c68e2008-11-14 13:35:19 -08004266 i915_gem_object_flush_gtt_write_domain(obj);
4267
Chris Wilson05394f32010-11-08 19:18:58 +00004268 old_write_domain = obj->base.write_domain;
4269 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004270
Eric Anholte47c68e2008-11-14 13:35:19 -08004271 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004272 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004273 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004274
Chris Wilson05394f32010-11-08 19:18:58 +00004275 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004276 }
4277
4278 /* It should now be out of any other write domains, and we can update
4279 * the domain values for our changes.
4280 */
Chris Wilson05394f32010-11-08 19:18:58 +00004281 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004282
4283 /* If we're writing through the CPU, then the GPU read domains will
4284 * need to be invalidated at next use.
4285 */
4286 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004287 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4288 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004289 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004290
Daniel Vetterf99d7062014-06-19 16:01:59 +02004291 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004292 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004293
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004294 trace_i915_gem_object_change_domain(obj,
4295 old_read_domains,
4296 old_write_domain);
4297
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004298 return 0;
4299}
4300
Eric Anholt673a3942008-07-30 12:06:12 -07004301/* Throttle our rendering by waiting until the ring has completed our requests
4302 * emitted over 20 msec ago.
4303 *
Eric Anholtb9624422009-06-03 07:27:35 +00004304 * Note that if we were to use the current jiffies each time around the loop,
4305 * we wouldn't escape the function with any frames outstanding if the time to
4306 * render a frame was over 20ms.
4307 *
Eric Anholt673a3942008-07-30 12:06:12 -07004308 * This should get us reasonable parallelism between CPU and GPU but also
4309 * relatively low latency when blocking on a particular request to finish.
4310 */
4311static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004312i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004313{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004316 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004317 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004318 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004319 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004320
Daniel Vetter308887a2012-11-14 17:14:06 +01004321 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4322 if (ret)
4323 return ret;
4324
4325 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4326 if (ret)
4327 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004328
Chris Wilson1c255952010-09-26 11:03:27 +01004329 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004330 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004331 if (time_after_eq(request->emitted_jiffies, recent_enough))
4332 break;
4333
John Harrisonfcfa423c2015-05-29 17:44:12 +01004334 /*
4335 * Note that the request might not have been submitted yet.
4336 * In which case emitted_jiffies will be zero.
4337 */
4338 if (!request->emitted_jiffies)
4339 continue;
4340
John Harrison54fb2412014-11-24 18:49:27 +00004341 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004342 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004343 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004344 if (target)
4345 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004346 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004347
John Harrison54fb2412014-11-24 18:49:27 +00004348 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004349 return 0;
4350
John Harrison9c654812014-11-24 18:49:35 +00004351 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004352 if (ret == 0)
4353 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004354
Chris Wilson41037f92015-03-27 11:01:36 +00004355 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004356
Eric Anholt673a3942008-07-30 12:06:12 -07004357 return ret;
4358}
4359
Chris Wilsond23db882014-05-23 08:48:08 +02004360static bool
4361i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4362{
4363 struct drm_i915_gem_object *obj = vma->obj;
4364
4365 if (alignment &&
4366 vma->node.start & (alignment - 1))
4367 return true;
4368
4369 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4370 return true;
4371
4372 if (flags & PIN_OFFSET_BIAS &&
4373 vma->node.start < (flags & PIN_OFFSET_MASK))
4374 return true;
4375
4376 return false;
4377}
4378
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004379static int
4380i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4381 struct i915_address_space *vm,
4382 const struct i915_ggtt_view *ggtt_view,
4383 uint32_t alignment,
4384 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004385{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004387 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004388 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004389 int ret;
4390
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004391 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4392 return -ENODEV;
4393
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004394 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004395 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004396
Chris Wilsonc826c442014-10-31 13:53:53 +00004397 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4398 return -EINVAL;
4399
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004400 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4401 return -EINVAL;
4402
4403 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4404 i915_gem_obj_to_vma(obj, vm);
4405
4406 if (IS_ERR(vma))
4407 return PTR_ERR(vma);
4408
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004409 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004410 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4411 return -EBUSY;
4412
Chris Wilsond23db882014-05-23 08:48:08 +02004413 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004414 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004415 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004416 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004417 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004418 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004419 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004420 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004421 ggtt_view ? "ggtt" : "ppgtt",
4422 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004423 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004424 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004425 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004426 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004427 if (ret)
4428 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004429
4430 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004431 }
4432 }
4433
Chris Wilsonef79e172014-10-31 13:53:52 +00004434 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004435 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004436 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4437 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004438 if (IS_ERR(vma))
4439 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004440 } else {
4441 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004442 if (ret)
4443 return ret;
4444 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004445
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004446 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4447 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004448 bool mappable, fenceable;
4449 u32 fence_size, fence_alignment;
4450
4451 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4452 obj->base.size,
4453 obj->tiling_mode);
4454 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4455 obj->base.size,
4456 obj->tiling_mode,
4457 true);
4458
4459 fenceable = (vma->node.size == fence_size &&
4460 (vma->node.start & (fence_alignment - 1)) == 0);
4461
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004462 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004463 dev_priv->gtt.mappable_end);
4464
4465 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004466
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004467 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4468 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004469
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004470 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004471 return 0;
4472}
4473
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004474int
4475i915_gem_object_pin(struct drm_i915_gem_object *obj,
4476 struct i915_address_space *vm,
4477 uint32_t alignment,
4478 uint64_t flags)
4479{
4480 return i915_gem_object_do_pin(obj, vm,
4481 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4482 alignment, flags);
4483}
4484
4485int
4486i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4487 const struct i915_ggtt_view *view,
4488 uint32_t alignment,
4489 uint64_t flags)
4490{
4491 if (WARN_ONCE(!view, "no view specified"))
4492 return -EINVAL;
4493
4494 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004495 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004496}
4497
Eric Anholt673a3942008-07-30 12:06:12 -07004498void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004499i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4500 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004501{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004502 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004503
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004504 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004505 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004506 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004507
Chris Wilson30154652015-04-07 17:28:24 +01004508 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004509}
4510
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004511bool
4512i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4513{
4514 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4515 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4516 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4517
4518 WARN_ON(!ggtt_vma ||
4519 dev_priv->fence_regs[obj->fence_reg].pin_count >
4520 ggtt_vma->pin_count);
4521 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4522 return true;
4523 } else
4524 return false;
4525}
4526
4527void
4528i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4529{
4530 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4531 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4532 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4533 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4534 }
4535}
4536
Eric Anholt673a3942008-07-30 12:06:12 -07004537int
Eric Anholt673a3942008-07-30 12:06:12 -07004538i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004539 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004540{
4541 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004542 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004543 int ret;
4544
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004545 ret = i915_mutex_lock_interruptible(dev);
4546 if (ret)
4547 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004548
Chris Wilson05394f32010-11-08 19:18:58 +00004549 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004550 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004551 ret = -ENOENT;
4552 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004553 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004554
Chris Wilson0be555b2010-08-04 15:36:30 +01004555 /* Count all active objects as busy, even if they are currently not used
4556 * by the gpu. Users of this interface expect objects to eventually
4557 * become non-busy without any further actions, therefore emit any
4558 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004559 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004560 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004561 if (ret)
4562 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004563
Chris Wilsonb4716182015-04-27 13:41:17 +01004564 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4565 args->busy = obj->active << 16;
4566 if (obj->last_write_req)
4567 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004568
Chris Wilsonb4716182015-04-27 13:41:17 +01004569unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004570 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004571unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004572 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004573 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004574}
4575
4576int
4577i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4578 struct drm_file *file_priv)
4579{
Akshay Joshi0206e352011-08-16 15:34:10 -04004580 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004581}
4582
Chris Wilson3ef94da2009-09-14 16:50:29 +01004583int
4584i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4585 struct drm_file *file_priv)
4586{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004588 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004589 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004590 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004591
4592 switch (args->madv) {
4593 case I915_MADV_DONTNEED:
4594 case I915_MADV_WILLNEED:
4595 break;
4596 default:
4597 return -EINVAL;
4598 }
4599
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004600 ret = i915_mutex_lock_interruptible(dev);
4601 if (ret)
4602 return ret;
4603
Chris Wilson05394f32010-11-08 19:18:58 +00004604 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004605 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004606 ret = -ENOENT;
4607 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004608 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004609
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004610 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004611 ret = -EINVAL;
4612 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004613 }
4614
Daniel Vetter656bfa32014-11-20 09:26:30 +01004615 if (obj->pages &&
4616 obj->tiling_mode != I915_TILING_NONE &&
4617 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4618 if (obj->madv == I915_MADV_WILLNEED)
4619 i915_gem_object_unpin_pages(obj);
4620 if (args->madv == I915_MADV_WILLNEED)
4621 i915_gem_object_pin_pages(obj);
4622 }
4623
Chris Wilson05394f32010-11-08 19:18:58 +00004624 if (obj->madv != __I915_MADV_PURGED)
4625 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004626
Chris Wilson6c085a72012-08-20 11:40:46 +02004627 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004628 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004629 i915_gem_object_truncate(obj);
4630
Chris Wilson05394f32010-11-08 19:18:58 +00004631 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004632
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004633out:
Chris Wilson05394f32010-11-08 19:18:58 +00004634 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004635unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004636 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004637 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004638}
4639
Chris Wilson37e680a2012-06-07 15:38:42 +01004640void i915_gem_object_init(struct drm_i915_gem_object *obj,
4641 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004642{
Chris Wilsonb4716182015-04-27 13:41:17 +01004643 int i;
4644
Ben Widawsky35c20a62013-05-31 11:28:48 -07004645 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004646 for (i = 0; i < I915_NUM_RINGS; i++)
4647 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004648 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004649 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004650 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004651
Chris Wilson37e680a2012-06-07 15:38:42 +01004652 obj->ops = ops;
4653
Chris Wilson0327d6b2012-08-11 15:41:06 +01004654 obj->fence_reg = I915_FENCE_REG_NONE;
4655 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004656
4657 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4658}
4659
Chris Wilson37e680a2012-06-07 15:38:42 +01004660static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4661 .get_pages = i915_gem_object_get_pages_gtt,
4662 .put_pages = i915_gem_object_put_pages_gtt,
4663};
4664
Chris Wilson05394f32010-11-08 19:18:58 +00004665struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4666 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004667{
Daniel Vetterc397b902010-04-09 19:05:07 +00004668 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004669 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004670 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004671
Chris Wilson42dcedd2012-11-15 11:32:30 +00004672 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004673 if (obj == NULL)
4674 return NULL;
4675
4676 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004677 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004678 return NULL;
4679 }
4680
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004681 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4682 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4683 /* 965gm cannot relocate objects above 4GiB. */
4684 mask &= ~__GFP_HIGHMEM;
4685 mask |= __GFP_DMA32;
4686 }
4687
Al Viro496ad9a2013-01-23 17:07:38 -05004688 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004689 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004690
Chris Wilson37e680a2012-06-07 15:38:42 +01004691 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004692
Daniel Vetterc397b902010-04-09 19:05:07 +00004693 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4694 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4695
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004696 if (HAS_LLC(dev)) {
4697 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004698 * cache) for about a 10% performance improvement
4699 * compared to uncached. Graphics requests other than
4700 * display scanout are coherent with the CPU in
4701 * accessing this cache. This means in this mode we
4702 * don't need to clflush on the CPU side, and on the
4703 * GPU side we only need to flush internal caches to
4704 * get data visible to the CPU.
4705 *
4706 * However, we maintain the display planes as UC, and so
4707 * need to rebind when first used as such.
4708 */
4709 obj->cache_level = I915_CACHE_LLC;
4710 } else
4711 obj->cache_level = I915_CACHE_NONE;
4712
Daniel Vetterd861e332013-07-24 23:25:03 +02004713 trace_i915_gem_object_create(obj);
4714
Chris Wilson05394f32010-11-08 19:18:58 +00004715 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004716}
4717
Chris Wilson340fbd82014-05-22 09:16:52 +01004718static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4719{
4720 /* If we are the last user of the backing storage (be it shmemfs
4721 * pages or stolen etc), we know that the pages are going to be
4722 * immediately released. In this case, we can then skip copying
4723 * back the contents from the GPU.
4724 */
4725
4726 if (obj->madv != I915_MADV_WILLNEED)
4727 return false;
4728
4729 if (obj->base.filp == NULL)
4730 return true;
4731
4732 /* At first glance, this looks racy, but then again so would be
4733 * userspace racing mmap against close. However, the first external
4734 * reference to the filp can only be obtained through the
4735 * i915_gem_mmap_ioctl() which safeguards us against the user
4736 * acquiring such a reference whilst we are in the middle of
4737 * freeing the object.
4738 */
4739 return atomic_long_read(&obj->base.filp->f_count) == 1;
4740}
4741
Chris Wilson1488fc02012-04-24 15:47:31 +01004742void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004743{
Chris Wilson1488fc02012-04-24 15:47:31 +01004744 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004745 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004746 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004747 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004748
Paulo Zanonif65c9162013-11-27 18:20:34 -02004749 intel_runtime_pm_get(dev_priv);
4750
Chris Wilson26e12f82011-03-20 11:20:19 +00004751 trace_i915_gem_object_destroy(obj);
4752
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004753 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004754 int ret;
4755
4756 vma->pin_count = 0;
4757 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004758 if (WARN_ON(ret == -ERESTARTSYS)) {
4759 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004760
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004761 was_interruptible = dev_priv->mm.interruptible;
4762 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004763
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004764 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004765
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004766 dev_priv->mm.interruptible = was_interruptible;
4767 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004768 }
4769
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004770 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4771 * before progressing. */
4772 if (obj->stolen)
4773 i915_gem_object_unpin_pages(obj);
4774
Daniel Vettera071fa02014-06-18 23:28:09 +02004775 WARN_ON(obj->frontbuffer_bits);
4776
Daniel Vetter656bfa32014-11-20 09:26:30 +01004777 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4778 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4779 obj->tiling_mode != I915_TILING_NONE)
4780 i915_gem_object_unpin_pages(obj);
4781
Ben Widawsky401c29f2013-05-31 11:28:47 -07004782 if (WARN_ON(obj->pages_pin_count))
4783 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004784 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004785 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004786 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004787 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004788
Chris Wilson9da3da62012-06-01 15:20:22 +01004789 BUG_ON(obj->pages);
4790
Chris Wilson2f745ad2012-09-04 21:02:58 +01004791 if (obj->base.import_attach)
4792 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004793
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004794 if (obj->ops->release)
4795 obj->ops->release(obj);
4796
Chris Wilson05394f32010-11-08 19:18:58 +00004797 drm_gem_object_release(&obj->base);
4798 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004799
Chris Wilson05394f32010-11-08 19:18:58 +00004800 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004801 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004802
4803 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004804}
4805
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004806struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4807 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004808{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004809 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004810 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4811 if (i915_is_ggtt(vma->vm) &&
4812 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4813 continue;
4814 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004815 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004816 }
4817 return NULL;
4818}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004819
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004820struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4821 const struct i915_ggtt_view *view)
4822{
4823 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4824 struct i915_vma *vma;
4825
4826 if (WARN_ONCE(!view, "no view specified"))
4827 return ERR_PTR(-EINVAL);
4828
4829 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004830 if (vma->vm == ggtt &&
4831 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004832 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004833 return NULL;
4834}
4835
Ben Widawsky2f633152013-07-17 12:19:03 -07004836void i915_gem_vma_destroy(struct i915_vma *vma)
4837{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004838 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004839 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004840
4841 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4842 if (!list_empty(&vma->exec_list))
4843 return;
4844
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004845 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004846
Daniel Vetter841cd772014-08-06 15:04:48 +02004847 if (!i915_is_ggtt(vm))
4848 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004849
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004850 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004851
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004852 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004853}
4854
Chris Wilsone3efda42014-04-09 09:19:41 +01004855static void
4856i915_gem_stop_ringbuffers(struct drm_device *dev)
4857{
4858 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004859 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004860 int i;
4861
4862 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004863 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004864}
4865
Jesse Barnes5669fca2009-02-17 15:13:31 -08004866int
Chris Wilson45c5f202013-10-16 11:50:01 +01004867i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004868{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004869 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004870 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004871
Chris Wilson45c5f202013-10-16 11:50:01 +01004872 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004873 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004874 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004875 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004876
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004877 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004878
Chris Wilsone3efda42014-04-09 09:19:41 +01004879 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004880 mutex_unlock(&dev->struct_mutex);
4881
Chris Wilson737b1502015-01-26 18:03:03 +02004882 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004883 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004884 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004885
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004886 /* Assert that we sucessfully flushed all the work and
4887 * reset the GPU back to its idle, low power state.
4888 */
4889 WARN_ON(dev_priv->mm.busy);
4890
Eric Anholt673a3942008-07-30 12:06:12 -07004891 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004892
4893err:
4894 mutex_unlock(&dev->struct_mutex);
4895 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004896}
4897
John Harrison6909a662015-05-29 17:43:51 +01004898int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004899{
John Harrison6909a662015-05-29 17:43:51 +01004900 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004901 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004902 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004903 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4904 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004905 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004906
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004907 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004908 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004909
John Harrison5fb9de12015-05-29 17:44:07 +01004910 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004911 if (ret)
4912 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004913
Ben Widawskyc3787e22013-09-17 21:12:44 -07004914 /*
4915 * Note: We do not worry about the concurrent register cacheline hang
4916 * here because no other code should access these registers other than
4917 * at initialization time.
4918 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004919 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004920 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4921 intel_ring_emit(ring, reg_base + i);
4922 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004923 }
4924
Ben Widawskyc3787e22013-09-17 21:12:44 -07004925 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004926
Ben Widawskyc3787e22013-09-17 21:12:44 -07004927 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004928}
4929
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004930void i915_gem_init_swizzling(struct drm_device *dev)
4931{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004932 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004933
Daniel Vetter11782b02012-01-31 16:47:55 +01004934 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004935 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4936 return;
4937
4938 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4939 DISP_TILE_SURFACE_SWIZZLING);
4940
Daniel Vetter11782b02012-01-31 16:47:55 +01004941 if (IS_GEN5(dev))
4942 return;
4943
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004944 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4945 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004946 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004947 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004948 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004949 else if (IS_GEN8(dev))
4950 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004951 else
4952 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004953}
Daniel Vettere21af882012-02-09 20:53:27 +01004954
Chris Wilson67b1b572012-07-05 23:49:40 +01004955static bool
4956intel_enable_blt(struct drm_device *dev)
4957{
4958 if (!HAS_BLT(dev))
4959 return false;
4960
4961 /* The blitter was dysfunctional on early prototypes */
4962 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4963 DRM_INFO("BLT not supported on this pre-production hardware;"
4964 " graphics performance will be degraded.\n");
4965 return false;
4966 }
4967
4968 return true;
4969}
4970
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004971static void init_unused_ring(struct drm_device *dev, u32 base)
4972{
4973 struct drm_i915_private *dev_priv = dev->dev_private;
4974
4975 I915_WRITE(RING_CTL(base), 0);
4976 I915_WRITE(RING_HEAD(base), 0);
4977 I915_WRITE(RING_TAIL(base), 0);
4978 I915_WRITE(RING_START(base), 0);
4979}
4980
4981static void init_unused_rings(struct drm_device *dev)
4982{
4983 if (IS_I830(dev)) {
4984 init_unused_ring(dev, PRB1_BASE);
4985 init_unused_ring(dev, SRB0_BASE);
4986 init_unused_ring(dev, SRB1_BASE);
4987 init_unused_ring(dev, SRB2_BASE);
4988 init_unused_ring(dev, SRB3_BASE);
4989 } else if (IS_GEN2(dev)) {
4990 init_unused_ring(dev, SRB0_BASE);
4991 init_unused_ring(dev, SRB1_BASE);
4992 } else if (IS_GEN3(dev)) {
4993 init_unused_ring(dev, PRB1_BASE);
4994 init_unused_ring(dev, PRB2_BASE);
4995 }
4996}
4997
Oscar Mateoa83014d2014-07-24 17:04:21 +01004998int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004999{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005000 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005001 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005002
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005003 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005004 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005005 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005006
5007 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005008 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005009 if (ret)
5010 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005011 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005012
Chris Wilson67b1b572012-07-05 23:49:40 +01005013 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005014 ret = intel_init_blt_ring_buffer(dev);
5015 if (ret)
5016 goto cleanup_bsd_ring;
5017 }
5018
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005019 if (HAS_VEBOX(dev)) {
5020 ret = intel_init_vebox_ring_buffer(dev);
5021 if (ret)
5022 goto cleanup_blt_ring;
5023 }
5024
Zhao Yakui845f74a2014-04-17 10:37:37 +08005025 if (HAS_BSD2(dev)) {
5026 ret = intel_init_bsd2_ring_buffer(dev);
5027 if (ret)
5028 goto cleanup_vebox_ring;
5029 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005030
Mika Kuoppala99433932013-01-22 14:12:17 +02005031 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
5032 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005033 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005034
5035 return 0;
5036
Zhao Yakui845f74a2014-04-17 10:37:37 +08005037cleanup_bsd2_ring:
5038 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005039cleanup_vebox_ring:
5040 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005041cleanup_blt_ring:
5042 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5043cleanup_bsd_ring:
5044 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5045cleanup_render_ring:
5046 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5047
5048 return ret;
5049}
5050
5051int
5052i915_gem_init_hw(struct drm_device *dev)
5053{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005054 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005055 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005056 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005057
5058 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5059 return -EIO;
5060
Chris Wilson5e4f5182015-02-13 14:35:59 +00005061 /* Double layer security blanket, see i915_gem_init() */
5062 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5063
Ben Widawsky59124502013-07-04 11:02:05 -07005064 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005065 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005066
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005067 if (IS_HASWELL(dev))
5068 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5069 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005070
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005071 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005072 if (IS_IVYBRIDGE(dev)) {
5073 u32 temp = I915_READ(GEN7_MSG_CTL);
5074 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5075 I915_WRITE(GEN7_MSG_CTL, temp);
5076 } else if (INTEL_INFO(dev)->gen >= 7) {
5077 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5078 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5079 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5080 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005081 }
5082
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005083 i915_gem_init_swizzling(dev);
5084
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005085 /*
5086 * At least 830 can leave some of the unused rings
5087 * "active" (ie. head != tail) after resume which
5088 * will prevent c3 entry. Makes sure all unused rings
5089 * are totally idle.
5090 */
5091 init_unused_rings(dev);
5092
John Harrison90638cc2015-05-29 17:43:37 +01005093 BUG_ON(!dev_priv->ring[RCS].default_context);
5094
John Harrison4ad2fd82015-06-18 13:11:20 +01005095 ret = i915_ppgtt_init_hw(dev);
5096 if (ret) {
5097 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5098 goto out;
5099 }
5100
5101 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005102 for_each_ring(ring, dev_priv, i) {
5103 ret = ring->init_hw(ring);
5104 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005105 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005106 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005107
John Harrison4ad2fd82015-06-18 13:11:20 +01005108 /* Now it is safe to go back round and do everything else: */
5109 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005110 struct drm_i915_gem_request *req;
5111
John Harrison90638cc2015-05-29 17:43:37 +01005112 WARN_ON(!ring->default_context);
5113
John Harrisondc4be60712015-05-29 17:43:39 +01005114 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5115 if (ret) {
5116 i915_gem_cleanup_ringbuffer(dev);
5117 goto out;
5118 }
5119
John Harrison4ad2fd82015-06-18 13:11:20 +01005120 if (ring->id == RCS) {
5121 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005122 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005123 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005124
John Harrisonb3dd6b92015-05-29 17:43:40 +01005125 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005126 if (ret && ret != -EIO) {
5127 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005128 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005129 i915_gem_cleanup_ringbuffer(dev);
5130 goto out;
5131 }
David Woodhousef48a0162015-01-20 17:21:42 +00005132
John Harrisonb3dd6b92015-05-29 17:43:40 +01005133 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005134 if (ret && ret != -EIO) {
5135 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005136 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005137 i915_gem_cleanup_ringbuffer(dev);
5138 goto out;
5139 }
John Harrisondc4be60712015-05-29 17:43:39 +01005140
John Harrison75289872015-05-29 17:43:49 +01005141 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005142 }
5143
Chris Wilson5e4f5182015-02-13 14:35:59 +00005144out:
5145 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005146 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005147}
5148
Chris Wilson1070a422012-04-24 15:47:41 +01005149int i915_gem_init(struct drm_device *dev)
5150{
5151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005152 int ret;
5153
Oscar Mateo127f1002014-07-24 17:04:11 +01005154 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5155 i915.enable_execlists);
5156
Chris Wilson1070a422012-04-24 15:47:41 +01005157 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005158
5159 if (IS_VALLEYVIEW(dev)) {
5160 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005161 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5162 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5163 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005164 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5165 }
5166
Oscar Mateoa83014d2014-07-24 17:04:21 +01005167 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005168 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005169 dev_priv->gt.init_rings = i915_gem_init_rings;
5170 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5171 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005172 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005173 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005174 dev_priv->gt.init_rings = intel_logical_rings_init;
5175 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5176 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005177 }
5178
Chris Wilson5e4f5182015-02-13 14:35:59 +00005179 /* This is just a security blanket to placate dragons.
5180 * On some systems, we very sporadically observe that the first TLBs
5181 * used by the CS may be stale, despite us poking the TLB reset. If
5182 * we hold the forcewake during initialisation these problems
5183 * just magically go away.
5184 */
5185 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5186
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005187 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005188 if (ret)
5189 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005190
Ben Widawskyd7e50082012-12-18 10:31:25 -08005191 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005192
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005193 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005194 if (ret)
5195 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005196
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005197 ret = dev_priv->gt.init_rings(dev);
5198 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005199 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005200
5201 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005202 if (ret == -EIO) {
5203 /* Allow ring initialisation to fail by marking the GPU as
5204 * wedged. But we only want to do this where the GPU is angry,
5205 * for all other failure, such as an allocation failure, bail.
5206 */
5207 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5208 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5209 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005210 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005211
5212out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005213 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005214 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005215
Chris Wilson60990322014-04-09 09:19:42 +01005216 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005217}
5218
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005219void
5220i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5221{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005222 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005223 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005224 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005225
Chris Wilsonb4519512012-05-11 14:29:30 +01005226 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005227 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005228}
5229
Chris Wilson64193402010-10-24 12:38:05 +01005230static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005231init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005232{
5233 INIT_LIST_HEAD(&ring->active_list);
5234 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005235}
5236
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005237void i915_init_vm(struct drm_i915_private *dev_priv,
5238 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005239{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005240 if (!i915_is_ggtt(vm))
5241 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005242 vm->dev = dev_priv->dev;
5243 INIT_LIST_HEAD(&vm->active_list);
5244 INIT_LIST_HEAD(&vm->inactive_list);
5245 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005246 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005247}
5248
Eric Anholt673a3942008-07-30 12:06:12 -07005249void
5250i915_gem_load(struct drm_device *dev)
5251{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005253 int i;
5254
Chris Wilsonefab6d82015-04-07 16:20:57 +01005255 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005256 kmem_cache_create("i915_gem_object",
5257 sizeof(struct drm_i915_gem_object), 0,
5258 SLAB_HWCACHE_ALIGN,
5259 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005260 dev_priv->vmas =
5261 kmem_cache_create("i915_gem_vma",
5262 sizeof(struct i915_vma), 0,
5263 SLAB_HWCACHE_ALIGN,
5264 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005265 dev_priv->requests =
5266 kmem_cache_create("i915_gem_request",
5267 sizeof(struct drm_i915_gem_request), 0,
5268 SLAB_HWCACHE_ALIGN,
5269 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005270
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005271 INIT_LIST_HEAD(&dev_priv->vm_list);
5272 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5273
Ben Widawskya33afea2013-09-17 21:12:45 -07005274 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005275 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5276 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005277 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005278 for (i = 0; i < I915_NUM_RINGS; i++)
5279 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005280 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005281 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005282 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5283 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005284 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5285 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005286 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005287
Chris Wilson72bfa192010-12-19 11:42:05 +00005288 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5289
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005290 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5291 dev_priv->num_fence_regs = 32;
5292 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005293 dev_priv->num_fence_regs = 16;
5294 else
5295 dev_priv->num_fence_regs = 8;
5296
Yu Zhangeb822892015-02-10 19:05:49 +08005297 if (intel_vgpu_active(dev))
5298 dev_priv->num_fence_regs =
5299 I915_READ(vgtif_reg(avail_rs.fence_num));
5300
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005301 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005302 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5303 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005304
Eric Anholt673a3942008-07-30 12:06:12 -07005305 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005306 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005307
Chris Wilsonce453d82011-02-21 14:43:56 +00005308 dev_priv->mm.interruptible = true;
5309
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005310 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005311
5312 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005313}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005314
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005315void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005316{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005317 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005318
5319 /* Clean up our request list when the client is going away, so that
5320 * later retire_requests won't dereference our soon-to-be-gone
5321 * file_priv.
5322 */
Chris Wilson1c255952010-09-26 11:03:27 +01005323 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005324 while (!list_empty(&file_priv->mm.request_list)) {
5325 struct drm_i915_gem_request *request;
5326
5327 request = list_first_entry(&file_priv->mm.request_list,
5328 struct drm_i915_gem_request,
5329 client_list);
5330 list_del(&request->client_list);
5331 request->file_priv = NULL;
5332 }
Chris Wilson1c255952010-09-26 11:03:27 +01005333 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005334
Chris Wilson2e1b8732015-04-27 13:41:22 +01005335 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005336 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005337 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005338 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005339 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005340}
5341
5342int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5343{
5344 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005345 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005346
5347 DRM_DEBUG_DRIVER("\n");
5348
5349 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5350 if (!file_priv)
5351 return -ENOMEM;
5352
5353 file->driver_priv = file_priv;
5354 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005355 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005356 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005357
5358 spin_lock_init(&file_priv->mm.lock);
5359 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005360
Ben Widawskye422b882013-12-06 14:10:58 -08005361 ret = i915_gem_context_open(dev, file);
5362 if (ret)
5363 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005364
Ben Widawskye422b882013-12-06 14:10:58 -08005365 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005366}
5367
Daniel Vetterb680c372014-09-19 18:27:27 +02005368/**
5369 * i915_gem_track_fb - update frontbuffer tracking
5370 * old: current GEM buffer for the frontbuffer slots
5371 * new: new GEM buffer for the frontbuffer slots
5372 * frontbuffer_bits: bitmask of frontbuffer slots
5373 *
5374 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5375 * from @old and setting them in @new. Both @old and @new can be NULL.
5376 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005377void i915_gem_track_fb(struct drm_i915_gem_object *old,
5378 struct drm_i915_gem_object *new,
5379 unsigned frontbuffer_bits)
5380{
5381 if (old) {
5382 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5383 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5384 old->frontbuffer_bits &= ~frontbuffer_bits;
5385 }
5386
5387 if (new) {
5388 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5389 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5390 new->frontbuffer_bits |= frontbuffer_bits;
5391 }
5392}
5393
Ben Widawskya70a3142013-07-31 16:59:56 -07005394/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005395unsigned long
5396i915_gem_obj_offset(struct drm_i915_gem_object *o,
5397 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005398{
5399 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5400 struct i915_vma *vma;
5401
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005402 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005403
Ben Widawskya70a3142013-07-31 16:59:56 -07005404 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005405 if (i915_is_ggtt(vma->vm) &&
5406 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5407 continue;
5408 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005409 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005410 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005411
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005412 WARN(1, "%s vma for this object not found.\n",
5413 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005414 return -1;
5415}
5416
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005417unsigned long
5418i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005419 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005420{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005421 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005422 struct i915_vma *vma;
5423
5424 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005425 if (vma->vm == ggtt &&
5426 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005427 return vma->node.start;
5428
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005429 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005430 return -1;
5431}
5432
5433bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5434 struct i915_address_space *vm)
5435{
5436 struct i915_vma *vma;
5437
5438 list_for_each_entry(vma, &o->vma_list, vma_link) {
5439 if (i915_is_ggtt(vma->vm) &&
5440 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5441 continue;
5442 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5443 return true;
5444 }
5445
5446 return false;
5447}
5448
5449bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005450 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005451{
5452 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5453 struct i915_vma *vma;
5454
5455 list_for_each_entry(vma, &o->vma_list, vma_link)
5456 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005457 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005458 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005459 return true;
5460
5461 return false;
5462}
5463
5464bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5465{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005466 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005467
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005468 list_for_each_entry(vma, &o->vma_list, vma_link)
5469 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005470 return true;
5471
5472 return false;
5473}
5474
5475unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5476 struct i915_address_space *vm)
5477{
5478 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5479 struct i915_vma *vma;
5480
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005481 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005482
5483 BUG_ON(list_empty(&o->vma_list));
5484
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005485 list_for_each_entry(vma, &o->vma_list, vma_link) {
5486 if (i915_is_ggtt(vma->vm) &&
5487 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5488 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005489 if (vma->vm == vm)
5490 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005491 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005492 return 0;
5493}
5494
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005495bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005496{
5497 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005498 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005499 if (vma->pin_count > 0)
5500 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005501
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005502 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005503}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005504