blob: a051dc5def24134e5e1f05aa44c4e1a10d935f1e [file] [log] [blame]
Robert Love04896a72009-06-22 18:43:11 +01001/*
Jovi Zhang99edb3d2011-03-30 05:30:41 -04002 * Driver for msm7k serial device and console
Robert Love04896a72009-06-22 18:43:11 +01003 *
4 * Copyright (C) 2007 Google, Inc.
5 * Author: Robert Love <rlove@google.com>
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08006 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
Robert Love04896a72009-06-22 18:43:11 +01007 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19# define SUPPORT_SYSRQ
20#endif
21
David Browncfdad2a2011-08-04 01:55:24 -070022#include <linux/atomic.h>
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +030023#include <linux/dma-mapping.h>
24#include <linux/dmaengine.h>
Robert Love04896a72009-06-22 18:43:11 +010025#include <linux/hrtimer.h>
26#include <linux/module.h>
27#include <linux/io.h>
28#include <linux/ioport.h>
29#include <linux/irq.h>
30#include <linux/init.h>
31#include <linux/console.h>
32#include <linux/tty.h>
33#include <linux/tty_flip.h>
34#include <linux/serial_core.h>
35#include <linux/serial.h>
Ivan T. Ivanov99693942015-09-30 15:27:02 +030036#include <linux/slab.h>
Robert Love04896a72009-06-22 18:43:11 +010037#include <linux/clk.h>
38#include <linux/platform_device.h>
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -080039#include <linux/delay.h>
David Browncfdad2a2011-08-04 01:55:24 -070040#include <linux/of.h>
41#include <linux/of_device.h>
Robert Love04896a72009-06-22 18:43:11 +010042
Stephen Boyd32173742016-05-11 18:02:26 -070043#define UART_MR1 0x0000
Robert Love04896a72009-06-22 18:43:11 +010044
Stephen Boyd32173742016-05-11 18:02:26 -070045#define UART_MR1_AUTO_RFR_LEVEL0 0x3F
46#define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
47#define UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
48#define UART_MR1_RX_RDY_CTL BIT(7)
49#define UART_MR1_CTS_CTL BIT(6)
50
51#define UART_MR2 0x0004
52#define UART_MR2_ERROR_MODE BIT(6)
53#define UART_MR2_BITS_PER_CHAR 0x30
54#define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
55#define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
56#define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
57#define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
58#define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
59#define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
60#define UART_MR2_PARITY_MODE_NONE 0x0
61#define UART_MR2_PARITY_MODE_ODD 0x1
62#define UART_MR2_PARITY_MODE_EVEN 0x2
63#define UART_MR2_PARITY_MODE_SPACE 0x3
64#define UART_MR2_PARITY_MODE 0x3
65
66#define UART_CSR 0x0008
67
68#define UART_TF 0x000C
69#define UARTDM_TF 0x0070
70
71#define UART_CR 0x0010
72#define UART_CR_CMD_NULL (0 << 4)
73#define UART_CR_CMD_RESET_RX (1 << 4)
74#define UART_CR_CMD_RESET_TX (2 << 4)
75#define UART_CR_CMD_RESET_ERR (3 << 4)
76#define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
77#define UART_CR_CMD_START_BREAK (5 << 4)
78#define UART_CR_CMD_STOP_BREAK (6 << 4)
79#define UART_CR_CMD_RESET_CTS (7 << 4)
80#define UART_CR_CMD_RESET_STALE_INT (8 << 4)
81#define UART_CR_CMD_PACKET_MODE (9 << 4)
82#define UART_CR_CMD_MODE_RESET (12 << 4)
83#define UART_CR_CMD_SET_RFR (13 << 4)
84#define UART_CR_CMD_RESET_RFR (14 << 4)
85#define UART_CR_CMD_PROTECTION_EN (16 << 4)
86#define UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
87#define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
88#define UART_CR_CMD_FORCE_STALE (4 << 8)
89#define UART_CR_CMD_RESET_TX_READY (3 << 8)
90#define UART_CR_TX_DISABLE BIT(3)
91#define UART_CR_TX_ENABLE BIT(2)
92#define UART_CR_RX_DISABLE BIT(1)
93#define UART_CR_RX_ENABLE BIT(0)
94#define UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
95
96#define UART_IMR 0x0014
97#define UART_IMR_TXLEV BIT(0)
98#define UART_IMR_RXSTALE BIT(3)
99#define UART_IMR_RXLEV BIT(4)
100#define UART_IMR_DELTA_CTS BIT(5)
101#define UART_IMR_CURRENT_CTS BIT(6)
102#define UART_IMR_RXBREAK_START BIT(10)
103
104#define UART_IPR_RXSTALE_LAST 0x20
105#define UART_IPR_STALE_LSB 0x1F
106#define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
107#define UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
108
109#define UART_IPR 0x0018
110#define UART_TFWR 0x001C
111#define UART_RFWR 0x0020
112#define UART_HCR 0x0024
113
114#define UART_MREG 0x0028
115#define UART_NREG 0x002C
116#define UART_DREG 0x0030
117#define UART_MNDREG 0x0034
118#define UART_IRDA 0x0038
119#define UART_MISR_MODE 0x0040
120#define UART_MISR_RESET 0x0044
121#define UART_MISR_EXPORT 0x0048
122#define UART_MISR_VAL 0x004C
123#define UART_TEST_CTRL 0x0050
124
125#define UART_SR 0x0008
126#define UART_SR_HUNT_CHAR BIT(7)
127#define UART_SR_RX_BREAK BIT(6)
128#define UART_SR_PAR_FRAME_ERR BIT(5)
129#define UART_SR_OVERRUN BIT(4)
130#define UART_SR_TX_EMPTY BIT(3)
131#define UART_SR_TX_READY BIT(2)
132#define UART_SR_RX_FULL BIT(1)
133#define UART_SR_RX_READY BIT(0)
134
135#define UART_RF 0x000C
136#define UARTDM_RF 0x0070
137#define UART_MISR 0x0010
138#define UART_ISR 0x0014
139#define UART_ISR_TX_READY BIT(7)
140
141#define UARTDM_RXFS 0x50
142#define UARTDM_RXFS_BUF_SHIFT 0x7
143#define UARTDM_RXFS_BUF_MASK 0x7
144
145#define UARTDM_DMEN 0x3C
146#define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
147#define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
148
149#define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
150#define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
151
152#define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
153#define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
154
155#define UARTDM_DMRX 0x34
156#define UARTDM_NCF_TX 0x40
157#define UARTDM_RX_TOTAL_SNAP 0x38
158
159#define UARTDM_BURST_SIZE 16 /* in bytes */
160#define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
161#define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
162#define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300163
Stephen Boydf7e54d72014-01-14 12:34:55 -0800164enum {
165 UARTDM_1P1 = 1,
166 UARTDM_1P2,
167 UARTDM_1P3,
168 UARTDM_1P4,
169};
170
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300171struct msm_dma {
172 struct dma_chan *chan;
173 enum dma_data_direction dir;
174 dma_addr_t phys;
175 unsigned char *virt;
176 dma_cookie_t cookie;
177 u32 enable_bit;
178 unsigned int count;
179 struct dma_async_tx_descriptor *desc;
180};
181
Robert Love04896a72009-06-22 18:43:11 +0100182struct msm_port {
183 struct uart_port uart;
184 char name[16];
185 struct clk *clk;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800186 struct clk *pclk;
Robert Love04896a72009-06-22 18:43:11 +0100187 unsigned int imr;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800188 int is_uartdm;
189 unsigned int old_snap_state;
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700190 bool break_detected;
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300191 struct msm_dma tx_dma;
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300192 struct msm_dma rx_dma;
Robert Love04896a72009-06-22 18:43:11 +0100193};
194
Stephen Boyd32173742016-05-11 18:02:26 -0700195#define UART_TO_MSM(uart_port) container_of(uart_port, struct msm_port, uart)
196
197static
198void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
199{
200 writel_relaxed(val, port->membase + off);
201}
202
203static
204unsigned int msm_read(struct uart_port *port, unsigned int off)
205{
206 return readl_relaxed(port->membase + off);
207}
208
209/*
210 * Setup the MND registers to use the TCXO clock.
211 */
212static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
213{
214 msm_write(port, 0x06, UART_MREG);
215 msm_write(port, 0xF1, UART_NREG);
216 msm_write(port, 0x0F, UART_DREG);
217 msm_write(port, 0x1A, UART_MNDREG);
218 port->uartclk = 1843200;
219}
220
221/*
222 * Setup the MND registers to use the TCXO clock divided by 4.
223 */
224static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
225{
226 msm_write(port, 0x18, UART_MREG);
227 msm_write(port, 0xF6, UART_NREG);
228 msm_write(port, 0x0F, UART_DREG);
229 msm_write(port, 0x0A, UART_MNDREG);
230 port->uartclk = 1843200;
231}
232
233static void msm_serial_set_mnd_regs(struct uart_port *port)
234{
Stephen Boyd2a31f092016-05-11 18:02:27 -0700235 struct msm_port *msm_port = UART_TO_MSM(port);
236
237 /*
238 * These registers don't exist so we change the clk input rate
239 * on uartdm hardware instead
240 */
241 if (msm_port->is_uartdm)
242 return;
243
Stephen Boyd32173742016-05-11 18:02:26 -0700244 if (port->uartclk == 19200000)
245 msm_serial_set_mnd_regs_tcxo(port);
246 else if (port->uartclk == 4800000)
247 msm_serial_set_mnd_regs_tcxoby4(port);
248}
249
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300250static void msm_handle_tx(struct uart_port *port);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300251static void msm_start_rx_dma(struct msm_port *msm_port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300252
253void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
254{
255 struct device *dev = port->dev;
256 unsigned int mapped;
257 u32 val;
258
259 mapped = dma->count;
260 dma->count = 0;
261
262 dmaengine_terminate_all(dma->chan);
263
264 /*
265 * DMA Stall happens if enqueue and flush command happens concurrently.
266 * For example before changing the baud rate/protocol configuration and
267 * sending flush command to ADM, disable the channel of UARTDM.
268 * Note: should not reset the receiver here immediately as it is not
269 * suggested to do disable/reset or reset/disable at the same time.
270 */
271 val = msm_read(port, UARTDM_DMEN);
272 val &= ~dma->enable_bit;
273 msm_write(port, val, UARTDM_DMEN);
274
275 if (mapped)
276 dma_unmap_single(dev, dma->phys, mapped, dma->dir);
277}
278
279static void msm_release_dma(struct msm_port *msm_port)
280{
281 struct msm_dma *dma;
282
283 dma = &msm_port->tx_dma;
284 if (dma->chan) {
285 msm_stop_dma(&msm_port->uart, dma);
286 dma_release_channel(dma->chan);
287 }
288
289 memset(dma, 0, sizeof(*dma));
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300290
291 dma = &msm_port->rx_dma;
292 if (dma->chan) {
293 msm_stop_dma(&msm_port->uart, dma);
294 dma_release_channel(dma->chan);
295 kfree(dma->virt);
296 }
297
298 memset(dma, 0, sizeof(*dma));
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300299}
300
301static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
302{
303 struct device *dev = msm_port->uart.dev;
304 struct dma_slave_config conf;
305 struct msm_dma *dma;
306 u32 crci = 0;
307 int ret;
308
309 dma = &msm_port->tx_dma;
310
311 /* allocate DMA resources, if available */
312 dma->chan = dma_request_slave_channel_reason(dev, "tx");
313 if (IS_ERR(dma->chan))
314 goto no_tx;
315
316 of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
317
318 memset(&conf, 0, sizeof(conf));
319 conf.direction = DMA_MEM_TO_DEV;
320 conf.device_fc = true;
321 conf.dst_addr = base + UARTDM_TF;
322 conf.dst_maxburst = UARTDM_BURST_SIZE;
323 conf.slave_id = crci;
324
325 ret = dmaengine_slave_config(dma->chan, &conf);
326 if (ret)
327 goto rel_tx;
328
329 dma->dir = DMA_TO_DEVICE;
330
331 if (msm_port->is_uartdm < UARTDM_1P4)
332 dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
333 else
334 dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
335
336 return;
337
338rel_tx:
339 dma_release_channel(dma->chan);
340no_tx:
341 memset(dma, 0, sizeof(*dma));
342}
343
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300344static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
345{
346 struct device *dev = msm_port->uart.dev;
347 struct dma_slave_config conf;
348 struct msm_dma *dma;
349 u32 crci = 0;
350 int ret;
351
352 dma = &msm_port->rx_dma;
353
354 /* allocate DMA resources, if available */
355 dma->chan = dma_request_slave_channel_reason(dev, "rx");
356 if (IS_ERR(dma->chan))
357 goto no_rx;
358
359 of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
360
361 dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
362 if (!dma->virt)
363 goto rel_rx;
364
365 memset(&conf, 0, sizeof(conf));
366 conf.direction = DMA_DEV_TO_MEM;
367 conf.device_fc = true;
368 conf.src_addr = base + UARTDM_RF;
369 conf.src_maxburst = UARTDM_BURST_SIZE;
370 conf.slave_id = crci;
371
372 ret = dmaengine_slave_config(dma->chan, &conf);
373 if (ret)
374 goto err;
375
376 dma->dir = DMA_FROM_DEVICE;
377
378 if (msm_port->is_uartdm < UARTDM_1P4)
379 dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
380 else
381 dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
382
383 return;
384err:
385 kfree(dma->virt);
386rel_rx:
387 dma_release_channel(dma->chan);
388no_rx:
389 memset(dma, 0, sizeof(*dma));
390}
391
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300392static inline void msm_wait_for_xmitr(struct uart_port *port)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800393{
Stephen Boyd4a5662d2013-07-24 11:37:28 -0700394 while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
395 if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
396 break;
397 udelay(1);
398 }
399 msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800400}
401
Robert Love04896a72009-06-22 18:43:11 +0100402static void msm_stop_tx(struct uart_port *port)
403{
404 struct msm_port *msm_port = UART_TO_MSM(port);
405
406 msm_port->imr &= ~UART_IMR_TXLEV;
407 msm_write(port, msm_port->imr, UART_IMR);
408}
409
410static void msm_start_tx(struct uart_port *port)
411{
412 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300413 struct msm_dma *dma = &msm_port->tx_dma;
414
415 /* Already started in DMA mode */
416 if (dma->count)
417 return;
Robert Love04896a72009-06-22 18:43:11 +0100418
419 msm_port->imr |= UART_IMR_TXLEV;
420 msm_write(port, msm_port->imr, UART_IMR);
421}
422
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300423static void msm_reset_dm_count(struct uart_port *port, int count)
424{
425 msm_wait_for_xmitr(port);
426 msm_write(port, count, UARTDM_NCF_TX);
427 msm_read(port, UARTDM_NCF_TX);
428}
429
430static void msm_complete_tx_dma(void *args)
431{
432 struct msm_port *msm_port = args;
433 struct uart_port *port = &msm_port->uart;
434 struct circ_buf *xmit = &port->state->xmit;
435 struct msm_dma *dma = &msm_port->tx_dma;
436 struct dma_tx_state state;
437 enum dma_status status;
438 unsigned long flags;
439 unsigned int count;
440 u32 val;
441
442 spin_lock_irqsave(&port->lock, flags);
443
444 /* Already stopped */
445 if (!dma->count)
446 goto done;
447
448 status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
449
450 dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
451
452 val = msm_read(port, UARTDM_DMEN);
453 val &= ~dma->enable_bit;
454 msm_write(port, val, UARTDM_DMEN);
455
456 if (msm_port->is_uartdm > UARTDM_1P3) {
457 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
458 msm_write(port, UART_CR_TX_ENABLE, UART_CR);
459 }
460
461 count = dma->count - state.residue;
462 port->icount.tx += count;
463 dma->count = 0;
464
465 xmit->tail += count;
466 xmit->tail &= UART_XMIT_SIZE - 1;
467
468 /* Restore "Tx FIFO below watermark" interrupt */
469 msm_port->imr |= UART_IMR_TXLEV;
470 msm_write(port, msm_port->imr, UART_IMR);
471
472 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
473 uart_write_wakeup(port);
474
475 msm_handle_tx(port);
476done:
477 spin_unlock_irqrestore(&port->lock, flags);
478}
479
480static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
481{
482 struct circ_buf *xmit = &msm_port->uart.state->xmit;
483 struct uart_port *port = &msm_port->uart;
484 struct msm_dma *dma = &msm_port->tx_dma;
485 void *cpu_addr;
486 int ret;
487 u32 val;
488
489 cpu_addr = &xmit->buf[xmit->tail];
490
491 dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
492 ret = dma_mapping_error(port->dev, dma->phys);
493 if (ret)
494 return ret;
495
496 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
497 count, DMA_MEM_TO_DEV,
498 DMA_PREP_INTERRUPT |
499 DMA_PREP_FENCE);
500 if (!dma->desc) {
501 ret = -EIO;
502 goto unmap;
503 }
504
505 dma->desc->callback = msm_complete_tx_dma;
506 dma->desc->callback_param = msm_port;
507
508 dma->cookie = dmaengine_submit(dma->desc);
509 ret = dma_submit_error(dma->cookie);
510 if (ret)
511 goto unmap;
512
513 /*
514 * Using DMA complete for Tx FIFO reload, no need for
515 * "Tx FIFO below watermark" one, disable it
516 */
517 msm_port->imr &= ~UART_IMR_TXLEV;
518 msm_write(port, msm_port->imr, UART_IMR);
519
520 dma->count = count;
521
522 val = msm_read(port, UARTDM_DMEN);
523 val |= dma->enable_bit;
524
525 if (msm_port->is_uartdm < UARTDM_1P4)
526 msm_write(port, val, UARTDM_DMEN);
527
528 msm_reset_dm_count(port, count);
529
530 if (msm_port->is_uartdm > UARTDM_1P3)
531 msm_write(port, val, UARTDM_DMEN);
532
533 dma_async_issue_pending(dma->chan);
534 return 0;
535unmap:
536 dma_unmap_single(port->dev, dma->phys, count, dma->dir);
537 return ret;
538}
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300539
540static void msm_complete_rx_dma(void *args)
541{
542 struct msm_port *msm_port = args;
543 struct uart_port *port = &msm_port->uart;
544 struct tty_port *tport = &port->state->port;
545 struct msm_dma *dma = &msm_port->rx_dma;
546 int count = 0, i, sysrq;
547 unsigned long flags;
548 u32 val;
549
550 spin_lock_irqsave(&port->lock, flags);
551
552 /* Already stopped */
553 if (!dma->count)
554 goto done;
555
556 val = msm_read(port, UARTDM_DMEN);
557 val &= ~dma->enable_bit;
558 msm_write(port, val, UARTDM_DMEN);
559
560 /* Restore interrupts */
561 msm_port->imr |= UART_IMR_RXLEV | UART_IMR_RXSTALE;
562 msm_write(port, msm_port->imr, UART_IMR);
563
564 if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
565 port->icount.overrun++;
566 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
567 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
568 }
569
570 count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
571
572 port->icount.rx += count;
573
574 dma->count = 0;
575
576 dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
577
578 for (i = 0; i < count; i++) {
579 char flag = TTY_NORMAL;
580
581 if (msm_port->break_detected && dma->virt[i] == 0) {
582 port->icount.brk++;
583 flag = TTY_BREAK;
584 msm_port->break_detected = false;
585 if (uart_handle_break(port))
586 continue;
587 }
588
589 if (!(port->read_status_mask & UART_SR_RX_BREAK))
590 flag = TTY_NORMAL;
591
592 spin_unlock_irqrestore(&port->lock, flags);
593 sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
594 spin_lock_irqsave(&port->lock, flags);
595 if (!sysrq)
596 tty_insert_flip_char(tport, dma->virt[i], flag);
597 }
598
599 msm_start_rx_dma(msm_port);
600done:
601 spin_unlock_irqrestore(&port->lock, flags);
602
603 if (count)
604 tty_flip_buffer_push(tport);
605}
606
607static void msm_start_rx_dma(struct msm_port *msm_port)
608{
609 struct msm_dma *dma = &msm_port->rx_dma;
610 struct uart_port *uart = &msm_port->uart;
611 u32 val;
612 int ret;
613
614 if (!dma->chan)
615 return;
616
617 dma->phys = dma_map_single(uart->dev, dma->virt,
618 UARTDM_RX_SIZE, dma->dir);
619 ret = dma_mapping_error(uart->dev, dma->phys);
620 if (ret)
621 return;
622
623 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
624 UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
625 DMA_PREP_INTERRUPT);
626 if (!dma->desc)
627 goto unmap;
628
629 dma->desc->callback = msm_complete_rx_dma;
630 dma->desc->callback_param = msm_port;
631
632 dma->cookie = dmaengine_submit(dma->desc);
633 ret = dma_submit_error(dma->cookie);
634 if (ret)
635 goto unmap;
636 /*
637 * Using DMA for FIFO off-load, no need for "Rx FIFO over
638 * watermark" or "stale" interrupts, disable them
639 */
640 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
641
642 /*
643 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
644 * we need RXSTALE to flush input DMA fifo to memory
645 */
646 if (msm_port->is_uartdm < UARTDM_1P4)
647 msm_port->imr |= UART_IMR_RXSTALE;
648
649 msm_write(uart, msm_port->imr, UART_IMR);
650
651 dma->count = UARTDM_RX_SIZE;
652
653 dma_async_issue_pending(dma->chan);
654
655 msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
656 msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
657
658 val = msm_read(uart, UARTDM_DMEN);
659 val |= dma->enable_bit;
660
661 if (msm_port->is_uartdm < UARTDM_1P4)
662 msm_write(uart, val, UARTDM_DMEN);
663
664 msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
665
666 if (msm_port->is_uartdm > UARTDM_1P3)
667 msm_write(uart, val, UARTDM_DMEN);
668
669 return;
670unmap:
671 dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
672}
673
Robert Love04896a72009-06-22 18:43:11 +0100674static void msm_stop_rx(struct uart_port *port)
675{
676 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300677 struct msm_dma *dma = &msm_port->rx_dma;
Robert Love04896a72009-06-22 18:43:11 +0100678
679 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
680 msm_write(port, msm_port->imr, UART_IMR);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300681
682 if (dma->chan)
683 msm_stop_dma(port, dma);
Robert Love04896a72009-06-22 18:43:11 +0100684}
685
686static void msm_enable_ms(struct uart_port *port)
687{
688 struct msm_port *msm_port = UART_TO_MSM(port);
689
690 msm_port->imr |= UART_IMR_DELTA_CTS;
691 msm_write(port, msm_port->imr, UART_IMR);
692}
693
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300694static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800695{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100696 struct tty_port *tport = &port->state->port;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800697 unsigned int sr;
698 int count = 0;
699 struct msm_port *msm_port = UART_TO_MSM(port);
700
701 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
702 port->icount.overrun++;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100703 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800704 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
705 }
706
707 if (misr & UART_IMR_RXSTALE) {
708 count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
709 msm_port->old_snap_state;
710 msm_port->old_snap_state = 0;
711 } else {
712 count = 4 * (msm_read(port, UART_RFWR));
713 msm_port->old_snap_state += count;
714 }
715
716 /* TODO: Precise error reporting */
717
718 port->icount.rx += count;
719
720 while (count > 0) {
Stephen Boyd68252422014-06-30 14:54:01 -0700721 unsigned char buf[4];
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700722 int sysrq, r_count, i;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800723
724 sr = msm_read(port, UART_SR);
725 if ((sr & UART_SR_RX_READY) == 0) {
726 msm_port->old_snap_state -= count;
727 break;
728 }
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800729
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700730 ioread32_rep(port->membase + UARTDM_RF, buf, 1);
731 r_count = min_t(int, count, sizeof(buf));
732
733 for (i = 0; i < r_count; i++) {
734 char flag = TTY_NORMAL;
735
736 if (msm_port->break_detected && buf[i] == 0) {
737 port->icount.brk++;
738 flag = TTY_BREAK;
739 msm_port->break_detected = false;
740 if (uart_handle_break(port))
741 continue;
742 }
743
744 if (!(port->read_status_mask & UART_SR_RX_BREAK))
745 flag = TTY_NORMAL;
746
747 spin_unlock(&port->lock);
748 sysrq = uart_handle_sysrq_char(port, buf[i]);
749 spin_lock(&port->lock);
750 if (!sysrq)
751 tty_insert_flip_char(tport, buf[i], flag);
752 }
753 count -= r_count;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800754 }
755
Viresh Kumarf77232d2013-08-19 20:14:20 +0530756 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100757 tty_flip_buffer_push(tport);
Viresh Kumarf77232d2013-08-19 20:14:20 +0530758 spin_lock(&port->lock);
759
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800760 if (misr & (UART_IMR_RXSTALE))
761 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
762 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
763 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300764
765 /* Try to use DMA */
766 msm_start_rx_dma(msm_port);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800767}
768
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300769static void msm_handle_rx(struct uart_port *port)
Robert Love04896a72009-06-22 18:43:11 +0100770{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100771 struct tty_port *tport = &port->state->port;
Robert Love04896a72009-06-22 18:43:11 +0100772 unsigned int sr;
773
774 /*
775 * Handle overrun. My understanding of the hardware is that overrun
776 * is not tied to the RX buffer, so we handle the case out of band.
777 */
778 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
779 port->icount.overrun++;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100780 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Robert Love04896a72009-06-22 18:43:11 +0100781 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
782 }
783
784 /* and now the main RX loop */
785 while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
786 unsigned int c;
787 char flag = TTY_NORMAL;
Stephen Boyd660beb02014-10-29 11:14:37 -0700788 int sysrq;
Robert Love04896a72009-06-22 18:43:11 +0100789
790 c = msm_read(port, UART_RF);
791
792 if (sr & UART_SR_RX_BREAK) {
793 port->icount.brk++;
794 if (uart_handle_break(port))
795 continue;
796 } else if (sr & UART_SR_PAR_FRAME_ERR) {
797 port->icount.frame++;
798 } else {
799 port->icount.rx++;
800 }
801
802 /* Mask conditions we're ignorning. */
803 sr &= port->read_status_mask;
804
Kiran Padwalddea3922014-08-05 13:21:59 +0530805 if (sr & UART_SR_RX_BREAK)
Robert Love04896a72009-06-22 18:43:11 +0100806 flag = TTY_BREAK;
Kiran Padwalddea3922014-08-05 13:21:59 +0530807 else if (sr & UART_SR_PAR_FRAME_ERR)
Robert Love04896a72009-06-22 18:43:11 +0100808 flag = TTY_FRAME;
Robert Love04896a72009-06-22 18:43:11 +0100809
Stephen Boyd660beb02014-10-29 11:14:37 -0700810 spin_unlock(&port->lock);
811 sysrq = uart_handle_sysrq_char(port, c);
812 spin_lock(&port->lock);
813 if (!sysrq)
Jiri Slaby92a19f92013-01-03 15:53:03 +0100814 tty_insert_flip_char(tport, c, flag);
Robert Love04896a72009-06-22 18:43:11 +0100815 }
816
Viresh Kumarf77232d2013-08-19 20:14:20 +0530817 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100818 tty_flip_buffer_push(tport);
Viresh Kumarf77232d2013-08-19 20:14:20 +0530819 spin_lock(&port->lock);
Robert Love04896a72009-06-22 18:43:11 +0100820}
821
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300822static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
Robert Love04896a72009-06-22 18:43:11 +0100823{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700824 struct circ_buf *xmit = &port->state->xmit;
Robert Love04896a72009-06-22 18:43:11 +0100825 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300826 unsigned int num_chars;
Stephen Boyd17fae282013-07-24 11:37:31 -0700827 unsigned int tf_pointer = 0;
Stephen Boyd68252422014-06-30 14:54:01 -0700828 void __iomem *tf;
829
830 if (msm_port->is_uartdm)
831 tf = port->membase + UARTDM_TF;
832 else
833 tf = port->membase + UART_TF;
Stephen Boyd17fae282013-07-24 11:37:31 -0700834
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300835 if (tx_count && msm_port->is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300836 msm_reset_dm_count(port, tx_count);
Robert Love04896a72009-06-22 18:43:11 +0100837
Stephen Boyd17fae282013-07-24 11:37:31 -0700838 while (tf_pointer < tx_count) {
839 int i;
840 char buf[4] = { 0 };
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800841
Stephen Boyd17fae282013-07-24 11:37:31 -0700842 if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
Robert Love04896a72009-06-22 18:43:11 +0100843 break;
Robert Love04896a72009-06-22 18:43:11 +0100844
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800845 if (msm_port->is_uartdm)
Jingoo Han4f749f22013-08-08 17:38:20 +0900846 num_chars = min(tx_count - tf_pointer,
847 (unsigned int)sizeof(buf));
Stephen Boyd17fae282013-07-24 11:37:31 -0700848 else
849 num_chars = 1;
Robert Love04896a72009-06-22 18:43:11 +0100850
Stephen Boyd17fae282013-07-24 11:37:31 -0700851 for (i = 0; i < num_chars; i++) {
852 buf[i] = xmit->buf[xmit->tail + i];
853 port->icount.tx++;
854 }
855
Stephen Boyd68252422014-06-30 14:54:01 -0700856 iowrite32_rep(tf, buf, 1);
Stephen Boyd17fae282013-07-24 11:37:31 -0700857 xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
858 tf_pointer += num_chars;
Robert Love04896a72009-06-22 18:43:11 +0100859 }
860
Stephen Boyd17fae282013-07-24 11:37:31 -0700861 /* disable tx interrupts if nothing more to send */
862 if (uart_circ_empty(xmit))
863 msm_stop_tx(port);
864
Robert Love04896a72009-06-22 18:43:11 +0100865 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
866 uart_write_wakeup(port);
867}
868
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300869static void msm_handle_tx(struct uart_port *port)
870{
871 struct msm_port *msm_port = UART_TO_MSM(port);
872 struct circ_buf *xmit = &msm_port->uart.state->xmit;
873 struct msm_dma *dma = &msm_port->tx_dma;
874 unsigned int pio_count, dma_count, dma_min;
875 void __iomem *tf;
876 int err = 0;
877
878 if (port->x_char) {
879 if (msm_port->is_uartdm)
880 tf = port->membase + UARTDM_TF;
881 else
882 tf = port->membase + UART_TF;
883
884 if (msm_port->is_uartdm)
885 msm_reset_dm_count(port, 1);
886
887 iowrite8_rep(tf, &port->x_char, 1);
888 port->icount.tx++;
889 port->x_char = 0;
890 return;
891 }
892
893 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
894 msm_stop_tx(port);
895 return;
896 }
897
898 pio_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
899 dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
900
901 dma_min = 1; /* Always DMA */
902 if (msm_port->is_uartdm > UARTDM_1P3) {
903 dma_count = UARTDM_TX_AIGN(dma_count);
904 dma_min = UARTDM_BURST_SIZE;
905 } else {
906 if (dma_count > UARTDM_TX_MAX)
907 dma_count = UARTDM_TX_MAX;
908 }
909
910 if (pio_count > port->fifosize)
911 pio_count = port->fifosize;
912
913 if (!dma->chan || dma_count < dma_min)
914 msm_handle_tx_pio(port, pio_count);
915 else
916 err = msm_handle_tx_dma(msm_port, dma_count);
917
918 if (err) /* fall back to PIO mode */
919 msm_handle_tx_pio(port, pio_count);
920}
921
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300922static void msm_handle_delta_cts(struct uart_port *port)
Robert Love04896a72009-06-22 18:43:11 +0100923{
924 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
925 port->icount.cts++;
Alan Coxbdc04e32009-09-19 13:13:31 -0700926 wake_up_interruptible(&port->state->port.delta_msr_wait);
Robert Love04896a72009-06-22 18:43:11 +0100927}
928
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300929static irqreturn_t msm_uart_irq(int irq, void *dev_id)
Robert Love04896a72009-06-22 18:43:11 +0100930{
931 struct uart_port *port = dev_id;
932 struct msm_port *msm_port = UART_TO_MSM(port);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300933 struct msm_dma *dma = &msm_port->rx_dma;
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300934 unsigned long flags;
Robert Love04896a72009-06-22 18:43:11 +0100935 unsigned int misr;
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300936 u32 val;
Robert Love04896a72009-06-22 18:43:11 +0100937
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300938 spin_lock_irqsave(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100939 misr = msm_read(port, UART_MISR);
940 msm_write(port, 0, UART_IMR); /* disable interrupt */
941
Stephen Boyd0896d4d2014-10-29 11:14:38 -0700942 if (misr & UART_IMR_RXBREAK_START) {
943 msm_port->break_detected = true;
944 msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
945 }
946
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800947 if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300948 if (dma->count) {
949 val = UART_CR_CMD_STALE_EVENT_DISABLE;
950 msm_write(port, val, UART_CR);
951 val = UART_CR_CMD_RESET_STALE_INT;
952 msm_write(port, val, UART_CR);
953 /*
954 * Flush DMA input fifo to memory, this will also
955 * trigger DMA RX completion
956 */
957 dmaengine_terminate_all(dma->chan);
958 } else if (msm_port->is_uartdm) {
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300959 msm_handle_rx_dm(port, misr);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300960 } else {
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300961 msm_handle_rx(port);
Ivan T. Ivanov99693942015-09-30 15:27:02 +0300962 }
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800963 }
Robert Love04896a72009-06-22 18:43:11 +0100964 if (misr & UART_IMR_TXLEV)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300965 msm_handle_tx(port);
Robert Love04896a72009-06-22 18:43:11 +0100966 if (misr & UART_IMR_DELTA_CTS)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +0300967 msm_handle_delta_cts(port);
Robert Love04896a72009-06-22 18:43:11 +0100968
969 msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +0300970 spin_unlock_irqrestore(&port->lock, flags);
Robert Love04896a72009-06-22 18:43:11 +0100971
972 return IRQ_HANDLED;
973}
974
975static unsigned int msm_tx_empty(struct uart_port *port)
976{
977 return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
978}
979
980static unsigned int msm_get_mctrl(struct uart_port *port)
981{
982 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
983}
984
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800985static void msm_reset(struct uart_port *port)
986{
Stephen Boydf7e54d72014-01-14 12:34:55 -0800987 struct msm_port *msm_port = UART_TO_MSM(port);
988
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -0800989 /* reset everything */
990 msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
991 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
992 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
993 msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
994 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
995 msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
Stephen Boydf7e54d72014-01-14 12:34:55 -0800996
997 /* Disable DM modes */
998 if (msm_port->is_uartdm)
999 msm_write(port, 0, UARTDM_DMEN);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001000}
1001
Stephen Boydf8fb9522013-07-24 11:37:29 -07001002static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
Robert Love04896a72009-06-22 18:43:11 +01001003{
1004 unsigned int mr;
Kiran Padwale919cef2014-08-05 13:22:00 +05301005
Robert Love04896a72009-06-22 18:43:11 +01001006 mr = msm_read(port, UART_MR1);
1007
1008 if (!(mctrl & TIOCM_RTS)) {
1009 mr &= ~UART_MR1_RX_RDY_CTL;
1010 msm_write(port, mr, UART_MR1);
1011 msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
1012 } else {
1013 mr |= UART_MR1_RX_RDY_CTL;
1014 msm_write(port, mr, UART_MR1);
1015 }
1016}
1017
1018static void msm_break_ctl(struct uart_port *port, int break_ctl)
1019{
1020 if (break_ctl)
1021 msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
1022 else
1023 msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
1024}
1025
Stephen Boyd6909dad2013-07-24 11:37:30 -07001026struct msm_baud_map {
1027 u16 divisor;
1028 u8 code;
1029 u8 rxstale;
1030};
1031
1032static const struct msm_baud_map *
Stephen Boyd98952bf2016-03-25 14:35:49 -07001033msm_find_best_baud(struct uart_port *port, unsigned int baud,
1034 unsigned long *rate)
Stephen Boyd6909dad2013-07-24 11:37:30 -07001035{
Stephen Boyd98952bf2016-03-25 14:35:49 -07001036 struct msm_port *msm_port = UART_TO_MSM(port);
1037 unsigned int divisor, result;
1038 unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
1039 const struct msm_baud_map *entry, *end, *best;
Stephen Boyd6909dad2013-07-24 11:37:30 -07001040 static const struct msm_baud_map table[] = {
Stephen Boyd6909dad2013-07-24 11:37:30 -07001041 { 1, 0xff, 31 },
Stephen Boyd98952bf2016-03-25 14:35:49 -07001042 { 2, 0xee, 16 },
1043 { 3, 0xdd, 8 },
1044 { 4, 0xcc, 6 },
1045 { 6, 0xbb, 6 },
1046 { 8, 0xaa, 6 },
1047 { 12, 0x99, 6 },
1048 { 16, 0x88, 1 },
1049 { 24, 0x77, 1 },
1050 { 32, 0x66, 1 },
1051 { 48, 0x55, 1 },
1052 { 96, 0x44, 1 },
1053 { 192, 0x33, 1 },
1054 { 384, 0x22, 1 },
1055 { 768, 0x11, 1 },
1056 { 1536, 0x00, 1 },
Stephen Boyd6909dad2013-07-24 11:37:30 -07001057 };
1058
Stephen Boyd98952bf2016-03-25 14:35:49 -07001059 best = table; /* Default to smallest divider */
1060 target = clk_round_rate(msm_port->clk, 16 * baud);
1061 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
Stephen Boyd6909dad2013-07-24 11:37:30 -07001062
Stephen Boyd98952bf2016-03-25 14:35:49 -07001063 end = table + ARRAY_SIZE(table);
1064 entry = table;
1065 while (entry < end) {
1066 if (entry->divisor <= divisor) {
1067 result = target / entry->divisor / 16;
1068 diff = abs(result - baud);
Stephen Boyd6909dad2013-07-24 11:37:30 -07001069
Stephen Boyd98952bf2016-03-25 14:35:49 -07001070 /* Keep track of best entry */
1071 if (diff < best_diff) {
1072 best_diff = diff;
1073 best = entry;
1074 best_rate = target;
1075 }
1076
1077 if (result == baud)
1078 break;
1079 } else if (entry->divisor > divisor) {
1080 old = target;
1081 target = clk_round_rate(msm_port->clk, old + 1);
1082 /*
1083 * The rate didn't get any faster so we can't do
1084 * better at dividing it down
1085 */
1086 if (target == old)
1087 break;
1088
1089 /* Start the divisor search over at this new rate */
1090 entry = table;
1091 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1092 continue;
1093 }
1094 entry++;
1095 }
1096
1097 *rate = best_rate;
1098 return best;
Stephen Boyd6909dad2013-07-24 11:37:30 -07001099}
1100
Ivan T. Ivanov850b37a2015-09-30 15:27:03 +03001101static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
1102 unsigned long *saved_flags)
Robert Love04896a72009-06-22 18:43:11 +01001103{
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001104 unsigned int rxstale, watermark, mask;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001105 struct msm_port *msm_port = UART_TO_MSM(port);
Stephen Boyd6909dad2013-07-24 11:37:30 -07001106 const struct msm_baud_map *entry;
Stephen Boyd98952bf2016-03-25 14:35:49 -07001107 unsigned long flags, rate;
Ivan T. Ivanov850b37a2015-09-30 15:27:03 +03001108
1109 flags = *saved_flags;
1110 spin_unlock_irqrestore(&port->lock, flags);
1111
Stephen Boyd98952bf2016-03-25 14:35:49 -07001112 entry = msm_find_best_baud(port, baud, &rate);
1113 clk_set_rate(msm_port->clk, rate);
1114 baud = rate / 16 / entry->divisor;
Ivan T. Ivanov850b37a2015-09-30 15:27:03 +03001115
1116 spin_lock_irqsave(&port->lock, flags);
1117 *saved_flags = flags;
Stephen Boyd98952bf2016-03-25 14:35:49 -07001118 port->uartclk = rate;
1119
1120 msm_write(port, entry->code, UART_CSR);
Ivan T. Ivanov850b37a2015-09-30 15:27:03 +03001121
Robert Love04896a72009-06-22 18:43:11 +01001122 /* RX stale watermark */
Stephen Boyd6909dad2013-07-24 11:37:30 -07001123 rxstale = entry->rxstale;
Robert Love04896a72009-06-22 18:43:11 +01001124 watermark = UART_IPR_STALE_LSB & rxstale;
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001125 if (msm_port->is_uartdm) {
1126 mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
1127 } else {
1128 watermark |= UART_IPR_RXSTALE_LAST;
1129 mask = UART_IPR_STALE_TIMEOUT_MSB;
1130 }
1131
1132 watermark |= mask & (rxstale << 2);
1133
Robert Love04896a72009-06-22 18:43:11 +01001134 msm_write(port, watermark, UART_IPR);
1135
1136 /* set RX watermark */
1137 watermark = (port->fifosize * 3) / 4;
1138 msm_write(port, watermark, UART_RFWR);
1139
1140 /* set TX watermark */
1141 msm_write(port, 10, UART_TFWR);
Alan Cox44da59e2009-06-22 18:43:18 +01001142
Stephen Boyda12f1b42014-10-29 18:47:01 -07001143 msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
1144 msm_reset(port);
1145
1146 /* Enable RX and TX */
1147 msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
1148
1149 /* turn on RX and CTS interrupts */
1150 msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
1151 UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
1152
1153 msm_write(port, msm_port->imr, UART_IMR);
1154
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001155 if (msm_port->is_uartdm) {
1156 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1157 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1158 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
1159 }
1160
Alan Cox44da59e2009-06-22 18:43:18 +01001161 return baud;
Robert Love04896a72009-06-22 18:43:11 +01001162}
1163
Robert Love04896a72009-06-22 18:43:11 +01001164static void msm_init_clock(struct uart_port *port)
1165{
1166 struct msm_port *msm_port = UART_TO_MSM(port);
1167
Stephen Boydf98cf832013-06-17 10:43:08 -07001168 clk_prepare_enable(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -07001169 clk_prepare_enable(msm_port->pclk);
Abhijeet Dharmapurikar18c79d72010-05-20 15:20:23 -07001170 msm_serial_set_mnd_regs(port);
Robert Love04896a72009-06-22 18:43:11 +01001171}
1172
1173static int msm_startup(struct uart_port *port)
1174{
1175 struct msm_port *msm_port = UART_TO_MSM(port);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001176 unsigned int data, rfr_level, mask;
Robert Love04896a72009-06-22 18:43:11 +01001177 int ret;
1178
1179 snprintf(msm_port->name, sizeof(msm_port->name),
1180 "msm_serial%d", port->line);
1181
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001182 ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
Robert Love04896a72009-06-22 18:43:11 +01001183 msm_port->name, port);
1184 if (unlikely(ret))
1185 return ret;
1186
1187 msm_init_clock(port);
1188
1189 if (likely(port->fifosize > 12))
1190 rfr_level = port->fifosize - 12;
1191 else
1192 rfr_level = port->fifosize;
1193
1194 /* set automatic RFR level */
1195 data = msm_read(port, UART_MR1);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001196
1197 if (msm_port->is_uartdm)
1198 mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
1199 else
1200 mask = UART_MR1_AUTO_RFR_LEVEL1;
1201
1202 data &= ~mask;
Robert Love04896a72009-06-22 18:43:11 +01001203 data &= ~UART_MR1_AUTO_RFR_LEVEL0;
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001204 data |= mask & (rfr_level << 2);
Robert Love04896a72009-06-22 18:43:11 +01001205 data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1206 msm_write(port, data, UART_MR1);
Pramod Gurav12b9b9f2015-09-30 15:26:58 +03001207
Ivan T. Ivanov99693942015-09-30 15:27:02 +03001208 if (msm_port->is_uartdm) {
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +03001209 msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
Ivan T. Ivanov99693942015-09-30 15:27:02 +03001210 msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1211 }
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +03001212
Robert Love04896a72009-06-22 18:43:11 +01001213 return 0;
1214}
1215
1216static void msm_shutdown(struct uart_port *port)
1217{
1218 struct msm_port *msm_port = UART_TO_MSM(port);
1219
1220 msm_port->imr = 0;
1221 msm_write(port, 0, UART_IMR); /* disable interrupts */
1222
Ivan T. Ivanov3a878c42015-09-30 15:27:01 +03001223 if (msm_port->is_uartdm)
1224 msm_release_dma(msm_port);
1225
Stephen Boydf98cf832013-06-17 10:43:08 -07001226 clk_disable_unprepare(msm_port->clk);
Robert Love04896a72009-06-22 18:43:11 +01001227
1228 free_irq(port->irq, port);
1229}
1230
1231static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1232 struct ktermios *old)
1233{
Ivan T. Ivanov99693942015-09-30 15:27:02 +03001234 struct msm_port *msm_port = UART_TO_MSM(port);
1235 struct msm_dma *dma = &msm_port->rx_dma;
Robert Love04896a72009-06-22 18:43:11 +01001236 unsigned long flags;
1237 unsigned int baud, mr;
1238
1239 spin_lock_irqsave(&port->lock, flags);
1240
Ivan T. Ivanov99693942015-09-30 15:27:02 +03001241 if (dma->chan) /* Terminate if any */
1242 msm_stop_dma(port, dma);
1243
Robert Love04896a72009-06-22 18:43:11 +01001244 /* calculate and set baud rate */
Ivan T. Ivanov850b37a2015-09-30 15:27:03 +03001245 baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1246 baud = msm_set_baud_rate(port, baud, &flags);
Alan Cox44da59e2009-06-22 18:43:18 +01001247 if (tty_termios_baud_rate(termios))
1248 tty_termios_encode_baud_rate(termios, baud, baud);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001249
Robert Love04896a72009-06-22 18:43:11 +01001250 /* calculate parity */
1251 mr = msm_read(port, UART_MR2);
1252 mr &= ~UART_MR2_PARITY_MODE;
1253 if (termios->c_cflag & PARENB) {
1254 if (termios->c_cflag & PARODD)
1255 mr |= UART_MR2_PARITY_MODE_ODD;
1256 else if (termios->c_cflag & CMSPAR)
1257 mr |= UART_MR2_PARITY_MODE_SPACE;
1258 else
1259 mr |= UART_MR2_PARITY_MODE_EVEN;
1260 }
1261
1262 /* calculate bits per char */
1263 mr &= ~UART_MR2_BITS_PER_CHAR;
1264 switch (termios->c_cflag & CSIZE) {
1265 case CS5:
1266 mr |= UART_MR2_BITS_PER_CHAR_5;
1267 break;
1268 case CS6:
1269 mr |= UART_MR2_BITS_PER_CHAR_6;
1270 break;
1271 case CS7:
1272 mr |= UART_MR2_BITS_PER_CHAR_7;
1273 break;
1274 case CS8:
1275 default:
1276 mr |= UART_MR2_BITS_PER_CHAR_8;
1277 break;
1278 }
1279
1280 /* calculate stop bits */
1281 mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
1282 if (termios->c_cflag & CSTOPB)
1283 mr |= UART_MR2_STOP_BIT_LEN_TWO;
1284 else
1285 mr |= UART_MR2_STOP_BIT_LEN_ONE;
1286
1287 /* set parity, bits per char, and stop bit */
1288 msm_write(port, mr, UART_MR2);
1289
1290 /* calculate and set hardware flow control */
1291 mr = msm_read(port, UART_MR1);
1292 mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
1293 if (termios->c_cflag & CRTSCTS) {
1294 mr |= UART_MR1_CTS_CTL;
1295 mr |= UART_MR1_RX_RDY_CTL;
1296 }
1297 msm_write(port, mr, UART_MR1);
1298
1299 /* Configure status bits to ignore based on termio flags. */
1300 port->read_status_mask = 0;
1301 if (termios->c_iflag & INPCK)
1302 port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
Peter Hurleyef8b9dd2014-06-16 08:10:41 -04001303 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Robert Love04896a72009-06-22 18:43:11 +01001304 port->read_status_mask |= UART_SR_RX_BREAK;
1305
1306 uart_update_timeout(port, termios->c_cflag, baud);
1307
Ivan T. Ivanov99693942015-09-30 15:27:02 +03001308 /* Try to use DMA */
1309 msm_start_rx_dma(msm_port);
1310
Robert Love04896a72009-06-22 18:43:11 +01001311 spin_unlock_irqrestore(&port->lock, flags);
1312}
1313
1314static const char *msm_type(struct uart_port *port)
1315{
1316 return "MSM";
1317}
1318
1319static void msm_release_port(struct uart_port *port)
1320{
1321 struct platform_device *pdev = to_platform_device(port->dev);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001322 struct resource *uart_resource;
Robert Love04896a72009-06-22 18:43:11 +01001323 resource_size_t size;
1324
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001325 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1326 if (unlikely(!uart_resource))
Robert Love04896a72009-06-22 18:43:11 +01001327 return;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001328 size = resource_size(uart_resource);
Robert Love04896a72009-06-22 18:43:11 +01001329
1330 release_mem_region(port->mapbase, size);
1331 iounmap(port->membase);
1332 port->membase = NULL;
1333}
1334
1335static int msm_request_port(struct uart_port *port)
1336{
1337 struct platform_device *pdev = to_platform_device(port->dev);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001338 struct resource *uart_resource;
Robert Love04896a72009-06-22 18:43:11 +01001339 resource_size_t size;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001340 int ret;
Robert Love04896a72009-06-22 18:43:11 +01001341
David Brown886a4512011-08-02 09:02:49 -07001342 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001343 if (unlikely(!uart_resource))
Robert Love04896a72009-06-22 18:43:11 +01001344 return -ENXIO;
Robert Love04896a72009-06-22 18:43:11 +01001345
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001346 size = resource_size(uart_resource);
1347
1348 if (!request_mem_region(port->mapbase, size, "msm_serial"))
Robert Love04896a72009-06-22 18:43:11 +01001349 return -EBUSY;
1350
1351 port->membase = ioremap(port->mapbase, size);
1352 if (!port->membase) {
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001353 ret = -EBUSY;
1354 goto fail_release_port;
1355 }
1356
Robert Love04896a72009-06-22 18:43:11 +01001357 return 0;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001358
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001359fail_release_port:
1360 release_mem_region(port->mapbase, size);
1361 return ret;
Robert Love04896a72009-06-22 18:43:11 +01001362}
1363
1364static void msm_config_port(struct uart_port *port, int flags)
1365{
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001366 int ret;
Kiran Padwale919cef2014-08-05 13:22:00 +05301367
Robert Love04896a72009-06-22 18:43:11 +01001368 if (flags & UART_CONFIG_TYPE) {
1369 port->type = PORT_MSM;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001370 ret = msm_request_port(port);
1371 if (ret)
1372 return;
Robert Love04896a72009-06-22 18:43:11 +01001373 }
1374}
1375
1376static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1377{
1378 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1379 return -EINVAL;
1380 if (unlikely(port->irq != ser->irq))
1381 return -EINVAL;
1382 return 0;
1383}
1384
1385static void msm_power(struct uart_port *port, unsigned int state,
1386 unsigned int oldstate)
1387{
1388 struct msm_port *msm_port = UART_TO_MSM(port);
1389
1390 switch (state) {
1391 case 0:
Stephen Boydf98cf832013-06-17 10:43:08 -07001392 clk_prepare_enable(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -07001393 clk_prepare_enable(msm_port->pclk);
Robert Love04896a72009-06-22 18:43:11 +01001394 break;
1395 case 3:
Stephen Boydf98cf832013-06-17 10:43:08 -07001396 clk_disable_unprepare(msm_port->clk);
Stephen Boydbfaddb72013-08-20 23:48:02 -07001397 clk_disable_unprepare(msm_port->pclk);
Robert Love04896a72009-06-22 18:43:11 +01001398 break;
1399 default:
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301400 pr_err("msm_serial: Unknown PM state %d\n", state);
Robert Love04896a72009-06-22 18:43:11 +01001401 }
1402}
1403
Stephen Boydf7e54d72014-01-14 12:34:55 -08001404#ifdef CONFIG_CONSOLE_POLL
Stephen Boydf7e54d72014-01-14 12:34:55 -08001405static int msm_poll_get_char_single(struct uart_port *port)
1406{
1407 struct msm_port *msm_port = UART_TO_MSM(port);
1408 unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
1409
1410 if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
1411 return NO_POLL_CHAR;
Kiran Padwal6f47abc2014-08-05 13:22:02 +05301412
1413 return msm_read(port, rf_reg) & 0xff;
Stephen Boydf7e54d72014-01-14 12:34:55 -08001414}
1415
Stephen Boyd8b374392014-08-05 18:37:24 -07001416static int msm_poll_get_char_dm(struct uart_port *port)
Stephen Boydf7e54d72014-01-14 12:34:55 -08001417{
1418 int c;
1419 static u32 slop;
1420 static int count;
1421 unsigned char *sp = (unsigned char *)&slop;
1422
1423 /* Check if a previous read had more than one char */
1424 if (count) {
1425 c = sp[sizeof(slop) - count];
1426 count--;
1427 /* Or if FIFO is empty */
1428 } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
1429 /*
1430 * If RX packing buffer has less than a word, force stale to
1431 * push contents into RX FIFO
1432 */
1433 count = msm_read(port, UARTDM_RXFS);
1434 count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1435 if (count) {
1436 msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
1437 slop = msm_read(port, UARTDM_RF);
1438 c = sp[0];
1439 count--;
Stephen Boyd8b374392014-08-05 18:37:24 -07001440 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1441 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1442 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1443 UART_CR);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001444 } else {
1445 c = NO_POLL_CHAR;
1446 }
1447 /* FIFO has a word */
1448 } else {
1449 slop = msm_read(port, UARTDM_RF);
1450 c = sp[0];
1451 count = sizeof(slop) - 1;
1452 }
1453
1454 return c;
1455}
1456
1457static int msm_poll_get_char(struct uart_port *port)
1458{
1459 u32 imr;
1460 int c;
1461 struct msm_port *msm_port = UART_TO_MSM(port);
1462
1463 /* Disable all interrupts */
1464 imr = msm_read(port, UART_IMR);
1465 msm_write(port, 0, UART_IMR);
1466
Stephen Boyd8b374392014-08-05 18:37:24 -07001467 if (msm_port->is_uartdm)
1468 c = msm_poll_get_char_dm(port);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001469 else
1470 c = msm_poll_get_char_single(port);
1471
1472 /* Enable interrupts */
1473 msm_write(port, imr, UART_IMR);
1474
1475 return c;
1476}
1477
1478static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1479{
1480 u32 imr;
1481 struct msm_port *msm_port = UART_TO_MSM(port);
1482
1483 /* Disable all interrupts */
1484 imr = msm_read(port, UART_IMR);
1485 msm_write(port, 0, UART_IMR);
1486
1487 if (msm_port->is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001488 msm_reset_dm_count(port, 1);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001489
1490 /* Wait until FIFO is empty */
1491 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1492 cpu_relax();
1493
1494 /* Write a character */
1495 msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1496
1497 /* Wait until FIFO is empty */
1498 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1499 cpu_relax();
1500
1501 /* Enable interrupts */
1502 msm_write(port, imr, UART_IMR);
Stephen Boydf7e54d72014-01-14 12:34:55 -08001503}
1504#endif
1505
Robert Love04896a72009-06-22 18:43:11 +01001506static struct uart_ops msm_uart_pops = {
1507 .tx_empty = msm_tx_empty,
1508 .set_mctrl = msm_set_mctrl,
1509 .get_mctrl = msm_get_mctrl,
1510 .stop_tx = msm_stop_tx,
1511 .start_tx = msm_start_tx,
1512 .stop_rx = msm_stop_rx,
1513 .enable_ms = msm_enable_ms,
1514 .break_ctl = msm_break_ctl,
1515 .startup = msm_startup,
1516 .shutdown = msm_shutdown,
1517 .set_termios = msm_set_termios,
1518 .type = msm_type,
1519 .release_port = msm_release_port,
1520 .request_port = msm_request_port,
1521 .config_port = msm_config_port,
1522 .verify_port = msm_verify_port,
1523 .pm = msm_power,
Stephen Boydf7e54d72014-01-14 12:34:55 -08001524#ifdef CONFIG_CONSOLE_POLL
Stephen Boydf7e54d72014-01-14 12:34:55 -08001525 .poll_get_char = msm_poll_get_char,
1526 .poll_put_char = msm_poll_put_char,
1527#endif
Robert Love04896a72009-06-22 18:43:11 +01001528};
1529
1530static struct msm_port msm_uart_ports[] = {
1531 {
1532 .uart = {
1533 .iotype = UPIO_MEM,
1534 .ops = &msm_uart_pops,
1535 .flags = UPF_BOOT_AUTOCONF,
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001536 .fifosize = 64,
Robert Love04896a72009-06-22 18:43:11 +01001537 .line = 0,
1538 },
1539 },
1540 {
1541 .uart = {
1542 .iotype = UPIO_MEM,
1543 .ops = &msm_uart_pops,
1544 .flags = UPF_BOOT_AUTOCONF,
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001545 .fifosize = 64,
Robert Love04896a72009-06-22 18:43:11 +01001546 .line = 1,
1547 },
1548 },
1549 {
1550 .uart = {
1551 .iotype = UPIO_MEM,
1552 .ops = &msm_uart_pops,
1553 .flags = UPF_BOOT_AUTOCONF,
1554 .fifosize = 64,
1555 .line = 2,
1556 },
1557 },
1558};
1559
1560#define UART_NR ARRAY_SIZE(msm_uart_ports)
1561
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001562static inline struct uart_port *msm_get_port_from_line(unsigned int line)
Robert Love04896a72009-06-22 18:43:11 +01001563{
1564 return &msm_uart_ports[line].uart;
1565}
1566
1567#ifdef CONFIG_SERIAL_MSM_CONSOLE
Stephen Boyd0efe7292014-09-15 17:22:51 -07001568static void __msm_console_write(struct uart_port *port, const char *s,
1569 unsigned int count, bool is_uartdm)
Robert Love04896a72009-06-22 18:43:11 +01001570{
Stephen Boyda3957e82013-08-20 23:48:06 -07001571 int i;
Stephen Boyda3957e82013-08-20 23:48:06 -07001572 int num_newlines = 0;
1573 bool replaced = false;
Stephen Boyd68252422014-06-30 14:54:01 -07001574 void __iomem *tf;
Robert Love04896a72009-06-22 18:43:11 +01001575
Stephen Boyd0efe7292014-09-15 17:22:51 -07001576 if (is_uartdm)
Stephen Boyd68252422014-06-30 14:54:01 -07001577 tf = port->membase + UARTDM_TF;
1578 else
1579 tf = port->membase + UART_TF;
1580
Stephen Boyda3957e82013-08-20 23:48:06 -07001581 /* Account for newlines that will get a carriage return added */
1582 for (i = 0; i < count; i++)
1583 if (s[i] == '\n')
1584 num_newlines++;
1585 count += num_newlines;
1586
Robert Love04896a72009-06-22 18:43:11 +01001587 spin_lock(&port->lock);
Stephen Boyd0efe7292014-09-15 17:22:51 -07001588 if (is_uartdm)
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001589 msm_reset_dm_count(port, count);
Stephen Boyda3957e82013-08-20 23:48:06 -07001590
1591 i = 0;
1592 while (i < count) {
1593 int j;
1594 unsigned int num_chars;
1595 char buf[4] = { 0 };
Stephen Boyda3957e82013-08-20 23:48:06 -07001596
Stephen Boyd0efe7292014-09-15 17:22:51 -07001597 if (is_uartdm)
Stephen Boyda3957e82013-08-20 23:48:06 -07001598 num_chars = min(count - i, (unsigned int)sizeof(buf));
1599 else
1600 num_chars = 1;
1601
1602 for (j = 0; j < num_chars; j++) {
1603 char c = *s;
1604
1605 if (c == '\n' && !replaced) {
1606 buf[j] = '\r';
1607 j++;
1608 replaced = true;
1609 }
1610 if (j < num_chars) {
1611 buf[j] = c;
1612 s++;
1613 replaced = false;
1614 }
1615 }
1616
1617 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1618 cpu_relax();
1619
Stephen Boyd68252422014-06-30 14:54:01 -07001620 iowrite32_rep(tf, buf, 1);
Stephen Boyda3957e82013-08-20 23:48:06 -07001621 i += num_chars;
1622 }
Robert Love04896a72009-06-22 18:43:11 +01001623 spin_unlock(&port->lock);
1624}
1625
Stephen Boyd0efe7292014-09-15 17:22:51 -07001626static void msm_console_write(struct console *co, const char *s,
1627 unsigned int count)
1628{
1629 struct uart_port *port;
1630 struct msm_port *msm_port;
1631
1632 BUG_ON(co->index < 0 || co->index >= UART_NR);
1633
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001634 port = msm_get_port_from_line(co->index);
Stephen Boyd0efe7292014-09-15 17:22:51 -07001635 msm_port = UART_TO_MSM(port);
1636
1637 __msm_console_write(port, s, count, msm_port->is_uartdm);
1638}
1639
Robert Love04896a72009-06-22 18:43:11 +01001640static int __init msm_console_setup(struct console *co, char *options)
1641{
1642 struct uart_port *port;
Pramod Gurav4daba332015-01-12 19:15:32 +05301643 int baud = 115200;
1644 int bits = 8;
1645 int parity = 'n';
1646 int flow = 'n';
Robert Love04896a72009-06-22 18:43:11 +01001647
1648 if (unlikely(co->index >= UART_NR || co->index < 0))
1649 return -ENXIO;
1650
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001651 port = msm_get_port_from_line(co->index);
Robert Love04896a72009-06-22 18:43:11 +01001652
1653 if (unlikely(!port->membase))
1654 return -ENXIO;
1655
Robert Love04896a72009-06-22 18:43:11 +01001656 msm_init_clock(port);
1657
1658 if (options)
1659 uart_parse_options(options, &baud, &parity, &bits, &flow);
1660
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301661 pr_info("msm_serial: console setup on port #%d\n", port->line);
Robert Love04896a72009-06-22 18:43:11 +01001662
1663 return uart_set_options(port, co, baud, parity, bits, flow);
1664}
1665
Stephen Boyd0efe7292014-09-15 17:22:51 -07001666static void
1667msm_serial_early_write(struct console *con, const char *s, unsigned n)
1668{
1669 struct earlycon_device *dev = con->data;
1670
1671 __msm_console_write(&dev->port, s, n, false);
1672}
1673
1674static int __init
1675msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1676{
1677 if (!device->port.membase)
1678 return -ENODEV;
1679
1680 device->con->write = msm_serial_early_write;
1681 return 0;
1682}
Stephen Boyd0efe7292014-09-15 17:22:51 -07001683OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1684 msm_serial_early_console_setup);
1685
1686static void
1687msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1688{
1689 struct earlycon_device *dev = con->data;
1690
1691 __msm_console_write(&dev->port, s, n, true);
1692}
1693
1694static int __init
1695msm_serial_early_console_setup_dm(struct earlycon_device *device,
1696 const char *opt)
1697{
1698 if (!device->port.membase)
1699 return -ENODEV;
1700
1701 device->con->write = msm_serial_early_write_dm;
1702 return 0;
1703}
Stephen Boyd0efe7292014-09-15 17:22:51 -07001704OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1705 msm_serial_early_console_setup_dm);
1706
Robert Love04896a72009-06-22 18:43:11 +01001707static struct uart_driver msm_uart_driver;
1708
1709static struct console msm_console = {
1710 .name = "ttyMSM",
1711 .write = msm_console_write,
1712 .device = uart_console_device,
1713 .setup = msm_console_setup,
1714 .flags = CON_PRINTBUFFER,
1715 .index = -1,
1716 .data = &msm_uart_driver,
1717};
1718
1719#define MSM_CONSOLE (&msm_console)
1720
1721#else
1722#define MSM_CONSOLE NULL
1723#endif
1724
1725static struct uart_driver msm_uart_driver = {
1726 .owner = THIS_MODULE,
1727 .driver_name = "msm_serial",
1728 .dev_name = "ttyMSM",
1729 .nr = UART_NR,
1730 .cons = MSM_CONSOLE,
1731};
1732
David Browncfdad2a2011-08-04 01:55:24 -07001733static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1734
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001735static const struct of_device_id msm_uartdm_table[] = {
Stephen Boydf7e54d72014-01-14 12:34:55 -08001736 { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1737 { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1738 { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1739 { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001740 { }
1741};
1742
Kumar Gala4cc29462014-06-03 15:13:22 -05001743static int msm_serial_probe(struct platform_device *pdev)
Robert Love04896a72009-06-22 18:43:11 +01001744{
1745 struct msm_port *msm_port;
1746 struct resource *resource;
1747 struct uart_port *port;
Stephen Boydf7e54d72014-01-14 12:34:55 -08001748 const struct of_device_id *id;
Stephen Boyd97f75472014-10-22 17:33:01 -07001749 int irq, line;
Robert Love04896a72009-06-22 18:43:11 +01001750
Stephen Boyd97f75472014-10-22 17:33:01 -07001751 if (pdev->dev.of_node)
1752 line = of_alias_get_id(pdev->dev.of_node, "serial");
1753 else
1754 line = pdev->id;
1755
Stephen Boyd79204082014-11-14 10:39:21 -08001756 if (line < 0)
1757 line = atomic_inc_return(&msm_uart_next_id) - 1;
1758
Stephen Boyd97f75472014-10-22 17:33:01 -07001759 if (unlikely(line < 0 || line >= UART_NR))
Robert Love04896a72009-06-22 18:43:11 +01001760 return -ENXIO;
1761
Stephen Boyd97f75472014-10-22 17:33:01 -07001762 dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
Robert Love04896a72009-06-22 18:43:11 +01001763
Ivan T. Ivanov558abdb2015-09-30 15:27:00 +03001764 port = msm_get_port_from_line(line);
Robert Love04896a72009-06-22 18:43:11 +01001765 port->dev = &pdev->dev;
1766 msm_port = UART_TO_MSM(port);
1767
Stephen Boydf7e54d72014-01-14 12:34:55 -08001768 id = of_match_device(msm_uartdm_table, &pdev->dev);
1769 if (id)
1770 msm_port->is_uartdm = (unsigned long)id->data;
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001771 else
1772 msm_port->is_uartdm = 0;
1773
Stephen Boydbfaddb72013-08-20 23:48:02 -07001774 msm_port->clk = devm_clk_get(&pdev->dev, "core");
Stephen Boyd519b3712013-06-17 10:43:09 -07001775 if (IS_ERR(msm_port->clk))
1776 return PTR_ERR(msm_port->clk);
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001777
Stephen Boyd519b3712013-06-17 10:43:09 -07001778 if (msm_port->is_uartdm) {
Stephen Boydbfaddb72013-08-20 23:48:02 -07001779 msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
Stephen Boyd519b3712013-06-17 10:43:09 -07001780 if (IS_ERR(msm_port->pclk))
1781 return PTR_ERR(msm_port->pclk);
Stephen Boyd519b3712013-06-17 10:43:09 -07001782 }
Stepan Moskovchenkoec8f29e2010-12-21 12:38:05 -08001783
Robert Love04896a72009-06-22 18:43:11 +01001784 port->uartclk = clk_get_rate(msm_port->clk);
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301785 dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
Robert Love04896a72009-06-22 18:43:11 +01001786
David Brown886a4512011-08-02 09:02:49 -07001787 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Love04896a72009-06-22 18:43:11 +01001788 if (unlikely(!resource))
1789 return -ENXIO;
1790 port->mapbase = resource->start;
1791
Roel Kluin1e091752009-12-21 16:26:49 -08001792 irq = platform_get_irq(pdev, 0);
1793 if (unlikely(irq < 0))
Robert Love04896a72009-06-22 18:43:11 +01001794 return -ENXIO;
Roel Kluin1e091752009-12-21 16:26:49 -08001795 port->irq = irq;
Robert Love04896a72009-06-22 18:43:11 +01001796
1797 platform_set_drvdata(pdev, port);
1798
1799 return uart_add_one_port(&msm_uart_driver, port);
1800}
1801
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001802static int msm_serial_remove(struct platform_device *pdev)
Robert Love04896a72009-06-22 18:43:11 +01001803{
Stephen Boyd519b3712013-06-17 10:43:09 -07001804 struct uart_port *port = platform_get_drvdata(pdev);
Robert Love04896a72009-06-22 18:43:11 +01001805
Stephen Boyd519b3712013-06-17 10:43:09 -07001806 uart_remove_one_port(&msm_uart_driver, port);
Robert Love04896a72009-06-22 18:43:11 +01001807
1808 return 0;
1809}
1810
Kiran Padwalaf300532014-07-23 15:56:26 +05301811static const struct of_device_id msm_match_table[] = {
David Browncfdad2a2011-08-04 01:55:24 -07001812 { .compatible = "qcom,msm-uart" },
Stephen Boydc3b5d3b2013-08-20 23:48:04 -07001813 { .compatible = "qcom,msm-uartdm" },
David Browncfdad2a2011-08-04 01:55:24 -07001814 {}
1815};
1816
Robert Love04896a72009-06-22 18:43:11 +01001817static struct platform_driver msm_platform_driver = {
Robert Love04896a72009-06-22 18:43:11 +01001818 .remove = msm_serial_remove,
Andy Gross31964ff2014-04-24 11:31:22 -05001819 .probe = msm_serial_probe,
Robert Love04896a72009-06-22 18:43:11 +01001820 .driver = {
1821 .name = "msm_serial",
David Browncfdad2a2011-08-04 01:55:24 -07001822 .of_match_table = msm_match_table,
Robert Love04896a72009-06-22 18:43:11 +01001823 },
1824};
1825
1826static int __init msm_serial_init(void)
1827{
1828 int ret;
1829
1830 ret = uart_register_driver(&msm_uart_driver);
1831 if (unlikely(ret))
1832 return ret;
1833
Andy Gross31964ff2014-04-24 11:31:22 -05001834 ret = platform_driver_register(&msm_platform_driver);
Robert Love04896a72009-06-22 18:43:11 +01001835 if (unlikely(ret))
1836 uart_unregister_driver(&msm_uart_driver);
1837
Kiran Padwal6a7cfe42014-08-05 13:22:01 +05301838 pr_info("msm_serial: driver initialized\n");
Robert Love04896a72009-06-22 18:43:11 +01001839
1840 return ret;
1841}
1842
1843static void __exit msm_serial_exit(void)
1844{
Robert Love04896a72009-06-22 18:43:11 +01001845 platform_driver_unregister(&msm_platform_driver);
1846 uart_unregister_driver(&msm_uart_driver);
1847}
1848
1849module_init(msm_serial_init);
1850module_exit(msm_serial_exit);
1851
1852MODULE_AUTHOR("Robert Love <rlove@google.com>");
1853MODULE_DESCRIPTION("Driver for msm7x serial device");
1854MODULE_LICENSE("GPL");