Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * drivers/mtd/nand.c |
| 3 | * |
| 4 | * Overview: |
| 5 | * This is the generic MTD driver for NAND flash devices. It should be |
| 6 | * capable of working with almost all NAND chips currently available. |
| 7 | * Basic support for AG-AND chips is provided. |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 8 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * Additional technical information is available on |
maximilian attems | 8b2b403 | 2007-07-28 13:07:16 +0200 | [diff] [blame] | 10 | * http://www.linux-mtd.infradead.org/doc/nand.html |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 11 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 13 | * 2002-2006 Thomas Gleixner (tglx@linutronix.de) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | * |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 15 | * Credits: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 16 | * David Woodhouse for adding multichip support |
| 17 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | * Aleph One Ltd. and Toby Churchill Ltd. for supporting the |
| 19 | * rework for 2K page size chips |
| 20 | * |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 21 | * TODO: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | * Enable cached programming for 2k page size chips |
| 23 | * Check, if mtd->ecctype should be set to MTD_ECC_HW |
| 24 | * if we have HW ecc support. |
| 25 | * The AG-AND chips have nice features for speed improvement, |
| 26 | * which are not supported yet. Read / program 4 pages in one go. |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 27 | * BBT table is not serialized, has to be fixed |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | * This program is free software; you can redistribute it and/or modify |
| 30 | * it under the terms of the GNU General Public License version 2 as |
| 31 | * published by the Free Software Foundation. |
| 32 | * |
| 33 | */ |
| 34 | |
David Woodhouse | 552d920 | 2006-05-14 01:20:46 +0100 | [diff] [blame] | 35 | #include <linux/module.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/delay.h> |
| 37 | #include <linux/errno.h> |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 38 | #include <linux/err.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/sched.h> |
| 40 | #include <linux/slab.h> |
| 41 | #include <linux/types.h> |
| 42 | #include <linux/mtd/mtd.h> |
| 43 | #include <linux/mtd/nand.h> |
| 44 | #include <linux/mtd/nand_ecc.h> |
| 45 | #include <linux/mtd/compatmac.h> |
| 46 | #include <linux/interrupt.h> |
| 47 | #include <linux/bitops.h> |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 48 | #include <linux/leds.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | #include <asm/io.h> |
| 50 | |
| 51 | #ifdef CONFIG_MTD_PARTITIONS |
| 52 | #include <linux/mtd/partitions.h> |
| 53 | #endif |
| 54 | |
| 55 | /* Define default oob placement schemes for large and small page devices */ |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 56 | static struct nand_ecclayout nand_oob_8 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | .eccbytes = 3, |
| 58 | .eccpos = {0, 1, 2}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 59 | .oobfree = { |
| 60 | {.offset = 3, |
| 61 | .length = 2}, |
| 62 | {.offset = 6, |
| 63 | .length = 2}} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | }; |
| 65 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 66 | static struct nand_ecclayout nand_oob_16 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | .eccbytes = 6, |
| 68 | .eccpos = {0, 1, 2, 3, 6, 7}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 69 | .oobfree = { |
| 70 | {.offset = 8, |
| 71 | . length = 8}} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | }; |
| 73 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 74 | static struct nand_ecclayout nand_oob_64 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | .eccbytes = 24, |
| 76 | .eccpos = { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 77 | 40, 41, 42, 43, 44, 45, 46, 47, |
| 78 | 48, 49, 50, 51, 52, 53, 54, 55, |
| 79 | 56, 57, 58, 59, 60, 61, 62, 63}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 80 | .oobfree = { |
| 81 | {.offset = 2, |
| 82 | .length = 38}} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | }; |
| 84 | |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 85 | static struct nand_ecclayout nand_oob_128 = { |
| 86 | .eccbytes = 48, |
| 87 | .eccpos = { |
| 88 | 80, 81, 82, 83, 84, 85, 86, 87, |
| 89 | 88, 89, 90, 91, 92, 93, 94, 95, |
| 90 | 96, 97, 98, 99, 100, 101, 102, 103, |
| 91 | 104, 105, 106, 107, 108, 109, 110, 111, |
| 92 | 112, 113, 114, 115, 116, 117, 118, 119, |
| 93 | 120, 121, 122, 123, 124, 125, 126, 127}, |
| 94 | .oobfree = { |
| 95 | {.offset = 2, |
| 96 | .length = 78}} |
| 97 | }; |
| 98 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 99 | static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 100 | int new_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 102 | static int nand_do_write_oob(struct mtd_info *mtd, loff_t to, |
| 103 | struct mtd_oob_ops *ops); |
| 104 | |
Thomas Gleixner | d470a97 | 2006-05-23 23:48:57 +0200 | [diff] [blame] | 105 | /* |
Joe Perches | 8e87d78 | 2008-02-03 17:22:34 +0200 | [diff] [blame] | 106 | * For devices which display every fart in the system on a separate LED. Is |
Thomas Gleixner | d470a97 | 2006-05-23 23:48:57 +0200 | [diff] [blame] | 107 | * compiled away when LED support is disabled. |
| 108 | */ |
| 109 | DEFINE_LED_TRIGGER(nand_led_trigger); |
| 110 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | /** |
| 112 | * nand_release_device - [GENERIC] release chip |
| 113 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 114 | * |
| 115 | * Deselect, release chip lock and wake up anyone waiting on the device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 117 | static void nand_release_device(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 119 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | |
| 121 | /* De-select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 122 | chip->select_chip(mtd, -1); |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 123 | |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 124 | /* Release the controller and the chip */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 125 | spin_lock(&chip->controller->lock); |
| 126 | chip->controller->active = NULL; |
| 127 | chip->state = FL_READY; |
| 128 | wake_up(&chip->controller->wq); |
| 129 | spin_unlock(&chip->controller->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | /** |
| 133 | * nand_read_byte - [DEFAULT] read one byte from the chip |
| 134 | * @mtd: MTD device structure |
| 135 | * |
| 136 | * Default read function for 8bit buswith |
| 137 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 138 | static uint8_t nand_read_byte(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 140 | struct nand_chip *chip = mtd->priv; |
| 141 | return readb(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip |
| 146 | * @mtd: MTD device structure |
| 147 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 148 | * Default read function for 16bit buswith with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | * endianess conversion |
| 150 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 151 | static uint8_t nand_read_byte16(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 153 | struct nand_chip *chip = mtd->priv; |
| 154 | return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | * nand_read_word - [DEFAULT] read one word from the chip |
| 159 | * @mtd: MTD device structure |
| 160 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 161 | * Default read function for 16bit buswith without |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | * endianess conversion |
| 163 | */ |
| 164 | static u16 nand_read_word(struct mtd_info *mtd) |
| 165 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 166 | struct nand_chip *chip = mtd->priv; |
| 167 | return readw(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | * nand_select_chip - [DEFAULT] control CE line |
| 172 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 173 | * @chipnr: chipnumber to select, -1 for deselect |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | * |
| 175 | * Default select function for 1 chip devices. |
| 176 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 177 | static void nand_select_chip(struct mtd_info *mtd, int chipnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 179 | struct nand_chip *chip = mtd->priv; |
| 180 | |
| 181 | switch (chipnr) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | case -1: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 183 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | break; |
| 185 | case 0: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | break; |
| 187 | |
| 188 | default: |
| 189 | BUG(); |
| 190 | } |
| 191 | } |
| 192 | |
| 193 | /** |
| 194 | * nand_write_buf - [DEFAULT] write buffer to chip |
| 195 | * @mtd: MTD device structure |
| 196 | * @buf: data buffer |
| 197 | * @len: number of bytes to write |
| 198 | * |
| 199 | * Default write function for 8bit buswith |
| 200 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 201 | static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | { |
| 203 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 204 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 206 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 207 | writeb(buf[i], chip->IO_ADDR_W); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | } |
| 209 | |
| 210 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 211 | * nand_read_buf - [DEFAULT] read chip data into buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | * @mtd: MTD device structure |
| 213 | * @buf: buffer to store date |
| 214 | * @len: number of bytes to read |
| 215 | * |
| 216 | * Default read function for 8bit buswith |
| 217 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 218 | static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | { |
| 220 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 221 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 223 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 224 | buf[i] = readb(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | } |
| 226 | |
| 227 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 228 | * nand_verify_buf - [DEFAULT] Verify chip data against buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | * @mtd: MTD device structure |
| 230 | * @buf: buffer containing the data to compare |
| 231 | * @len: number of bytes to compare |
| 232 | * |
| 233 | * Default verify function for 8bit buswith |
| 234 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 235 | static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | { |
| 237 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 238 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 240 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 241 | if (buf[i] != readb(chip->IO_ADDR_R)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | return -EFAULT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | return 0; |
| 244 | } |
| 245 | |
| 246 | /** |
| 247 | * nand_write_buf16 - [DEFAULT] write buffer to chip |
| 248 | * @mtd: MTD device structure |
| 249 | * @buf: data buffer |
| 250 | * @len: number of bytes to write |
| 251 | * |
| 252 | * Default write function for 16bit buswith |
| 253 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 254 | static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | { |
| 256 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 257 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | u16 *p = (u16 *) buf; |
| 259 | len >>= 1; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 260 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 261 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 262 | writew(p[i], chip->IO_ADDR_W); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 263 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | } |
| 265 | |
| 266 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 267 | * nand_read_buf16 - [DEFAULT] read chip data into buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | * @mtd: MTD device structure |
| 269 | * @buf: buffer to store date |
| 270 | * @len: number of bytes to read |
| 271 | * |
| 272 | * Default read function for 16bit buswith |
| 273 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 274 | static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 | { |
| 276 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 277 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | u16 *p = (u16 *) buf; |
| 279 | len >>= 1; |
| 280 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 281 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 282 | p[i] = readw(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 286 | * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | * @mtd: MTD device structure |
| 288 | * @buf: buffer containing the data to compare |
| 289 | * @len: number of bytes to compare |
| 290 | * |
| 291 | * Default verify function for 16bit buswith |
| 292 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 293 | static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | { |
| 295 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 296 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | u16 *p = (u16 *) buf; |
| 298 | len >>= 1; |
| 299 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 300 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 301 | if (p[i] != readw(chip->IO_ADDR_R)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | return -EFAULT; |
| 303 | |
| 304 | return 0; |
| 305 | } |
| 306 | |
| 307 | /** |
| 308 | * nand_block_bad - [DEFAULT] Read bad block marker from the chip |
| 309 | * @mtd: MTD device structure |
| 310 | * @ofs: offset from device start |
| 311 | * @getchip: 0, if the chip is already selected |
| 312 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 313 | * Check, if the block is bad. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | */ |
| 315 | static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip) |
| 316 | { |
| 317 | int page, chipnr, res = 0; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 318 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | u16 bad; |
| 320 | |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 321 | page = (int)(ofs >> chip->page_shift) & chip->pagemask; |
| 322 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | if (getchip) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 324 | chipnr = (int)(ofs >> chip->chip_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 326 | nand_get_device(chip, mtd, FL_READING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | |
| 328 | /* Select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 329 | chip->select_chip(mtd, chipnr); |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 330 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 332 | if (chip->options & NAND_BUSWIDTH_16) { |
| 333 | chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE, |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 334 | page); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 335 | bad = cpu_to_le16(chip->read_word(mtd)); |
| 336 | if (chip->badblockpos & 0x1) |
Vitaly Wool | 49196f3 | 2005-11-02 16:54:46 +0000 | [diff] [blame] | 337 | bad >>= 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | if ((bad & 0xFF) != 0xff) |
| 339 | res = 1; |
| 340 | } else { |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 341 | chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 342 | if (chip->read_byte(mtd) != 0xff) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | res = 1; |
| 344 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 345 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 346 | if (getchip) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | nand_release_device(mtd); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 348 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | return res; |
| 350 | } |
| 351 | |
| 352 | /** |
| 353 | * nand_default_block_markbad - [DEFAULT] mark a block bad |
| 354 | * @mtd: MTD device structure |
| 355 | * @ofs: offset from device start |
| 356 | * |
| 357 | * This is the default implementation, which can be overridden by |
| 358 | * a hardware specific driver. |
| 359 | */ |
| 360 | static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs) |
| 361 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 362 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 363 | uint8_t buf[2] = { 0, 0 }; |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 364 | int block, ret; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 365 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | /* Get block number */ |
Andre Renaud | 4226b51 | 2007-04-17 13:50:59 -0400 | [diff] [blame] | 367 | block = (int)(ofs >> chip->bbt_erase_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 368 | if (chip->bbt) |
| 369 | chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | |
| 371 | /* Do we have a flash based bad block table ? */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 372 | if (chip->options & NAND_USE_FLASH_BBT) |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 373 | ret = nand_update_bbt(mtd, ofs); |
| 374 | else { |
| 375 | /* We write two bytes, so we dont have to mess with 16 bit |
| 376 | * access |
| 377 | */ |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 378 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 379 | ofs += mtd->oobsize; |
Ricard Wanderlöf | ff0dab6 | 2006-10-23 09:33:34 +0200 | [diff] [blame] | 380 | chip->ops.len = chip->ops.ooblen = 2; |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 381 | chip->ops.datbuf = NULL; |
| 382 | chip->ops.oobbuf = buf; |
| 383 | chip->ops.ooboffs = chip->badblockpos & ~0x01; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 384 | |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 385 | ret = nand_do_write_oob(mtd, ofs, &chip->ops); |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 386 | nand_release_device(mtd); |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 387 | } |
| 388 | if (!ret) |
| 389 | mtd->ecc_stats.badblocks++; |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 390 | |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 391 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | } |
| 393 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 394 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | * nand_check_wp - [GENERIC] check if the chip is write protected |
| 396 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 397 | * Check, if the device is write protected |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 399 | * The function expects, that the device is already selected |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 401 | static int nand_check_wp(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 403 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | /* Check the WP bit */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 405 | chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1); |
| 406 | return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | } |
| 408 | |
| 409 | /** |
| 410 | * nand_block_checkbad - [GENERIC] Check if a block is marked bad |
| 411 | * @mtd: MTD device structure |
| 412 | * @ofs: offset from device start |
| 413 | * @getchip: 0, if the chip is already selected |
| 414 | * @allowbbt: 1, if its allowed to access the bbt area |
| 415 | * |
| 416 | * Check, if the block is bad. Either by reading the bad block table or |
| 417 | * calling of the scan function. |
| 418 | */ |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 419 | static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip, |
| 420 | int allowbbt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 422 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 423 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 424 | if (!chip->bbt) |
| 425 | return chip->block_bad(mtd, ofs, getchip); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 426 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | /* Return info from the table */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 428 | return nand_isbad_bbt(mtd, ofs, allowbbt); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | } |
| 430 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 431 | /** |
| 432 | * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands. |
| 433 | * @mtd: MTD device structure |
| 434 | * @timeo: Timeout |
| 435 | * |
| 436 | * Helper function for nand_wait_ready used when needing to wait in interrupt |
| 437 | * context. |
| 438 | */ |
| 439 | static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo) |
| 440 | { |
| 441 | struct nand_chip *chip = mtd->priv; |
| 442 | int i; |
| 443 | |
| 444 | /* Wait for the device to get ready */ |
| 445 | for (i = 0; i < timeo; i++) { |
| 446 | if (chip->dev_ready(mtd)) |
| 447 | break; |
| 448 | touch_softlockup_watchdog(); |
| 449 | mdelay(1); |
| 450 | } |
| 451 | } |
| 452 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 453 | /* |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 454 | * Wait for the ready pin, after a command |
| 455 | * The timeout is catched later. |
| 456 | */ |
David Woodhouse | 4b648b0 | 2006-09-25 17:05:24 +0100 | [diff] [blame] | 457 | void nand_wait_ready(struct mtd_info *mtd) |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 458 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 459 | struct nand_chip *chip = mtd->priv; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 460 | unsigned long timeo = jiffies + 2; |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 461 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 462 | /* 400ms timeout */ |
| 463 | if (in_interrupt() || oops_in_progress) |
| 464 | return panic_nand_wait_ready(mtd, 400); |
| 465 | |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 466 | led_trigger_event(nand_led_trigger, LED_FULL); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 467 | /* wait until command is processed or timeout occures */ |
| 468 | do { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 469 | if (chip->dev_ready(mtd)) |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 470 | break; |
Ingo Molnar | 8446f1d | 2005-09-06 15:16:27 -0700 | [diff] [blame] | 471 | touch_softlockup_watchdog(); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 472 | } while (time_before(jiffies, timeo)); |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 473 | led_trigger_event(nand_led_trigger, LED_OFF); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 474 | } |
David Woodhouse | 4b648b0 | 2006-09-25 17:05:24 +0100 | [diff] [blame] | 475 | EXPORT_SYMBOL_GPL(nand_wait_ready); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 476 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | /** |
| 478 | * nand_command - [DEFAULT] Send command to NAND device |
| 479 | * @mtd: MTD device structure |
| 480 | * @command: the command to be sent |
| 481 | * @column: the column address for this command, -1 if none |
| 482 | * @page_addr: the page address for this command, -1 if none |
| 483 | * |
| 484 | * Send command to NAND device. This function is used for small page |
| 485 | * devices (256/512 Bytes per page) |
| 486 | */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 487 | static void nand_command(struct mtd_info *mtd, unsigned int command, |
| 488 | int column, int page_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 490 | register struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 491 | int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | /* |
| 494 | * Write out the command to the device. |
| 495 | */ |
| 496 | if (command == NAND_CMD_SEQIN) { |
| 497 | int readcmd; |
| 498 | |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 499 | if (column >= mtd->writesize) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | /* OOB area */ |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 501 | column -= mtd->writesize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 | readcmd = NAND_CMD_READOOB; |
| 503 | } else if (column < 256) { |
| 504 | /* First 256 bytes --> READ0 */ |
| 505 | readcmd = NAND_CMD_READ0; |
| 506 | } else { |
| 507 | column -= 256; |
| 508 | readcmd = NAND_CMD_READ1; |
| 509 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 510 | chip->cmd_ctrl(mtd, readcmd, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 511 | ctrl &= ~NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 513 | chip->cmd_ctrl(mtd, command, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 515 | /* |
| 516 | * Address cycle, when necessary |
| 517 | */ |
| 518 | ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE; |
| 519 | /* Serially input address */ |
| 520 | if (column != -1) { |
| 521 | /* Adjust columns for 16 bit buswidth */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 522 | if (chip->options & NAND_BUSWIDTH_16) |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 523 | column >>= 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 524 | chip->cmd_ctrl(mtd, column, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 525 | ctrl &= ~NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 526 | } |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 527 | if (page_addr != -1) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 528 | chip->cmd_ctrl(mtd, page_addr, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 529 | ctrl &= ~NAND_CTRL_CHANGE; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 530 | chip->cmd_ctrl(mtd, page_addr >> 8, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 531 | /* One more address cycle for devices > 32MiB */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 532 | if (chip->chipsize > (32 << 20)) |
| 533 | chip->cmd_ctrl(mtd, page_addr >> 16, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 534 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 535 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 536 | |
| 537 | /* |
| 538 | * program and erase have their own busy handlers |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | * status and sequential in needs no delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 540 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | switch (command) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 542 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 543 | case NAND_CMD_PAGEPROG: |
| 544 | case NAND_CMD_ERASE1: |
| 545 | case NAND_CMD_ERASE2: |
| 546 | case NAND_CMD_SEQIN: |
| 547 | case NAND_CMD_STATUS: |
| 548 | return; |
| 549 | |
| 550 | case NAND_CMD_RESET: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 551 | if (chip->dev_ready) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | break; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 553 | udelay(chip->chip_delay); |
| 554 | chip->cmd_ctrl(mtd, NAND_CMD_STATUS, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 555 | NAND_CTRL_CLE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 556 | chip->cmd_ctrl(mtd, |
| 557 | NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 558 | while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | return; |
| 560 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 561 | /* This applies to read commands */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | default: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 563 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | * If we don't have access to the busy pin, we apply the given |
| 565 | * command delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 566 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 567 | if (!chip->dev_ready) { |
| 568 | udelay(chip->chip_delay); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | return; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 570 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | /* Apply this short delay always to ensure that we do wait tWB in |
| 573 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 574 | ndelay(100); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 575 | |
| 576 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 577 | } |
| 578 | |
| 579 | /** |
| 580 | * nand_command_lp - [DEFAULT] Send command to NAND large page device |
| 581 | * @mtd: MTD device structure |
| 582 | * @command: the command to be sent |
| 583 | * @column: the column address for this command, -1 if none |
| 584 | * @page_addr: the page address for this command, -1 if none |
| 585 | * |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 586 | * Send command to NAND device. This is the version for the new large page |
| 587 | * devices We dont have the separate regions as we have in the small page |
| 588 | * devices. We must emulate NAND_CMD_READOOB to keep the code compatible. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 589 | */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 590 | static void nand_command_lp(struct mtd_info *mtd, unsigned int command, |
| 591 | int column, int page_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 592 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 593 | register struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | |
| 595 | /* Emulate NAND_CMD_READOOB */ |
| 596 | if (command == NAND_CMD_READOOB) { |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 597 | column += mtd->writesize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | command = NAND_CMD_READ0; |
| 599 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 600 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 601 | /* Command latch cycle */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 602 | chip->cmd_ctrl(mtd, command & 0xff, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 603 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | |
| 605 | if (column != -1 || page_addr != -1) { |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 606 | int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | |
| 608 | /* Serially input address */ |
| 609 | if (column != -1) { |
| 610 | /* Adjust columns for 16 bit buswidth */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 611 | if (chip->options & NAND_BUSWIDTH_16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | column >>= 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 613 | chip->cmd_ctrl(mtd, column, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 614 | ctrl &= ~NAND_CTRL_CHANGE; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 615 | chip->cmd_ctrl(mtd, column >> 8, ctrl); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 616 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | if (page_addr != -1) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 618 | chip->cmd_ctrl(mtd, page_addr, ctrl); |
| 619 | chip->cmd_ctrl(mtd, page_addr >> 8, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 620 | NAND_NCE | NAND_ALE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | /* One more address cycle for devices > 128MiB */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 622 | if (chip->chipsize > (128 << 20)) |
| 623 | chip->cmd_ctrl(mtd, page_addr >> 16, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 624 | NAND_NCE | NAND_ALE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 625 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 627 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 628 | |
| 629 | /* |
| 630 | * program and erase have their own busy handlers |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 631 | * status, sequential in, and deplete1 need no delay |
| 632 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | switch (command) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 634 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | case NAND_CMD_CACHEDPROG: |
| 636 | case NAND_CMD_PAGEPROG: |
| 637 | case NAND_CMD_ERASE1: |
| 638 | case NAND_CMD_ERASE2: |
| 639 | case NAND_CMD_SEQIN: |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 640 | case NAND_CMD_RNDIN: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 641 | case NAND_CMD_STATUS: |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 642 | case NAND_CMD_DEPLETE1: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 643 | return; |
| 644 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 645 | /* |
| 646 | * read error status commands require only a short delay |
| 647 | */ |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 648 | case NAND_CMD_STATUS_ERROR: |
| 649 | case NAND_CMD_STATUS_ERROR0: |
| 650 | case NAND_CMD_STATUS_ERROR1: |
| 651 | case NAND_CMD_STATUS_ERROR2: |
| 652 | case NAND_CMD_STATUS_ERROR3: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 653 | udelay(chip->chip_delay); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 654 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 655 | |
| 656 | case NAND_CMD_RESET: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 657 | if (chip->dev_ready) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 658 | break; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 659 | udelay(chip->chip_delay); |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 660 | chip->cmd_ctrl(mtd, NAND_CMD_STATUS, |
| 661 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 662 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 663 | NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 664 | while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 665 | return; |
| 666 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 667 | case NAND_CMD_RNDOUT: |
| 668 | /* No ready / busy check necessary */ |
| 669 | chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART, |
| 670 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 671 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 672 | NAND_NCE | NAND_CTRL_CHANGE); |
| 673 | return; |
| 674 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | case NAND_CMD_READ0: |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 676 | chip->cmd_ctrl(mtd, NAND_CMD_READSTART, |
| 677 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 678 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 679 | NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 680 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 681 | /* This applies to read commands */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | default: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 683 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | * If we don't have access to the busy pin, we apply the given |
| 685 | * command delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 686 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 687 | if (!chip->dev_ready) { |
| 688 | udelay(chip->chip_delay); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | return; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 690 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 691 | } |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 692 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | /* Apply this short delay always to ensure that we do wait tWB in |
| 694 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 695 | ndelay(100); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 696 | |
| 697 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | } |
| 699 | |
| 700 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 701 | * panic_nand_get_device - [GENERIC] Get chip for selected access |
| 702 | * @chip: the nand chip descriptor |
| 703 | * @mtd: MTD device structure |
| 704 | * @new_state: the state which is requested |
| 705 | * |
| 706 | * Used when in panic, no locks are taken. |
| 707 | */ |
| 708 | static void panic_nand_get_device(struct nand_chip *chip, |
| 709 | struct mtd_info *mtd, int new_state) |
| 710 | { |
| 711 | /* Hardware controller shared among independend devices */ |
| 712 | chip->controller->active = chip; |
| 713 | chip->state = new_state; |
| 714 | } |
| 715 | |
| 716 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | * nand_get_device - [GENERIC] Get chip for selected access |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 718 | * @chip: the nand chip descriptor |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 720 | * @new_state: the state which is requested |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | * |
| 722 | * Get the device and lock it for exclusive access |
| 723 | */ |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 724 | static int |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 725 | nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 727 | spinlock_t *lock = &chip->controller->lock; |
| 728 | wait_queue_head_t *wq = &chip->controller->wq; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 729 | DECLARE_WAITQUEUE(wait, current); |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 730 | retry: |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 731 | spin_lock(lock); |
| 732 | |
vimal singh | b8b3ee9 | 2009-07-09 20:41:22 +0530 | [diff] [blame] | 733 | /* Hardware controller shared among independent devices */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 734 | if (!chip->controller->active) |
| 735 | chip->controller->active = chip; |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 736 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 737 | if (chip->controller->active == chip && chip->state == FL_READY) { |
| 738 | chip->state = new_state; |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 739 | spin_unlock(lock); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 740 | return 0; |
| 741 | } |
| 742 | if (new_state == FL_PM_SUSPENDED) { |
| 743 | spin_unlock(lock); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 744 | return (chip->state == FL_PM_SUSPENDED) ? 0 : -EAGAIN; |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 745 | } |
| 746 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 747 | add_wait_queue(wq, &wait); |
| 748 | spin_unlock(lock); |
| 749 | schedule(); |
| 750 | remove_wait_queue(wq, &wait); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 751 | goto retry; |
| 752 | } |
| 753 | |
| 754 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 755 | * panic_nand_wait - [GENERIC] wait until the command is done |
| 756 | * @mtd: MTD device structure |
| 757 | * @chip: NAND chip structure |
| 758 | * @timeo: Timeout |
| 759 | * |
| 760 | * Wait for command done. This is a helper function for nand_wait used when |
| 761 | * we are in interrupt context. May happen when in panic and trying to write |
| 762 | * an oops trough mtdoops. |
| 763 | */ |
| 764 | static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip, |
| 765 | unsigned long timeo) |
| 766 | { |
| 767 | int i; |
| 768 | for (i = 0; i < timeo; i++) { |
| 769 | if (chip->dev_ready) { |
| 770 | if (chip->dev_ready(mtd)) |
| 771 | break; |
| 772 | } else { |
| 773 | if (chip->read_byte(mtd) & NAND_STATUS_READY) |
| 774 | break; |
| 775 | } |
| 776 | mdelay(1); |
| 777 | } |
| 778 | } |
| 779 | |
| 780 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 781 | * nand_wait - [DEFAULT] wait until the command is done |
| 782 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 783 | * @chip: NAND chip structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 784 | * |
| 785 | * Wait for command done. This applies to erase and program only |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 786 | * Erase can take up to 400ms and program up to 20ms according to |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 787 | * general NAND and SmartMedia specs |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 788 | */ |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 789 | static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 790 | { |
| 791 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 792 | unsigned long timeo = jiffies; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 793 | int status, state = chip->state; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 794 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | if (state == FL_ERASING) |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 796 | timeo += (HZ * 400) / 1000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 797 | else |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 798 | timeo += (HZ * 20) / 1000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 800 | led_trigger_event(nand_led_trigger, LED_FULL); |
| 801 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 802 | /* Apply this short delay always to ensure that we do wait tWB in |
| 803 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 804 | ndelay(100); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 805 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 806 | if ((state == FL_ERASING) && (chip->options & NAND_IS_AND)) |
| 807 | chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 808 | else |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 809 | chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 811 | if (in_interrupt() || oops_in_progress) |
| 812 | panic_nand_wait(mtd, chip, timeo); |
| 813 | else { |
| 814 | while (time_before(jiffies, timeo)) { |
| 815 | if (chip->dev_ready) { |
| 816 | if (chip->dev_ready(mtd)) |
| 817 | break; |
| 818 | } else { |
| 819 | if (chip->read_byte(mtd) & NAND_STATUS_READY) |
| 820 | break; |
| 821 | } |
| 822 | cond_resched(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 | } |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 825 | led_trigger_event(nand_led_trigger, LED_OFF); |
| 826 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 827 | status = (int)chip->read_byte(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 828 | return status; |
| 829 | } |
| 830 | |
| 831 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 832 | * nand_read_page_raw - [Intern] read raw page data without ecc |
| 833 | * @mtd: mtd info structure |
| 834 | * @chip: nand chip info structure |
| 835 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 836 | * @page: page number to read |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 837 | * |
| 838 | * Not for syndrome calculating ecc controllers, which use a special oob layout |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 839 | */ |
| 840 | static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 841 | uint8_t *buf, int page) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 842 | { |
| 843 | chip->read_buf(mtd, buf, mtd->writesize); |
| 844 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 845 | return 0; |
| 846 | } |
| 847 | |
| 848 | /** |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 849 | * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc |
| 850 | * @mtd: mtd info structure |
| 851 | * @chip: nand chip info structure |
| 852 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 853 | * @page: page number to read |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 854 | * |
| 855 | * We need a special oob layout and handling even when OOB isn't used. |
| 856 | */ |
| 857 | static int nand_read_page_raw_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 858 | uint8_t *buf, int page) |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 859 | { |
| 860 | int eccsize = chip->ecc.size; |
| 861 | int eccbytes = chip->ecc.bytes; |
| 862 | uint8_t *oob = chip->oob_poi; |
| 863 | int steps, size; |
| 864 | |
| 865 | for (steps = chip->ecc.steps; steps > 0; steps--) { |
| 866 | chip->read_buf(mtd, buf, eccsize); |
| 867 | buf += eccsize; |
| 868 | |
| 869 | if (chip->ecc.prepad) { |
| 870 | chip->read_buf(mtd, oob, chip->ecc.prepad); |
| 871 | oob += chip->ecc.prepad; |
| 872 | } |
| 873 | |
| 874 | chip->read_buf(mtd, oob, eccbytes); |
| 875 | oob += eccbytes; |
| 876 | |
| 877 | if (chip->ecc.postpad) { |
| 878 | chip->read_buf(mtd, oob, chip->ecc.postpad); |
| 879 | oob += chip->ecc.postpad; |
| 880 | } |
| 881 | } |
| 882 | |
| 883 | size = mtd->oobsize - (oob - chip->oob_poi); |
| 884 | if (size) |
| 885 | chip->read_buf(mtd, oob, size); |
| 886 | |
| 887 | return 0; |
| 888 | } |
| 889 | |
| 890 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 891 | * nand_read_page_swecc - [REPLACABLE] software ecc based page read function |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 892 | * @mtd: mtd info structure |
| 893 | * @chip: nand chip info structure |
| 894 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 895 | * @page: page number to read |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 896 | */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 897 | static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 898 | uint8_t *buf, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 899 | { |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 900 | int i, eccsize = chip->ecc.size; |
| 901 | int eccbytes = chip->ecc.bytes; |
| 902 | int eccsteps = chip->ecc.steps; |
| 903 | uint8_t *p = buf; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 904 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 905 | uint8_t *ecc_code = chip->buffers->ecccode; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 906 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 907 | |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 908 | chip->ecc.read_page_raw(mtd, chip, buf, page); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 909 | |
| 910 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) |
| 911 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 912 | |
| 913 | for (i = 0; i < chip->ecc.total; i++) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 914 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 915 | |
| 916 | eccsteps = chip->ecc.steps; |
| 917 | p = buf; |
| 918 | |
| 919 | for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 920 | int stat; |
| 921 | |
| 922 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]); |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 923 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 924 | mtd->ecc_stats.failed++; |
| 925 | else |
| 926 | mtd->ecc_stats.corrected += stat; |
| 927 | } |
| 928 | return 0; |
Thomas Gleixner | 22c60f5 | 2005-04-04 19:56:32 +0100 | [diff] [blame] | 929 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | /** |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 932 | * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function |
| 933 | * @mtd: mtd info structure |
| 934 | * @chip: nand chip info structure |
Alexey Korolev | 17c1d2be | 2008-08-20 22:32:08 +0100 | [diff] [blame] | 935 | * @data_offs: offset of requested data within the page |
| 936 | * @readlen: data length |
| 937 | * @bufpoi: buffer to store read data |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 938 | */ |
| 939 | static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip, uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi) |
| 940 | { |
| 941 | int start_step, end_step, num_steps; |
| 942 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
| 943 | uint8_t *p; |
| 944 | int data_col_addr, i, gaps = 0; |
| 945 | int datafrag_len, eccfrag_len, aligned_len, aligned_pos; |
| 946 | int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1; |
| 947 | |
| 948 | /* Column address wihin the page aligned to ECC size (256bytes). */ |
| 949 | start_step = data_offs / chip->ecc.size; |
| 950 | end_step = (data_offs + readlen - 1) / chip->ecc.size; |
| 951 | num_steps = end_step - start_step + 1; |
| 952 | |
| 953 | /* Data size aligned to ECC ecc.size*/ |
| 954 | datafrag_len = num_steps * chip->ecc.size; |
| 955 | eccfrag_len = num_steps * chip->ecc.bytes; |
| 956 | |
| 957 | data_col_addr = start_step * chip->ecc.size; |
| 958 | /* If we read not a page aligned data */ |
| 959 | if (data_col_addr != 0) |
| 960 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1); |
| 961 | |
| 962 | p = bufpoi + data_col_addr; |
| 963 | chip->read_buf(mtd, p, datafrag_len); |
| 964 | |
| 965 | /* Calculate ECC */ |
| 966 | for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) |
| 967 | chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]); |
| 968 | |
| 969 | /* The performance is faster if to position offsets |
| 970 | according to ecc.pos. Let make sure here that |
| 971 | there are no gaps in ecc positions */ |
| 972 | for (i = 0; i < eccfrag_len - 1; i++) { |
| 973 | if (eccpos[i + start_step * chip->ecc.bytes] + 1 != |
| 974 | eccpos[i + start_step * chip->ecc.bytes + 1]) { |
| 975 | gaps = 1; |
| 976 | break; |
| 977 | } |
| 978 | } |
| 979 | if (gaps) { |
| 980 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1); |
| 981 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 982 | } else { |
| 983 | /* send the command to read the particular ecc bytes */ |
| 984 | /* take care about buswidth alignment in read_buf */ |
| 985 | aligned_pos = eccpos[start_step * chip->ecc.bytes] & ~(busw - 1); |
| 986 | aligned_len = eccfrag_len; |
| 987 | if (eccpos[start_step * chip->ecc.bytes] & (busw - 1)) |
| 988 | aligned_len++; |
| 989 | if (eccpos[(start_step + num_steps) * chip->ecc.bytes] & (busw - 1)) |
| 990 | aligned_len++; |
| 991 | |
| 992 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize + aligned_pos, -1); |
| 993 | chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len); |
| 994 | } |
| 995 | |
| 996 | for (i = 0; i < eccfrag_len; i++) |
| 997 | chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + start_step * chip->ecc.bytes]]; |
| 998 | |
| 999 | p = bufpoi + data_col_addr; |
| 1000 | for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) { |
| 1001 | int stat; |
| 1002 | |
| 1003 | stat = chip->ecc.correct(mtd, p, &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]); |
| 1004 | if (stat == -1) |
| 1005 | mtd->ecc_stats.failed++; |
| 1006 | else |
| 1007 | mtd->ecc_stats.corrected += stat; |
| 1008 | } |
| 1009 | return 0; |
| 1010 | } |
| 1011 | |
| 1012 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1013 | * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1014 | * @mtd: mtd info structure |
| 1015 | * @chip: nand chip info structure |
| 1016 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1017 | * @page: page number to read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1018 | * |
| 1019 | * Not for syndrome calculating ecc controllers which need a special oob layout |
| 1020 | */ |
| 1021 | static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1022 | uint8_t *buf, int page) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1023 | { |
| 1024 | int i, eccsize = chip->ecc.size; |
| 1025 | int eccbytes = chip->ecc.bytes; |
| 1026 | int eccsteps = chip->ecc.steps; |
| 1027 | uint8_t *p = buf; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1028 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 1029 | uint8_t *ecc_code = chip->buffers->ecccode; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1030 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1031 | |
| 1032 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1033 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1034 | chip->read_buf(mtd, p, eccsize); |
| 1035 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1036 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1037 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1038 | |
| 1039 | for (i = 0; i < chip->ecc.total; i++) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1040 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1041 | |
| 1042 | eccsteps = chip->ecc.steps; |
| 1043 | p = buf; |
| 1044 | |
| 1045 | for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1046 | int stat; |
| 1047 | |
| 1048 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]); |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 1049 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1050 | mtd->ecc_stats.failed++; |
| 1051 | else |
| 1052 | mtd->ecc_stats.corrected += stat; |
| 1053 | } |
| 1054 | return 0; |
| 1055 | } |
| 1056 | |
| 1057 | /** |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 1058 | * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first |
| 1059 | * @mtd: mtd info structure |
| 1060 | * @chip: nand chip info structure |
| 1061 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1062 | * @page: page number to read |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 1063 | * |
| 1064 | * Hardware ECC for large page chips, require OOB to be read first. |
| 1065 | * For this ECC mode, the write_page method is re-used from ECC_HW. |
| 1066 | * These methods read/write ECC from the OOB area, unlike the |
| 1067 | * ECC_HW_SYNDROME support with multiple ECC steps, follows the |
| 1068 | * "infix ECC" scheme and reads/writes ECC from the data area, by |
| 1069 | * overwriting the NAND manufacturer bad block markings. |
| 1070 | */ |
| 1071 | static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd, |
| 1072 | struct nand_chip *chip, uint8_t *buf, int page) |
| 1073 | { |
| 1074 | int i, eccsize = chip->ecc.size; |
| 1075 | int eccbytes = chip->ecc.bytes; |
| 1076 | int eccsteps = chip->ecc.steps; |
| 1077 | uint8_t *p = buf; |
| 1078 | uint8_t *ecc_code = chip->buffers->ecccode; |
| 1079 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
| 1080 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 1081 | |
| 1082 | /* Read the OOB area first */ |
| 1083 | chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page); |
| 1084 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1085 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page); |
| 1086 | |
| 1087 | for (i = 0; i < chip->ecc.total; i++) |
| 1088 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
| 1089 | |
| 1090 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1091 | int stat; |
| 1092 | |
| 1093 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1094 | chip->read_buf(mtd, p, eccsize); |
| 1095 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1096 | |
| 1097 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL); |
| 1098 | if (stat < 0) |
| 1099 | mtd->ecc_stats.failed++; |
| 1100 | else |
| 1101 | mtd->ecc_stats.corrected += stat; |
| 1102 | } |
| 1103 | return 0; |
| 1104 | } |
| 1105 | |
| 1106 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1107 | * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1108 | * @mtd: mtd info structure |
| 1109 | * @chip: nand chip info structure |
| 1110 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1111 | * @page: page number to read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1112 | * |
| 1113 | * The hw generator calculates the error syndrome automatically. Therefor |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1114 | * we need a special oob layout and handling. |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1115 | */ |
| 1116 | static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1117 | uint8_t *buf, int page) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1118 | { |
| 1119 | int i, eccsize = chip->ecc.size; |
| 1120 | int eccbytes = chip->ecc.bytes; |
| 1121 | int eccsteps = chip->ecc.steps; |
| 1122 | uint8_t *p = buf; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1123 | uint8_t *oob = chip->oob_poi; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1124 | |
| 1125 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1126 | int stat; |
| 1127 | |
| 1128 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1129 | chip->read_buf(mtd, p, eccsize); |
| 1130 | |
| 1131 | if (chip->ecc.prepad) { |
| 1132 | chip->read_buf(mtd, oob, chip->ecc.prepad); |
| 1133 | oob += chip->ecc.prepad; |
| 1134 | } |
| 1135 | |
| 1136 | chip->ecc.hwctl(mtd, NAND_ECC_READSYN); |
| 1137 | chip->read_buf(mtd, oob, eccbytes); |
| 1138 | stat = chip->ecc.correct(mtd, p, oob, NULL); |
| 1139 | |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 1140 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1141 | mtd->ecc_stats.failed++; |
| 1142 | else |
| 1143 | mtd->ecc_stats.corrected += stat; |
| 1144 | |
| 1145 | oob += eccbytes; |
| 1146 | |
| 1147 | if (chip->ecc.postpad) { |
| 1148 | chip->read_buf(mtd, oob, chip->ecc.postpad); |
| 1149 | oob += chip->ecc.postpad; |
| 1150 | } |
| 1151 | } |
| 1152 | |
| 1153 | /* Calculate remaining oob bytes */ |
Vitaly Wool | 7e4178f | 2006-06-07 09:34:37 +0400 | [diff] [blame] | 1154 | i = mtd->oobsize - (oob - chip->oob_poi); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1155 | if (i) |
| 1156 | chip->read_buf(mtd, oob, i); |
| 1157 | |
| 1158 | return 0; |
| 1159 | } |
| 1160 | |
| 1161 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1162 | * nand_transfer_oob - [Internal] Transfer oob to client buffer |
| 1163 | * @chip: nand chip structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1164 | * @oob: oob destination address |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1165 | * @ops: oob ops structure |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1166 | * @len: size of oob to transfer |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1167 | */ |
| 1168 | static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob, |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1169 | struct mtd_oob_ops *ops, size_t len) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1170 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1171 | switch(ops->mode) { |
| 1172 | |
| 1173 | case MTD_OOB_PLACE: |
| 1174 | case MTD_OOB_RAW: |
| 1175 | memcpy(oob, chip->oob_poi + ops->ooboffs, len); |
| 1176 | return oob + len; |
| 1177 | |
| 1178 | case MTD_OOB_AUTO: { |
| 1179 | struct nand_oobfree *free = chip->ecc.layout->oobfree; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1180 | uint32_t boffs = 0, roffs = ops->ooboffs; |
| 1181 | size_t bytes = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1182 | |
| 1183 | for(; free->length && len; free++, len -= bytes) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1184 | /* Read request not from offset 0 ? */ |
| 1185 | if (unlikely(roffs)) { |
| 1186 | if (roffs >= free->length) { |
| 1187 | roffs -= free->length; |
| 1188 | continue; |
| 1189 | } |
| 1190 | boffs = free->offset + roffs; |
| 1191 | bytes = min_t(size_t, len, |
| 1192 | (free->length - roffs)); |
| 1193 | roffs = 0; |
| 1194 | } else { |
| 1195 | bytes = min_t(size_t, len, free->length); |
| 1196 | boffs = free->offset; |
| 1197 | } |
| 1198 | memcpy(oob, chip->oob_poi + boffs, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1199 | oob += bytes; |
| 1200 | } |
| 1201 | return oob; |
| 1202 | } |
| 1203 | default: |
| 1204 | BUG(); |
| 1205 | } |
| 1206 | return NULL; |
| 1207 | } |
| 1208 | |
| 1209 | /** |
| 1210 | * nand_do_read_ops - [Internal] Read data with ECC |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1211 | * |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1212 | * @mtd: MTD device structure |
| 1213 | * @from: offset to read from |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1214 | * @ops: oob ops structure |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1215 | * |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1216 | * Internal function. Called with chip held. |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1217 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1218 | static int nand_do_read_ops(struct mtd_info *mtd, loff_t from, |
| 1219 | struct mtd_oob_ops *ops) |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1220 | { |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1221 | int chipnr, page, realpage, col, bytes, aligned; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1222 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1223 | struct mtd_ecc_stats stats; |
| 1224 | int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
| 1225 | int sndcmd = 1; |
| 1226 | int ret = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1227 | uint32_t readlen = ops->len; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1228 | uint32_t oobreadlen = ops->ooblen; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1229 | uint8_t *bufpoi, *oob, *buf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1230 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1231 | stats = mtd->ecc_stats; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1232 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1233 | chipnr = (int)(from >> chip->chip_shift); |
| 1234 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1235 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1236 | realpage = (int)(from >> chip->page_shift); |
| 1237 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1238 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1239 | col = (int)(from & (mtd->writesize - 1)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1240 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1241 | buf = ops->datbuf; |
| 1242 | oob = ops->oobbuf; |
| 1243 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1244 | while(1) { |
| 1245 | bytes = min(mtd->writesize - col, readlen); |
| 1246 | aligned = (bytes == mtd->writesize); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1247 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1248 | /* Is the current page in the buffer ? */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1249 | if (realpage != chip->pagebuf || oob) { |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1250 | bufpoi = aligned ? buf : chip->buffers->databuf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1251 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1252 | if (likely(sndcmd)) { |
| 1253 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page); |
| 1254 | sndcmd = 0; |
| 1255 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1256 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1257 | /* Now read the page into the buffer */ |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1258 | if (unlikely(ops->mode == MTD_OOB_RAW)) |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1259 | ret = chip->ecc.read_page_raw(mtd, chip, |
| 1260 | bufpoi, page); |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1261 | else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob) |
| 1262 | ret = chip->ecc.read_subpage(mtd, chip, col, bytes, bufpoi); |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1263 | else |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1264 | ret = chip->ecc.read_page(mtd, chip, bufpoi, |
| 1265 | page); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1266 | if (ret < 0) |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 1267 | break; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1268 | |
| 1269 | /* Transfer not aligned data */ |
| 1270 | if (!aligned) { |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1271 | if (!NAND_SUBPAGE_READ(chip) && !oob) |
| 1272 | chip->pagebuf = realpage; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1273 | memcpy(buf, chip->buffers->databuf + col, bytes); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1274 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1275 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1276 | buf += bytes; |
| 1277 | |
| 1278 | if (unlikely(oob)) { |
| 1279 | /* Raw mode does data:oob:data:oob */ |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1280 | if (ops->mode != MTD_OOB_RAW) { |
| 1281 | int toread = min(oobreadlen, |
| 1282 | chip->ecc.layout->oobavail); |
| 1283 | if (toread) { |
| 1284 | oob = nand_transfer_oob(chip, |
| 1285 | oob, ops, toread); |
| 1286 | oobreadlen -= toread; |
| 1287 | } |
| 1288 | } else |
| 1289 | buf = nand_transfer_oob(chip, |
| 1290 | buf, ops, mtd->oobsize); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1291 | } |
| 1292 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1293 | if (!(chip->options & NAND_NO_READRDY)) { |
| 1294 | /* |
| 1295 | * Apply delay or wait for ready/busy pin. Do |
| 1296 | * this before the AUTOINCR check, so no |
| 1297 | * problems arise if a chip which does auto |
| 1298 | * increment is marked as NOAUTOINCR by the |
| 1299 | * board driver. |
| 1300 | */ |
| 1301 | if (!chip->dev_ready) |
| 1302 | udelay(chip->chip_delay); |
| 1303 | else |
| 1304 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1305 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1306 | } else { |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1307 | memcpy(buf, chip->buffers->databuf + col, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1308 | buf += bytes; |
| 1309 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1310 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1311 | readlen -= bytes; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1312 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1313 | if (!readlen) |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1314 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1315 | |
| 1316 | /* For subsequent reads align to page boundary. */ |
| 1317 | col = 0; |
| 1318 | /* Increment page address */ |
| 1319 | realpage++; |
| 1320 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1321 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1322 | /* Check, if we cross a chip boundary */ |
| 1323 | if (!page) { |
| 1324 | chipnr++; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1325 | chip->select_chip(mtd, -1); |
| 1326 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1327 | } |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1328 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1329 | /* Check, if the chip supports auto page increment |
| 1330 | * or if we have hit a block boundary. |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 1331 | */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1332 | if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck)) |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1333 | sndcmd = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1334 | } |
| 1335 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1336 | ops->retlen = ops->len - (size_t) readlen; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1337 | if (oob) |
| 1338 | ops->oobretlen = ops->ooblen - oobreadlen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1339 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1340 | if (ret) |
| 1341 | return ret; |
| 1342 | |
Thomas Gleixner | 9a1fcdf | 2006-05-29 14:56:39 +0200 | [diff] [blame] | 1343 | if (mtd->ecc_stats.failed - stats.failed) |
| 1344 | return -EBADMSG; |
| 1345 | |
| 1346 | return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1347 | } |
| 1348 | |
| 1349 | /** |
| 1350 | * nand_read - [MTD Interface] MTD compability function for nand_do_read_ecc |
| 1351 | * @mtd: MTD device structure |
| 1352 | * @from: offset to read from |
| 1353 | * @len: number of bytes to read |
| 1354 | * @retlen: pointer to variable to store the number of read bytes |
| 1355 | * @buf: the databuffer to put data |
| 1356 | * |
| 1357 | * Get hold of the chip and call nand_do_read |
| 1358 | */ |
| 1359 | static int nand_read(struct mtd_info *mtd, loff_t from, size_t len, |
| 1360 | size_t *retlen, uint8_t *buf) |
| 1361 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1362 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1363 | int ret; |
| 1364 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1365 | /* Do not allow reads past end of device */ |
| 1366 | if ((from + len) > mtd->size) |
| 1367 | return -EINVAL; |
| 1368 | if (!len) |
| 1369 | return 0; |
| 1370 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1371 | nand_get_device(chip, mtd, FL_READING); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1372 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1373 | chip->ops.len = len; |
| 1374 | chip->ops.datbuf = buf; |
| 1375 | chip->ops.oobbuf = NULL; |
| 1376 | |
| 1377 | ret = nand_do_read_ops(mtd, from, &chip->ops); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1378 | |
Richard Purdie | 7fd5aec | 2006-08-27 01:23:33 -0700 | [diff] [blame] | 1379 | *retlen = chip->ops.retlen; |
| 1380 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1381 | nand_release_device(mtd); |
| 1382 | |
| 1383 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1384 | } |
| 1385 | |
| 1386 | /** |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1387 | * nand_read_oob_std - [REPLACABLE] the most common OOB data read function |
| 1388 | * @mtd: mtd info structure |
| 1389 | * @chip: nand chip info structure |
| 1390 | * @page: page number to read |
| 1391 | * @sndcmd: flag whether to issue read command or not |
| 1392 | */ |
| 1393 | static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, |
| 1394 | int page, int sndcmd) |
| 1395 | { |
| 1396 | if (sndcmd) { |
| 1397 | chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page); |
| 1398 | sndcmd = 0; |
| 1399 | } |
| 1400 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1401 | return sndcmd; |
| 1402 | } |
| 1403 | |
| 1404 | /** |
| 1405 | * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC |
| 1406 | * with syndromes |
| 1407 | * @mtd: mtd info structure |
| 1408 | * @chip: nand chip info structure |
| 1409 | * @page: page number to read |
| 1410 | * @sndcmd: flag whether to issue read command or not |
| 1411 | */ |
| 1412 | static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
| 1413 | int page, int sndcmd) |
| 1414 | { |
| 1415 | uint8_t *buf = chip->oob_poi; |
| 1416 | int length = mtd->oobsize; |
| 1417 | int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad; |
| 1418 | int eccsize = chip->ecc.size; |
| 1419 | uint8_t *bufpoi = buf; |
| 1420 | int i, toread, sndrnd = 0, pos; |
| 1421 | |
| 1422 | chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page); |
| 1423 | for (i = 0; i < chip->ecc.steps; i++) { |
| 1424 | if (sndrnd) { |
| 1425 | pos = eccsize + i * (eccsize + chunk); |
| 1426 | if (mtd->writesize > 512) |
| 1427 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1); |
| 1428 | else |
| 1429 | chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page); |
| 1430 | } else |
| 1431 | sndrnd = 1; |
| 1432 | toread = min_t(int, length, chunk); |
| 1433 | chip->read_buf(mtd, bufpoi, toread); |
| 1434 | bufpoi += toread; |
| 1435 | length -= toread; |
| 1436 | } |
| 1437 | if (length > 0) |
| 1438 | chip->read_buf(mtd, bufpoi, length); |
| 1439 | |
| 1440 | return 1; |
| 1441 | } |
| 1442 | |
| 1443 | /** |
| 1444 | * nand_write_oob_std - [REPLACABLE] the most common OOB data write function |
| 1445 | * @mtd: mtd info structure |
| 1446 | * @chip: nand chip info structure |
| 1447 | * @page: page number to write |
| 1448 | */ |
| 1449 | static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, |
| 1450 | int page) |
| 1451 | { |
| 1452 | int status = 0; |
| 1453 | const uint8_t *buf = chip->oob_poi; |
| 1454 | int length = mtd->oobsize; |
| 1455 | |
| 1456 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page); |
| 1457 | chip->write_buf(mtd, buf, length); |
| 1458 | /* Send command to program the OOB data */ |
| 1459 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
| 1460 | |
| 1461 | status = chip->waitfunc(mtd, chip); |
| 1462 | |
Savin Zlobec | 0d420f9 | 2006-06-21 11:51:20 +0200 | [diff] [blame] | 1463 | return status & NAND_STATUS_FAIL ? -EIO : 0; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1464 | } |
| 1465 | |
| 1466 | /** |
| 1467 | * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC |
| 1468 | * with syndrome - only for large page flash ! |
| 1469 | * @mtd: mtd info structure |
| 1470 | * @chip: nand chip info structure |
| 1471 | * @page: page number to write |
| 1472 | */ |
| 1473 | static int nand_write_oob_syndrome(struct mtd_info *mtd, |
| 1474 | struct nand_chip *chip, int page) |
| 1475 | { |
| 1476 | int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad; |
| 1477 | int eccsize = chip->ecc.size, length = mtd->oobsize; |
| 1478 | int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps; |
| 1479 | const uint8_t *bufpoi = chip->oob_poi; |
| 1480 | |
| 1481 | /* |
| 1482 | * data-ecc-data-ecc ... ecc-oob |
| 1483 | * or |
| 1484 | * data-pad-ecc-pad-data-pad .... ecc-pad-oob |
| 1485 | */ |
| 1486 | if (!chip->ecc.prepad && !chip->ecc.postpad) { |
| 1487 | pos = steps * (eccsize + chunk); |
| 1488 | steps = 0; |
| 1489 | } else |
Vitaly Wool | 8b0036e | 2006-07-11 09:11:25 +0200 | [diff] [blame] | 1490 | pos = eccsize; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1491 | |
| 1492 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page); |
| 1493 | for (i = 0; i < steps; i++) { |
| 1494 | if (sndcmd) { |
| 1495 | if (mtd->writesize <= 512) { |
| 1496 | uint32_t fill = 0xFFFFFFFF; |
| 1497 | |
| 1498 | len = eccsize; |
| 1499 | while (len > 0) { |
| 1500 | int num = min_t(int, len, 4); |
| 1501 | chip->write_buf(mtd, (uint8_t *)&fill, |
| 1502 | num); |
| 1503 | len -= num; |
| 1504 | } |
| 1505 | } else { |
| 1506 | pos = eccsize + i * (eccsize + chunk); |
| 1507 | chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1); |
| 1508 | } |
| 1509 | } else |
| 1510 | sndcmd = 1; |
| 1511 | len = min_t(int, length, chunk); |
| 1512 | chip->write_buf(mtd, bufpoi, len); |
| 1513 | bufpoi += len; |
| 1514 | length -= len; |
| 1515 | } |
| 1516 | if (length > 0) |
| 1517 | chip->write_buf(mtd, bufpoi, length); |
| 1518 | |
| 1519 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
| 1520 | status = chip->waitfunc(mtd, chip); |
| 1521 | |
| 1522 | return status & NAND_STATUS_FAIL ? -EIO : 0; |
| 1523 | } |
| 1524 | |
| 1525 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1526 | * nand_do_read_oob - [Intern] NAND read out-of-band |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1527 | * @mtd: MTD device structure |
| 1528 | * @from: offset to read from |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1529 | * @ops: oob operations description structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1530 | * |
| 1531 | * NAND read out-of-band data from the spare area |
| 1532 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1533 | static int nand_do_read_oob(struct mtd_info *mtd, loff_t from, |
| 1534 | struct mtd_oob_ops *ops) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1535 | { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1536 | int page, realpage, chipnr, sndcmd = 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1537 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1538 | int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1539 | int readlen = ops->ooblen; |
| 1540 | int len; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1541 | uint8_t *buf = ops->oobbuf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1542 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1543 | DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n", |
| 1544 | __func__, (unsigned long long)from, readlen); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1545 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1546 | if (ops->mode == MTD_OOB_AUTO) |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1547 | len = chip->ecc.layout->oobavail; |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1548 | else |
| 1549 | len = mtd->oobsize; |
| 1550 | |
| 1551 | if (unlikely(ops->ooboffs >= len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1552 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read " |
| 1553 | "outside oob\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1554 | return -EINVAL; |
| 1555 | } |
| 1556 | |
| 1557 | /* Do not allow reads past end of device */ |
| 1558 | if (unlikely(from >= mtd->size || |
| 1559 | ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) - |
| 1560 | (from >> chip->page_shift)) * len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1561 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end " |
| 1562 | "of device\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1563 | return -EINVAL; |
| 1564 | } |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1565 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1566 | chipnr = (int)(from >> chip->chip_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1567 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1568 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1569 | /* Shift to get page */ |
| 1570 | realpage = (int)(from >> chip->page_shift); |
| 1571 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1572 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1573 | while(1) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1574 | sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd); |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1575 | |
| 1576 | len = min(len, readlen); |
| 1577 | buf = nand_transfer_oob(chip, buf, ops, len); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1578 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1579 | if (!(chip->options & NAND_NO_READRDY)) { |
| 1580 | /* |
| 1581 | * Apply delay or wait for ready/busy pin. Do this |
| 1582 | * before the AUTOINCR check, so no problems arise if a |
| 1583 | * chip which does auto increment is marked as |
| 1584 | * NOAUTOINCR by the board driver. |
Thomas Gleixner | 19870da | 2005-07-15 14:53:51 +0100 | [diff] [blame] | 1585 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1586 | if (!chip->dev_ready) |
| 1587 | udelay(chip->chip_delay); |
Thomas Gleixner | 19870da | 2005-07-15 14:53:51 +0100 | [diff] [blame] | 1588 | else |
| 1589 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1590 | } |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1591 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1592 | readlen -= len; |
Savin Zlobec | 0d420f9 | 2006-06-21 11:51:20 +0200 | [diff] [blame] | 1593 | if (!readlen) |
| 1594 | break; |
| 1595 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1596 | /* Increment page address */ |
| 1597 | realpage++; |
| 1598 | |
| 1599 | page = realpage & chip->pagemask; |
| 1600 | /* Check, if we cross a chip boundary */ |
| 1601 | if (!page) { |
| 1602 | chipnr++; |
| 1603 | chip->select_chip(mtd, -1); |
| 1604 | chip->select_chip(mtd, chipnr); |
| 1605 | } |
| 1606 | |
| 1607 | /* Check, if the chip supports auto page increment |
| 1608 | * or if we have hit a block boundary. |
| 1609 | */ |
| 1610 | if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck)) |
| 1611 | sndcmd = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1612 | } |
| 1613 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1614 | ops->oobretlen = ops->ooblen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1615 | return 0; |
| 1616 | } |
| 1617 | |
| 1618 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1619 | * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1620 | * @mtd: MTD device structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1621 | * @from: offset to read from |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1622 | * @ops: oob operation description structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1623 | * |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1624 | * NAND read data and/or out-of-band data |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1625 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1626 | static int nand_read_oob(struct mtd_info *mtd, loff_t from, |
| 1627 | struct mtd_oob_ops *ops) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1628 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1629 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1630 | int ret = -ENOTSUPP; |
| 1631 | |
| 1632 | ops->retlen = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1633 | |
| 1634 | /* Do not allow reads past end of device */ |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1635 | if (ops->datbuf && (from + ops->len) > mtd->size) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1636 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read " |
| 1637 | "beyond end of device\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1638 | return -EINVAL; |
| 1639 | } |
| 1640 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1641 | nand_get_device(chip, mtd, FL_READING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1642 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1643 | switch(ops->mode) { |
| 1644 | case MTD_OOB_PLACE: |
| 1645 | case MTD_OOB_AUTO: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1646 | case MTD_OOB_RAW: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1647 | break; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1648 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1649 | default: |
| 1650 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1651 | } |
| 1652 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1653 | if (!ops->datbuf) |
| 1654 | ret = nand_do_read_oob(mtd, from, ops); |
| 1655 | else |
| 1656 | ret = nand_do_read_ops(mtd, from, ops); |
| 1657 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1658 | out: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1659 | nand_release_device(mtd); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1660 | return ret; |
| 1661 | } |
| 1662 | |
| 1663 | |
| 1664 | /** |
| 1665 | * nand_write_page_raw - [Intern] raw page write function |
| 1666 | * @mtd: mtd info structure |
| 1667 | * @chip: nand chip info structure |
| 1668 | * @buf: data buffer |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1669 | * |
| 1670 | * Not for syndrome calculating ecc controllers, which use a special oob layout |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1671 | */ |
| 1672 | static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
| 1673 | const uint8_t *buf) |
| 1674 | { |
| 1675 | chip->write_buf(mtd, buf, mtd->writesize); |
| 1676 | chip->write_buf(mtd, chip->oob_poi, mtd->oobsize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1677 | } |
| 1678 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1679 | /** |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1680 | * nand_write_page_raw_syndrome - [Intern] raw page write function |
| 1681 | * @mtd: mtd info structure |
| 1682 | * @chip: nand chip info structure |
| 1683 | * @buf: data buffer |
| 1684 | * |
| 1685 | * We need a special oob layout and handling even when ECC isn't checked. |
| 1686 | */ |
| 1687 | static void nand_write_page_raw_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
| 1688 | const uint8_t *buf) |
| 1689 | { |
| 1690 | int eccsize = chip->ecc.size; |
| 1691 | int eccbytes = chip->ecc.bytes; |
| 1692 | uint8_t *oob = chip->oob_poi; |
| 1693 | int steps, size; |
| 1694 | |
| 1695 | for (steps = chip->ecc.steps; steps > 0; steps--) { |
| 1696 | chip->write_buf(mtd, buf, eccsize); |
| 1697 | buf += eccsize; |
| 1698 | |
| 1699 | if (chip->ecc.prepad) { |
| 1700 | chip->write_buf(mtd, oob, chip->ecc.prepad); |
| 1701 | oob += chip->ecc.prepad; |
| 1702 | } |
| 1703 | |
| 1704 | chip->read_buf(mtd, oob, eccbytes); |
| 1705 | oob += eccbytes; |
| 1706 | |
| 1707 | if (chip->ecc.postpad) { |
| 1708 | chip->write_buf(mtd, oob, chip->ecc.postpad); |
| 1709 | oob += chip->ecc.postpad; |
| 1710 | } |
| 1711 | } |
| 1712 | |
| 1713 | size = mtd->oobsize - (oob - chip->oob_poi); |
| 1714 | if (size) |
| 1715 | chip->write_buf(mtd, oob, size); |
| 1716 | } |
| 1717 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1718 | * nand_write_page_swecc - [REPLACABLE] software ecc based page write function |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1719 | * @mtd: mtd info structure |
| 1720 | * @chip: nand chip info structure |
| 1721 | * @buf: data buffer |
| 1722 | */ |
| 1723 | static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip, |
| 1724 | const uint8_t *buf) |
| 1725 | { |
| 1726 | int i, eccsize = chip->ecc.size; |
| 1727 | int eccbytes = chip->ecc.bytes; |
| 1728 | int eccsteps = chip->ecc.steps; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1729 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1730 | const uint8_t *p = buf; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1731 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1732 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1733 | /* Software ecc calculation */ |
| 1734 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) |
| 1735 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1736 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1737 | for (i = 0; i < chip->ecc.total; i++) |
| 1738 | chip->oob_poi[eccpos[i]] = ecc_calc[i]; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1739 | |
Thomas Gleixner | 90424de | 2007-04-05 11:44:05 +0200 | [diff] [blame] | 1740 | chip->ecc.write_page_raw(mtd, chip, buf); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1741 | } |
| 1742 | |
| 1743 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1744 | * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1745 | * @mtd: mtd info structure |
| 1746 | * @chip: nand chip info structure |
| 1747 | * @buf: data buffer |
| 1748 | */ |
| 1749 | static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, |
| 1750 | const uint8_t *buf) |
| 1751 | { |
| 1752 | int i, eccsize = chip->ecc.size; |
| 1753 | int eccbytes = chip->ecc.bytes; |
| 1754 | int eccsteps = chip->ecc.steps; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1755 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1756 | const uint8_t *p = buf; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1757 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1758 | |
| 1759 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1760 | chip->ecc.hwctl(mtd, NAND_ECC_WRITE); |
David Woodhouse | 29da9ce | 2006-05-26 23:05:44 +0100 | [diff] [blame] | 1761 | chip->write_buf(mtd, p, eccsize); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1762 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1763 | } |
| 1764 | |
| 1765 | for (i = 0; i < chip->ecc.total; i++) |
| 1766 | chip->oob_poi[eccpos[i]] = ecc_calc[i]; |
| 1767 | |
| 1768 | chip->write_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1769 | } |
| 1770 | |
| 1771 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1772 | * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1773 | * @mtd: mtd info structure |
| 1774 | * @chip: nand chip info structure |
| 1775 | * @buf: data buffer |
| 1776 | * |
| 1777 | * The hw generator calculates the error syndrome automatically. Therefor |
| 1778 | * we need a special oob layout and handling. |
| 1779 | */ |
| 1780 | static void nand_write_page_syndrome(struct mtd_info *mtd, |
| 1781 | struct nand_chip *chip, const uint8_t *buf) |
| 1782 | { |
| 1783 | int i, eccsize = chip->ecc.size; |
| 1784 | int eccbytes = chip->ecc.bytes; |
| 1785 | int eccsteps = chip->ecc.steps; |
| 1786 | const uint8_t *p = buf; |
| 1787 | uint8_t *oob = chip->oob_poi; |
| 1788 | |
| 1789 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1790 | |
| 1791 | chip->ecc.hwctl(mtd, NAND_ECC_WRITE); |
| 1792 | chip->write_buf(mtd, p, eccsize); |
| 1793 | |
| 1794 | if (chip->ecc.prepad) { |
| 1795 | chip->write_buf(mtd, oob, chip->ecc.prepad); |
| 1796 | oob += chip->ecc.prepad; |
| 1797 | } |
| 1798 | |
| 1799 | chip->ecc.calculate(mtd, p, oob); |
| 1800 | chip->write_buf(mtd, oob, eccbytes); |
| 1801 | oob += eccbytes; |
| 1802 | |
| 1803 | if (chip->ecc.postpad) { |
| 1804 | chip->write_buf(mtd, oob, chip->ecc.postpad); |
| 1805 | oob += chip->ecc.postpad; |
| 1806 | } |
| 1807 | } |
| 1808 | |
| 1809 | /* Calculate remaining oob bytes */ |
Vitaly Wool | 7e4178f | 2006-06-07 09:34:37 +0400 | [diff] [blame] | 1810 | i = mtd->oobsize - (oob - chip->oob_poi); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1811 | if (i) |
| 1812 | chip->write_buf(mtd, oob, i); |
| 1813 | } |
| 1814 | |
| 1815 | /** |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1816 | * nand_write_page - [REPLACEABLE] write one page |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1817 | * @mtd: MTD device structure |
| 1818 | * @chip: NAND chip descriptor |
| 1819 | * @buf: the data to write |
| 1820 | * @page: page number to write |
| 1821 | * @cached: cached programming |
Jesper Juhl | efbfe96c | 2006-10-27 23:24:47 +0200 | [diff] [blame] | 1822 | * @raw: use _raw version of write_page |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1823 | */ |
| 1824 | static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1825 | const uint8_t *buf, int page, int cached, int raw) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1826 | { |
| 1827 | int status; |
| 1828 | |
| 1829 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page); |
| 1830 | |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1831 | if (unlikely(raw)) |
| 1832 | chip->ecc.write_page_raw(mtd, chip, buf); |
| 1833 | else |
| 1834 | chip->ecc.write_page(mtd, chip, buf); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1835 | |
| 1836 | /* |
| 1837 | * Cached progamming disabled for now, Not sure if its worth the |
| 1838 | * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s) |
| 1839 | */ |
| 1840 | cached = 0; |
| 1841 | |
| 1842 | if (!cached || !(chip->options & NAND_CACHEPRG)) { |
| 1843 | |
| 1844 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1845 | status = chip->waitfunc(mtd, chip); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1846 | /* |
| 1847 | * See if operation failed and additional status checks are |
| 1848 | * available |
| 1849 | */ |
| 1850 | if ((status & NAND_STATUS_FAIL) && (chip->errstat)) |
| 1851 | status = chip->errstat(mtd, chip, FL_WRITING, status, |
| 1852 | page); |
| 1853 | |
| 1854 | if (status & NAND_STATUS_FAIL) |
| 1855 | return -EIO; |
| 1856 | } else { |
| 1857 | chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1); |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1858 | status = chip->waitfunc(mtd, chip); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1859 | } |
| 1860 | |
| 1861 | #ifdef CONFIG_MTD_NAND_VERIFY_WRITE |
| 1862 | /* Send command to read back the data */ |
| 1863 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page); |
| 1864 | |
| 1865 | if (chip->verify_buf(mtd, buf, mtd->writesize)) |
| 1866 | return -EIO; |
| 1867 | #endif |
| 1868 | return 0; |
| 1869 | } |
| 1870 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1871 | /** |
| 1872 | * nand_fill_oob - [Internal] Transfer client buffer to oob |
| 1873 | * @chip: nand chip structure |
| 1874 | * @oob: oob data buffer |
| 1875 | * @ops: oob ops structure |
| 1876 | */ |
| 1877 | static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob, |
| 1878 | struct mtd_oob_ops *ops) |
| 1879 | { |
| 1880 | size_t len = ops->ooblen; |
| 1881 | |
| 1882 | switch(ops->mode) { |
| 1883 | |
| 1884 | case MTD_OOB_PLACE: |
| 1885 | case MTD_OOB_RAW: |
| 1886 | memcpy(chip->oob_poi + ops->ooboffs, oob, len); |
| 1887 | return oob + len; |
| 1888 | |
| 1889 | case MTD_OOB_AUTO: { |
| 1890 | struct nand_oobfree *free = chip->ecc.layout->oobfree; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1891 | uint32_t boffs = 0, woffs = ops->ooboffs; |
| 1892 | size_t bytes = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1893 | |
| 1894 | for(; free->length && len; free++, len -= bytes) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1895 | /* Write request not from offset 0 ? */ |
| 1896 | if (unlikely(woffs)) { |
| 1897 | if (woffs >= free->length) { |
| 1898 | woffs -= free->length; |
| 1899 | continue; |
| 1900 | } |
| 1901 | boffs = free->offset + woffs; |
| 1902 | bytes = min_t(size_t, len, |
| 1903 | (free->length - woffs)); |
| 1904 | woffs = 0; |
| 1905 | } else { |
| 1906 | bytes = min_t(size_t, len, free->length); |
| 1907 | boffs = free->offset; |
| 1908 | } |
Vitaly Wool | 8b0036e | 2006-07-11 09:11:25 +0200 | [diff] [blame] | 1909 | memcpy(chip->oob_poi + boffs, oob, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1910 | oob += bytes; |
| 1911 | } |
| 1912 | return oob; |
| 1913 | } |
| 1914 | default: |
| 1915 | BUG(); |
| 1916 | } |
| 1917 | return NULL; |
| 1918 | } |
| 1919 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1920 | #define NOTALIGNED(x) (x & (chip->subpagesize - 1)) != 0 |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1921 | |
| 1922 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1923 | * nand_do_write_ops - [Internal] NAND write with ECC |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1924 | * @mtd: MTD device structure |
| 1925 | * @to: offset to write to |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1926 | * @ops: oob operations description structure |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1927 | * |
| 1928 | * NAND write with ECC |
| 1929 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1930 | static int nand_do_write_ops(struct mtd_info *mtd, loff_t to, |
| 1931 | struct mtd_oob_ops *ops) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1932 | { |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1933 | int chipnr, realpage, page, blockmask, column; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1934 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1935 | uint32_t writelen = ops->len; |
| 1936 | uint8_t *oob = ops->oobbuf; |
| 1937 | uint8_t *buf = ops->datbuf; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1938 | int ret, subpage; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1939 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1940 | ops->retlen = 0; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1941 | if (!writelen) |
| 1942 | return 0; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1943 | |
| 1944 | /* reject writes, which are not page aligned */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1945 | if (NOTALIGNED(to) || NOTALIGNED(ops->len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1946 | printk(KERN_NOTICE "%s: Attempt to write not " |
| 1947 | "page aligned data\n", __func__); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1948 | return -EINVAL; |
| 1949 | } |
| 1950 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1951 | column = to & (mtd->writesize - 1); |
| 1952 | subpage = column || (writelen & (mtd->writesize - 1)); |
| 1953 | |
| 1954 | if (subpage && oob) |
| 1955 | return -EINVAL; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1956 | |
Thomas Gleixner | 6a93096 | 2006-06-28 00:11:45 +0200 | [diff] [blame] | 1957 | chipnr = (int)(to >> chip->chip_shift); |
| 1958 | chip->select_chip(mtd, chipnr); |
| 1959 | |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1960 | /* Check, if it is write protected */ |
| 1961 | if (nand_check_wp(mtd)) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1962 | return -EIO; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1963 | |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1964 | realpage = (int)(to >> chip->page_shift); |
| 1965 | page = realpage & chip->pagemask; |
| 1966 | blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
| 1967 | |
| 1968 | /* Invalidate the page cache, when we write to the cached page */ |
| 1969 | if (to <= (chip->pagebuf << chip->page_shift) && |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1970 | (chip->pagebuf << chip->page_shift) < (to + ops->len)) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1971 | chip->pagebuf = -1; |
| 1972 | |
David Woodhouse | 7dcdcbef | 2006-10-21 17:09:53 +0100 | [diff] [blame] | 1973 | /* If we're not given explicit OOB data, let it be 0xFF */ |
| 1974 | if (likely(!oob)) |
| 1975 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1976 | |
| 1977 | while(1) { |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1978 | int bytes = mtd->writesize; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1979 | int cached = writelen > bytes && page != blockmask; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1980 | uint8_t *wbuf = buf; |
| 1981 | |
| 1982 | /* Partial page write ? */ |
| 1983 | if (unlikely(column || writelen < (mtd->writesize - 1))) { |
| 1984 | cached = 0; |
| 1985 | bytes = min_t(int, bytes - column, (int) writelen); |
| 1986 | chip->pagebuf = -1; |
| 1987 | memset(chip->buffers->databuf, 0xff, mtd->writesize); |
| 1988 | memcpy(&chip->buffers->databuf[column], buf, bytes); |
| 1989 | wbuf = chip->buffers->databuf; |
| 1990 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1991 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1992 | if (unlikely(oob)) |
| 1993 | oob = nand_fill_oob(chip, oob, ops); |
| 1994 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 1995 | ret = chip->write_page(mtd, chip, wbuf, page, cached, |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1996 | (ops->mode == MTD_OOB_RAW)); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1997 | if (ret) |
| 1998 | break; |
| 1999 | |
| 2000 | writelen -= bytes; |
| 2001 | if (!writelen) |
| 2002 | break; |
| 2003 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2004 | column = 0; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2005 | buf += bytes; |
| 2006 | realpage++; |
| 2007 | |
| 2008 | page = realpage & chip->pagemask; |
| 2009 | /* Check, if we cross a chip boundary */ |
| 2010 | if (!page) { |
| 2011 | chipnr++; |
| 2012 | chip->select_chip(mtd, -1); |
| 2013 | chip->select_chip(mtd, chipnr); |
| 2014 | } |
| 2015 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2016 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2017 | ops->retlen = ops->len - writelen; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2018 | if (unlikely(oob)) |
| 2019 | ops->oobretlen = ops->ooblen; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2020 | return ret; |
| 2021 | } |
| 2022 | |
| 2023 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 2024 | * panic_nand_write - [MTD Interface] NAND write with ECC |
| 2025 | * @mtd: MTD device structure |
| 2026 | * @to: offset to write to |
| 2027 | * @len: number of bytes to write |
| 2028 | * @retlen: pointer to variable to store the number of written bytes |
| 2029 | * @buf: the data to write |
| 2030 | * |
| 2031 | * NAND write with ECC. Used when performing writes in interrupt context, this |
| 2032 | * may for example be called by mtdoops when writing an oops while in panic. |
| 2033 | */ |
| 2034 | static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len, |
| 2035 | size_t *retlen, const uint8_t *buf) |
| 2036 | { |
| 2037 | struct nand_chip *chip = mtd->priv; |
| 2038 | int ret; |
| 2039 | |
| 2040 | /* Do not allow reads past end of device */ |
| 2041 | if ((to + len) > mtd->size) |
| 2042 | return -EINVAL; |
| 2043 | if (!len) |
| 2044 | return 0; |
| 2045 | |
| 2046 | /* Wait for the device to get ready. */ |
| 2047 | panic_nand_wait(mtd, chip, 400); |
| 2048 | |
| 2049 | /* Grab the device. */ |
| 2050 | panic_nand_get_device(chip, mtd, FL_WRITING); |
| 2051 | |
| 2052 | chip->ops.len = len; |
| 2053 | chip->ops.datbuf = (uint8_t *)buf; |
| 2054 | chip->ops.oobbuf = NULL; |
| 2055 | |
| 2056 | ret = nand_do_write_ops(mtd, to, &chip->ops); |
| 2057 | |
| 2058 | *retlen = chip->ops.retlen; |
| 2059 | return ret; |
| 2060 | } |
| 2061 | |
| 2062 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2063 | * nand_write - [MTD Interface] NAND write with ECC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2064 | * @mtd: MTD device structure |
| 2065 | * @to: offset to write to |
| 2066 | * @len: number of bytes to write |
| 2067 | * @retlen: pointer to variable to store the number of written bytes |
| 2068 | * @buf: the data to write |
| 2069 | * |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2070 | * NAND write with ECC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2071 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2072 | static int nand_write(struct mtd_info *mtd, loff_t to, size_t len, |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2073 | size_t *retlen, const uint8_t *buf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2074 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2075 | struct nand_chip *chip = mtd->priv; |
| 2076 | int ret; |
| 2077 | |
| 2078 | /* Do not allow reads past end of device */ |
| 2079 | if ((to + len) > mtd->size) |
| 2080 | return -EINVAL; |
| 2081 | if (!len) |
| 2082 | return 0; |
| 2083 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2084 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2085 | |
| 2086 | chip->ops.len = len; |
| 2087 | chip->ops.datbuf = (uint8_t *)buf; |
| 2088 | chip->ops.oobbuf = NULL; |
| 2089 | |
| 2090 | ret = nand_do_write_ops(mtd, to, &chip->ops); |
| 2091 | |
Richard Purdie | 7fd5aec | 2006-08-27 01:23:33 -0700 | [diff] [blame] | 2092 | *retlen = chip->ops.retlen; |
| 2093 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2094 | nand_release_device(mtd); |
| 2095 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2096 | return ret; |
| 2097 | } |
| 2098 | |
| 2099 | /** |
| 2100 | * nand_do_write_oob - [MTD Interface] NAND write out-of-band |
| 2101 | * @mtd: MTD device structure |
| 2102 | * @to: offset to write to |
| 2103 | * @ops: oob operation description structure |
| 2104 | * |
| 2105 | * NAND write out-of-band |
| 2106 | */ |
| 2107 | static int nand_do_write_oob(struct mtd_info *mtd, loff_t to, |
| 2108 | struct mtd_oob_ops *ops) |
| 2109 | { |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2110 | int chipnr, page, status, len; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2111 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2112 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2113 | DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n", |
| 2114 | __func__, (unsigned int)to, (int)ops->ooblen); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2115 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2116 | if (ops->mode == MTD_OOB_AUTO) |
| 2117 | len = chip->ecc.layout->oobavail; |
| 2118 | else |
| 2119 | len = mtd->oobsize; |
| 2120 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2121 | /* Do not allow write past end of page */ |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2122 | if ((ops->ooboffs + ops->ooblen) > len) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2123 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write " |
| 2124 | "past end of page\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2125 | return -EINVAL; |
| 2126 | } |
| 2127 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2128 | if (unlikely(ops->ooboffs >= len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2129 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start " |
| 2130 | "write outside oob\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2131 | return -EINVAL; |
| 2132 | } |
| 2133 | |
| 2134 | /* Do not allow reads past end of device */ |
| 2135 | if (unlikely(to >= mtd->size || |
| 2136 | ops->ooboffs + ops->ooblen > |
| 2137 | ((mtd->size >> chip->page_shift) - |
| 2138 | (to >> chip->page_shift)) * len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2139 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond " |
| 2140 | "end of device\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2141 | return -EINVAL; |
| 2142 | } |
| 2143 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2144 | chipnr = (int)(to >> chip->chip_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2145 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2146 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2147 | /* Shift to get page */ |
| 2148 | page = (int)(to >> chip->page_shift); |
| 2149 | |
| 2150 | /* |
| 2151 | * Reset the chip. Some chips (like the Toshiba TC5832DC found in one |
| 2152 | * of my DiskOnChip 2000 test units) will clear the whole data page too |
| 2153 | * if we don't do this. I have no clue why, but I seem to have 'fixed' |
| 2154 | * it in the doc2000 driver in August 1999. dwmw2. |
| 2155 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2156 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2157 | |
| 2158 | /* Check, if it is write protected */ |
| 2159 | if (nand_check_wp(mtd)) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2160 | return -EROFS; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2161 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2162 | /* Invalidate the page cache, if we write to the cached page */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2163 | if (page == chip->pagebuf) |
| 2164 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2165 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2166 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
| 2167 | nand_fill_oob(chip, ops->oobbuf, ops); |
| 2168 | status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask); |
| 2169 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2170 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2171 | if (status) |
| 2172 | return status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2173 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2174 | ops->oobretlen = ops->ooblen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2175 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2176 | return 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2177 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2178 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2179 | /** |
| 2180 | * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band |
| 2181 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 2182 | * @to: offset to write to |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2183 | * @ops: oob operation description structure |
| 2184 | */ |
| 2185 | static int nand_write_oob(struct mtd_info *mtd, loff_t to, |
| 2186 | struct mtd_oob_ops *ops) |
| 2187 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2188 | struct nand_chip *chip = mtd->priv; |
| 2189 | int ret = -ENOTSUPP; |
| 2190 | |
| 2191 | ops->retlen = 0; |
| 2192 | |
| 2193 | /* Do not allow writes past end of device */ |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2194 | if (ops->datbuf && (to + ops->len) > mtd->size) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2195 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond " |
| 2196 | "end of device\n", __func__); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2197 | return -EINVAL; |
| 2198 | } |
| 2199 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2200 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2201 | |
| 2202 | switch(ops->mode) { |
| 2203 | case MTD_OOB_PLACE: |
| 2204 | case MTD_OOB_AUTO: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2205 | case MTD_OOB_RAW: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2206 | break; |
| 2207 | |
| 2208 | default: |
| 2209 | goto out; |
| 2210 | } |
| 2211 | |
| 2212 | if (!ops->datbuf) |
| 2213 | ret = nand_do_write_oob(mtd, to, ops); |
| 2214 | else |
| 2215 | ret = nand_do_write_ops(mtd, to, ops); |
| 2216 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2217 | out: |
| 2218 | nand_release_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2219 | return ret; |
| 2220 | } |
| 2221 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2222 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2223 | * single_erease_cmd - [GENERIC] NAND standard block erase command function |
| 2224 | * @mtd: MTD device structure |
| 2225 | * @page: the page address of the block which will be erased |
| 2226 | * |
| 2227 | * Standard erase command for NAND chips |
| 2228 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2229 | static void single_erase_cmd(struct mtd_info *mtd, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2230 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2231 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2232 | /* Send commands to erase a block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2233 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page); |
| 2234 | chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2235 | } |
| 2236 | |
| 2237 | /** |
| 2238 | * multi_erease_cmd - [GENERIC] AND specific block erase command function |
| 2239 | * @mtd: MTD device structure |
| 2240 | * @page: the page address of the block which will be erased |
| 2241 | * |
| 2242 | * AND multi block erase command function |
| 2243 | * Erase 4 consecutive blocks |
| 2244 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2245 | static void multi_erase_cmd(struct mtd_info *mtd, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2246 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2247 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2248 | /* Send commands to erase a block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2249 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2250 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2251 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2252 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page); |
| 2253 | chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2254 | } |
| 2255 | |
| 2256 | /** |
| 2257 | * nand_erase - [MTD Interface] erase block(s) |
| 2258 | * @mtd: MTD device structure |
| 2259 | * @instr: erase instruction |
| 2260 | * |
| 2261 | * Erase one ore more blocks |
| 2262 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2263 | static int nand_erase(struct mtd_info *mtd, struct erase_info *instr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2264 | { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2265 | return nand_erase_nand(mtd, instr, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2266 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2267 | |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2268 | #define BBT_PAGE_MASK 0xffffff3f |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2269 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2270 | * nand_erase_nand - [Internal] erase block(s) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2271 | * @mtd: MTD device structure |
| 2272 | * @instr: erase instruction |
| 2273 | * @allowbbt: allow erasing the bbt area |
| 2274 | * |
| 2275 | * Erase one ore more blocks |
| 2276 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2277 | int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, |
| 2278 | int allowbbt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2279 | { |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2280 | int page, status, pages_per_block, ret, chipnr; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2281 | struct nand_chip *chip = mtd->priv; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2282 | loff_t rewrite_bbt[NAND_MAX_CHIPS]={0}; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2283 | unsigned int bbt_masked_page = 0xffffffff; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2284 | loff_t len; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2285 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2286 | DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n", |
| 2287 | __func__, (unsigned long long)instr->addr, |
| 2288 | (unsigned long long)instr->len); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2289 | |
| 2290 | /* Start address must align on block boundary */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2291 | if (instr->addr & ((1 << chip->phys_erase_shift) - 1)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2292 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2293 | return -EINVAL; |
| 2294 | } |
| 2295 | |
| 2296 | /* Length must align on block boundary */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2297 | if (instr->len & ((1 << chip->phys_erase_shift) - 1)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2298 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n", |
| 2299 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2300 | return -EINVAL; |
| 2301 | } |
| 2302 | |
| 2303 | /* Do not allow erase past end of device */ |
| 2304 | if ((instr->len + instr->addr) > mtd->size) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2305 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Erase past end of device\n", |
| 2306 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2307 | return -EINVAL; |
| 2308 | } |
| 2309 | |
Adrian Hunter | bb0eb21 | 2008-08-12 12:40:50 +0300 | [diff] [blame] | 2310 | instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2311 | |
| 2312 | /* Grab the lock and see if the device is available */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2313 | nand_get_device(chip, mtd, FL_ERASING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2314 | |
| 2315 | /* Shift to get first page */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2316 | page = (int)(instr->addr >> chip->page_shift); |
| 2317 | chipnr = (int)(instr->addr >> chip->chip_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2318 | |
| 2319 | /* Calculate pages in each block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2320 | pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2321 | |
| 2322 | /* Select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2323 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2324 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2325 | /* Check, if it is write protected */ |
| 2326 | if (nand_check_wp(mtd)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2327 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n", |
| 2328 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2329 | instr->state = MTD_ERASE_FAILED; |
| 2330 | goto erase_exit; |
| 2331 | } |
| 2332 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2333 | /* |
| 2334 | * If BBT requires refresh, set the BBT page mask to see if the BBT |
| 2335 | * should be rewritten. Otherwise the mask is set to 0xffffffff which |
| 2336 | * can not be matched. This is also done when the bbt is actually |
| 2337 | * erased to avoid recusrsive updates |
| 2338 | */ |
| 2339 | if (chip->options & BBT_AUTO_REFRESH && !allowbbt) |
| 2340 | bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK; |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2341 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2342 | /* Loop through the pages */ |
| 2343 | len = instr->len; |
| 2344 | |
| 2345 | instr->state = MTD_ERASING; |
| 2346 | |
| 2347 | while (len) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2348 | /* |
| 2349 | * heck if we have a bad block, we do not erase bad blocks ! |
| 2350 | */ |
| 2351 | if (nand_block_checkbad(mtd, ((loff_t) page) << |
| 2352 | chip->page_shift, 0, allowbbt)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2353 | printk(KERN_WARNING "%s: attempt to erase a bad block " |
| 2354 | "at page 0x%08x\n", __func__, page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2355 | instr->state = MTD_ERASE_FAILED; |
| 2356 | goto erase_exit; |
| 2357 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2358 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2359 | /* |
| 2360 | * Invalidate the page cache, if we erase the block which |
| 2361 | * contains the current cached page |
| 2362 | */ |
| 2363 | if (page <= chip->pagebuf && chip->pagebuf < |
| 2364 | (page + pages_per_block)) |
| 2365 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2366 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2367 | chip->erase_cmd(mtd, page & chip->pagemask); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2368 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2369 | status = chip->waitfunc(mtd, chip); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2370 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2371 | /* |
| 2372 | * See if operation failed and additional status checks are |
| 2373 | * available |
| 2374 | */ |
| 2375 | if ((status & NAND_STATUS_FAIL) && (chip->errstat)) |
| 2376 | status = chip->errstat(mtd, chip, FL_ERASING, |
| 2377 | status, page); |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 2378 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2379 | /* See if block erase succeeded */ |
David A. Marlin | a4ab4c5 | 2005-01-23 18:30:53 +0000 | [diff] [blame] | 2380 | if (status & NAND_STATUS_FAIL) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2381 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, " |
| 2382 | "page 0x%08x\n", __func__, page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2383 | instr->state = MTD_ERASE_FAILED; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2384 | instr->fail_addr = |
| 2385 | ((loff_t)page << chip->page_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2386 | goto erase_exit; |
| 2387 | } |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2388 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2389 | /* |
| 2390 | * If BBT requires refresh, set the BBT rewrite flag to the |
| 2391 | * page being erased |
| 2392 | */ |
| 2393 | if (bbt_masked_page != 0xffffffff && |
| 2394 | (page & BBT_PAGE_MASK) == bbt_masked_page) |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2395 | rewrite_bbt[chipnr] = |
| 2396 | ((loff_t)page << chip->page_shift); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2397 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2398 | /* Increment page address and decrement length */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2399 | len -= (1 << chip->phys_erase_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2400 | page += pages_per_block; |
| 2401 | |
| 2402 | /* Check, if we cross a chip boundary */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2403 | if (len && !(page & chip->pagemask)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2404 | chipnr++; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2405 | chip->select_chip(mtd, -1); |
| 2406 | chip->select_chip(mtd, chipnr); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2407 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2408 | /* |
| 2409 | * If BBT requires refresh and BBT-PERCHIP, set the BBT |
| 2410 | * page mask to see if this BBT should be rewritten |
| 2411 | */ |
| 2412 | if (bbt_masked_page != 0xffffffff && |
| 2413 | (chip->bbt_td->options & NAND_BBT_PERCHIP)) |
| 2414 | bbt_masked_page = chip->bbt_td->pages[chipnr] & |
| 2415 | BBT_PAGE_MASK; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2416 | } |
| 2417 | } |
| 2418 | instr->state = MTD_ERASE_DONE; |
| 2419 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2420 | erase_exit: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2421 | |
| 2422 | ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2423 | |
| 2424 | /* Deselect and wake up anyone waiting on the device */ |
| 2425 | nand_release_device(mtd); |
| 2426 | |
David Woodhouse | 49defc0 | 2007-10-06 15:01:59 -0400 | [diff] [blame] | 2427 | /* Do call back function */ |
| 2428 | if (!ret) |
| 2429 | mtd_erase_callback(instr); |
| 2430 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2431 | /* |
| 2432 | * If BBT requires refresh and erase was successful, rewrite any |
| 2433 | * selected bad block tables |
| 2434 | */ |
| 2435 | if (bbt_masked_page == 0xffffffff || ret) |
| 2436 | return ret; |
| 2437 | |
| 2438 | for (chipnr = 0; chipnr < chip->numchips; chipnr++) { |
| 2439 | if (!rewrite_bbt[chipnr]) |
| 2440 | continue; |
| 2441 | /* update the BBT for chip */ |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2442 | DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt " |
| 2443 | "(%d:0x%0llx 0x%0x)\n", __func__, chipnr, |
| 2444 | rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2445 | nand_update_bbt(mtd, rewrite_bbt[chipnr]); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2446 | } |
| 2447 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2448 | /* Return more or less happy */ |
| 2449 | return ret; |
| 2450 | } |
| 2451 | |
| 2452 | /** |
| 2453 | * nand_sync - [MTD Interface] sync |
| 2454 | * @mtd: MTD device structure |
| 2455 | * |
| 2456 | * Sync is actually a wait for chip ready function |
| 2457 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2458 | static void nand_sync(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2459 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2460 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2461 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2462 | DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2463 | |
| 2464 | /* Grab the lock and see if the device is available */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2465 | nand_get_device(chip, mtd, FL_SYNCING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2466 | /* Release it and go back */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2467 | nand_release_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2468 | } |
| 2469 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2470 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2471 | * nand_block_isbad - [MTD Interface] Check if block at offset is bad |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2472 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 2473 | * @offs: offset relative to mtd start |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2474 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2475 | static int nand_block_isbad(struct mtd_info *mtd, loff_t offs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2476 | { |
| 2477 | /* Check for invalid offset */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2478 | if (offs > mtd->size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2479 | return -EINVAL; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2480 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2481 | return nand_block_checkbad(mtd, offs, 1, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2482 | } |
| 2483 | |
| 2484 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2485 | * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2486 | * @mtd: MTD device structure |
| 2487 | * @ofs: offset relative to mtd start |
| 2488 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2489 | static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2490 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2491 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2492 | int ret; |
| 2493 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2494 | if ((ret = nand_block_isbad(mtd, ofs))) { |
| 2495 | /* If it was bad already, return success and do nothing. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2496 | if (ret > 0) |
| 2497 | return 0; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2498 | return ret; |
| 2499 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2500 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2501 | return chip->block_markbad(mtd, ofs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2502 | } |
| 2503 | |
| 2504 | /** |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2505 | * nand_suspend - [MTD Interface] Suspend the NAND flash |
| 2506 | * @mtd: MTD device structure |
| 2507 | */ |
| 2508 | static int nand_suspend(struct mtd_info *mtd) |
| 2509 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2510 | struct nand_chip *chip = mtd->priv; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2511 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2512 | return nand_get_device(chip, mtd, FL_PM_SUSPENDED); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2513 | } |
| 2514 | |
| 2515 | /** |
| 2516 | * nand_resume - [MTD Interface] Resume the NAND flash |
| 2517 | * @mtd: MTD device structure |
| 2518 | */ |
| 2519 | static void nand_resume(struct mtd_info *mtd) |
| 2520 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2521 | struct nand_chip *chip = mtd->priv; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2522 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2523 | if (chip->state == FL_PM_SUSPENDED) |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2524 | nand_release_device(mtd); |
| 2525 | else |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2526 | printk(KERN_ERR "%s called for a chip which is not " |
| 2527 | "in suspended state\n", __func__); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2528 | } |
| 2529 | |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 2530 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2531 | * Set default functions |
| 2532 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2533 | static void nand_set_defaults(struct nand_chip *chip, int busw) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2534 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2535 | /* check for proper chip_delay setup, set 20us if not */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2536 | if (!chip->chip_delay) |
| 2537 | chip->chip_delay = 20; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2538 | |
| 2539 | /* check, if a user supplied command function given */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2540 | if (chip->cmdfunc == NULL) |
| 2541 | chip->cmdfunc = nand_command; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2542 | |
| 2543 | /* check, if a user supplied wait function given */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2544 | if (chip->waitfunc == NULL) |
| 2545 | chip->waitfunc = nand_wait; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2546 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2547 | if (!chip->select_chip) |
| 2548 | chip->select_chip = nand_select_chip; |
| 2549 | if (!chip->read_byte) |
| 2550 | chip->read_byte = busw ? nand_read_byte16 : nand_read_byte; |
| 2551 | if (!chip->read_word) |
| 2552 | chip->read_word = nand_read_word; |
| 2553 | if (!chip->block_bad) |
| 2554 | chip->block_bad = nand_block_bad; |
| 2555 | if (!chip->block_markbad) |
| 2556 | chip->block_markbad = nand_default_block_markbad; |
| 2557 | if (!chip->write_buf) |
| 2558 | chip->write_buf = busw ? nand_write_buf16 : nand_write_buf; |
| 2559 | if (!chip->read_buf) |
| 2560 | chip->read_buf = busw ? nand_read_buf16 : nand_read_buf; |
| 2561 | if (!chip->verify_buf) |
| 2562 | chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf; |
| 2563 | if (!chip->scan_bbt) |
| 2564 | chip->scan_bbt = nand_default_bbt; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2565 | |
| 2566 | if (!chip->controller) { |
| 2567 | chip->controller = &chip->hwcontrol; |
| 2568 | spin_lock_init(&chip->controller->lock); |
| 2569 | init_waitqueue_head(&chip->controller->wq); |
| 2570 | } |
| 2571 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2572 | } |
| 2573 | |
| 2574 | /* |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2575 | * Get the flash and manufacturer id and lookup if the type is supported |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2576 | */ |
| 2577 | static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd, |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2578 | struct nand_chip *chip, |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2579 | int busw, int *maf_id) |
| 2580 | { |
| 2581 | struct nand_flash_dev *type = NULL; |
| 2582 | int i, dev_id, maf_idx; |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2583 | int tmp_id, tmp_manf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2584 | |
| 2585 | /* Select the device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2586 | chip->select_chip(mtd, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2587 | |
Karl Beldan | ef89a88 | 2008-09-15 14:37:29 +0200 | [diff] [blame] | 2588 | /* |
| 2589 | * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx) |
| 2590 | * after power-up |
| 2591 | */ |
| 2592 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
| 2593 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2594 | /* Send the command for reading device ID */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2595 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2596 | |
| 2597 | /* Read manufacturer and device IDs */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2598 | *maf_id = chip->read_byte(mtd); |
| 2599 | dev_id = chip->read_byte(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2600 | |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2601 | /* Try again to make sure, as some systems the bus-hold or other |
| 2602 | * interface concerns can cause random data which looks like a |
| 2603 | * possibly credible NAND flash to appear. If the two results do |
| 2604 | * not match, ignore the device completely. |
| 2605 | */ |
| 2606 | |
| 2607 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
| 2608 | |
| 2609 | /* Read manufacturer and device IDs */ |
| 2610 | |
| 2611 | tmp_manf = chip->read_byte(mtd); |
| 2612 | tmp_id = chip->read_byte(mtd); |
| 2613 | |
| 2614 | if (tmp_manf != *maf_id || tmp_id != dev_id) { |
| 2615 | printk(KERN_INFO "%s: second ID read did not match " |
| 2616 | "%02x,%02x against %02x,%02x\n", __func__, |
| 2617 | *maf_id, dev_id, tmp_manf, tmp_id); |
| 2618 | return ERR_PTR(-ENODEV); |
| 2619 | } |
| 2620 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2621 | /* Lookup the flash id */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2622 | for (i = 0; nand_flash_ids[i].name != NULL; i++) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2623 | if (dev_id == nand_flash_ids[i].id) { |
| 2624 | type = &nand_flash_ids[i]; |
| 2625 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2626 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2627 | } |
| 2628 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2629 | if (!type) |
| 2630 | return ERR_PTR(-ENODEV); |
| 2631 | |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2632 | if (!mtd->name) |
| 2633 | mtd->name = type->name; |
| 2634 | |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2635 | chip->chipsize = (uint64_t)type->chipsize << 20; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2636 | |
| 2637 | /* Newer devices have all the information in additional id bytes */ |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2638 | if (!type->pagesize) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2639 | int extid; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2640 | /* The 3rd id byte holds MLC / multichip data */ |
| 2641 | chip->cellinfo = chip->read_byte(mtd); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2642 | /* The 4th id byte is the important one */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2643 | extid = chip->read_byte(mtd); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2644 | /* Calc pagesize */ |
Thomas Gleixner | 4cbb9b8 | 2006-05-23 12:37:31 +0200 | [diff] [blame] | 2645 | mtd->writesize = 1024 << (extid & 0x3); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2646 | extid >>= 2; |
| 2647 | /* Calc oobsize */ |
Thomas Gleixner | 4cbb9b8 | 2006-05-23 12:37:31 +0200 | [diff] [blame] | 2648 | mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2649 | extid >>= 2; |
| 2650 | /* Calc blocksize. Blocksize is multiples of 64KiB */ |
| 2651 | mtd->erasesize = (64 * 1024) << (extid & 0x03); |
| 2652 | extid >>= 2; |
| 2653 | /* Get buswidth information */ |
| 2654 | busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0; |
| 2655 | |
| 2656 | } else { |
| 2657 | /* |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2658 | * Old devices have chip data hardcoded in the device id table |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2659 | */ |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2660 | mtd->erasesize = type->erasesize; |
| 2661 | mtd->writesize = type->pagesize; |
Thomas Gleixner | 4cbb9b8 | 2006-05-23 12:37:31 +0200 | [diff] [blame] | 2662 | mtd->oobsize = mtd->writesize / 32; |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2663 | busw = type->options & NAND_BUSWIDTH_16; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2664 | } |
| 2665 | |
| 2666 | /* Try to identify manufacturer */ |
David Woodhouse | 9a90986 | 2006-07-15 13:26:18 +0100 | [diff] [blame] | 2667 | for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2668 | if (nand_manuf_ids[maf_idx].id == *maf_id) |
| 2669 | break; |
| 2670 | } |
| 2671 | |
| 2672 | /* |
| 2673 | * Check, if buswidth is correct. Hardware drivers should set |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2674 | * chip correct ! |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2675 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2676 | if (busw != (chip->options & NAND_BUSWIDTH_16)) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2677 | printk(KERN_INFO "NAND device: Manufacturer ID:" |
| 2678 | " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, |
| 2679 | dev_id, nand_manuf_ids[maf_idx].name, mtd->name); |
| 2680 | printk(KERN_WARNING "NAND bus width %d instead %d bit\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2681 | (chip->options & NAND_BUSWIDTH_16) ? 16 : 8, |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2682 | busw ? 16 : 8); |
| 2683 | return ERR_PTR(-EINVAL); |
| 2684 | } |
| 2685 | |
| 2686 | /* Calculate the address shift from the page size */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2687 | chip->page_shift = ffs(mtd->writesize) - 1; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2688 | /* Convert chipsize to number of pages per chip -1. */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2689 | chip->pagemask = (chip->chipsize >> chip->page_shift) - 1; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2690 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2691 | chip->bbt_erase_shift = chip->phys_erase_shift = |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2692 | ffs(mtd->erasesize) - 1; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2693 | if (chip->chipsize & 0xffffffff) |
| 2694 | chip->chip_shift = ffs((unsigned)chip->chipsize) - 1; |
| 2695 | else |
| 2696 | chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32)) + 32 - 1; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2697 | |
| 2698 | /* Set the bad block position */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2699 | chip->badblockpos = mtd->writesize > 512 ? |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2700 | NAND_LARGE_BADBLOCK_POS : NAND_SMALL_BADBLOCK_POS; |
| 2701 | |
| 2702 | /* Get chip options, preserve non chip based options */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2703 | chip->options &= ~NAND_CHIPOPTIONS_MSK; |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2704 | chip->options |= type->options & NAND_CHIPOPTIONS_MSK; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2705 | |
| 2706 | /* |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2707 | * Set chip as a default. Board drivers can override it, if necessary |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2708 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2709 | chip->options |= NAND_NO_AUTOINCR; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2710 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2711 | /* Check if chip is a not a samsung device. Do not clear the |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2712 | * options for chips which are not having an extended id. |
| 2713 | */ |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2714 | if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2715 | chip->options &= ~NAND_SAMSUNG_LP_OPTIONS; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2716 | |
| 2717 | /* Check for AND chips with 4 page planes */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2718 | if (chip->options & NAND_4PAGE_ARRAY) |
| 2719 | chip->erase_cmd = multi_erase_cmd; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2720 | else |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2721 | chip->erase_cmd = single_erase_cmd; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2722 | |
| 2723 | /* Do not replace user supplied command function ! */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2724 | if (mtd->writesize > 512 && chip->cmdfunc == nand_command) |
| 2725 | chip->cmdfunc = nand_command_lp; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2726 | |
| 2727 | printk(KERN_INFO "NAND device: Manufacturer ID:" |
| 2728 | " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, dev_id, |
| 2729 | nand_manuf_ids[maf_idx].name, type->name); |
| 2730 | |
| 2731 | return type; |
| 2732 | } |
| 2733 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2734 | /** |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2735 | * nand_scan_ident - [NAND Interface] Scan for the NAND device |
| 2736 | * @mtd: MTD device structure |
| 2737 | * @maxchips: Number of chips to scan for |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2738 | * |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2739 | * This is the first phase of the normal nand_scan() function. It |
| 2740 | * reads the flash ID and sets up MTD fields accordingly. |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2741 | * |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2742 | * The mtd->owner field must be set to the module of the caller. |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2743 | */ |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2744 | int nand_scan_ident(struct mtd_info *mtd, int maxchips) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2745 | { |
| 2746 | int i, busw, nand_maf_id; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2747 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2748 | struct nand_flash_dev *type; |
| 2749 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2750 | /* Get buswidth to select the correct functions */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2751 | busw = chip->options & NAND_BUSWIDTH_16; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2752 | /* Set the default functions */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2753 | nand_set_defaults(chip, busw); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2754 | |
| 2755 | /* Read the flash type */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2756 | type = nand_get_flash_type(mtd, chip, busw, &nand_maf_id); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2757 | |
| 2758 | if (IS_ERR(type)) { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2759 | printk(KERN_WARNING "No NAND device found!!!\n"); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2760 | chip->select_chip(mtd, -1); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2761 | return PTR_ERR(type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2762 | } |
| 2763 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2764 | /* Check for a chip array */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2765 | for (i = 1; i < maxchips; i++) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2766 | chip->select_chip(mtd, i); |
Karl Beldan | ef89a88 | 2008-09-15 14:37:29 +0200 | [diff] [blame] | 2767 | /* See comment in nand_get_flash_type for reset */ |
| 2768 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2769 | /* Send the command for reading device ID */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2770 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2771 | /* Read manufacturer and device IDs */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2772 | if (nand_maf_id != chip->read_byte(mtd) || |
| 2773 | type->id != chip->read_byte(mtd)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2774 | break; |
| 2775 | } |
| 2776 | if (i > 1) |
| 2777 | printk(KERN_INFO "%d NAND chips detected\n", i); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2778 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2779 | /* Store the number of chips and calc total size for mtd */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2780 | chip->numchips = i; |
| 2781 | mtd->size = i * chip->chipsize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2782 | |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2783 | return 0; |
| 2784 | } |
| 2785 | |
| 2786 | |
| 2787 | /** |
| 2788 | * nand_scan_tail - [NAND Interface] Scan for the NAND device |
| 2789 | * @mtd: MTD device structure |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 2790 | * |
| 2791 | * This is the second phase of the normal nand_scan() function. It |
| 2792 | * fills out all the uninitialized function pointers with the defaults |
| 2793 | * and scans for a bad block table if appropriate. |
| 2794 | */ |
| 2795 | int nand_scan_tail(struct mtd_info *mtd) |
| 2796 | { |
| 2797 | int i; |
| 2798 | struct nand_chip *chip = mtd->priv; |
| 2799 | |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 2800 | if (!(chip->options & NAND_OWN_BUFFERS)) |
| 2801 | chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL); |
| 2802 | if (!chip->buffers) |
| 2803 | return -ENOMEM; |
| 2804 | |
David Woodhouse | 7dcdcbef | 2006-10-21 17:09:53 +0100 | [diff] [blame] | 2805 | /* Set the internal oob buffer location, just after the page data */ |
David Woodhouse | 784f4d5 | 2006-10-22 01:47:45 +0100 | [diff] [blame] | 2806 | chip->oob_poi = chip->buffers->databuf + mtd->writesize; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2807 | |
| 2808 | /* |
| 2809 | * If no default placement scheme is given, select an appropriate one |
| 2810 | */ |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2811 | if (!chip->ecc.layout) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2812 | switch (mtd->oobsize) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2813 | case 8: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2814 | chip->ecc.layout = &nand_oob_8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2815 | break; |
| 2816 | case 16: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2817 | chip->ecc.layout = &nand_oob_16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2818 | break; |
| 2819 | case 64: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2820 | chip->ecc.layout = &nand_oob_64; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2821 | break; |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 2822 | case 128: |
| 2823 | chip->ecc.layout = &nand_oob_128; |
| 2824 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2825 | default: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2826 | printk(KERN_WARNING "No oob scheme defined for " |
| 2827 | "oobsize %d\n", mtd->oobsize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2828 | BUG(); |
| 2829 | } |
| 2830 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2831 | |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2832 | if (!chip->write_page) |
| 2833 | chip->write_page = nand_write_page; |
| 2834 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2835 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2836 | * check ECC mode, default to software if 3byte/512byte hardware ECC is |
| 2837 | * selected and we have 256 byte pagesize fallback to software ECC |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2838 | */ |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2839 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2840 | switch (chip->ecc.mode) { |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 2841 | case NAND_ECC_HW_OOB_FIRST: |
| 2842 | /* Similar to NAND_ECC_HW, but a separate read_page handle */ |
| 2843 | if (!chip->ecc.calculate || !chip->ecc.correct || |
| 2844 | !chip->ecc.hwctl) { |
| 2845 | printk(KERN_WARNING "No ECC functions supplied; " |
| 2846 | "Hardware ECC not possible\n"); |
| 2847 | BUG(); |
| 2848 | } |
| 2849 | if (!chip->ecc.read_page) |
| 2850 | chip->ecc.read_page = nand_read_page_hwecc_oob_first; |
| 2851 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2852 | case NAND_ECC_HW: |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2853 | /* Use standard hwecc read page function ? */ |
| 2854 | if (!chip->ecc.read_page) |
| 2855 | chip->ecc.read_page = nand_read_page_hwecc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2856 | if (!chip->ecc.write_page) |
| 2857 | chip->ecc.write_page = nand_write_page_hwecc; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 2858 | if (!chip->ecc.read_page_raw) |
| 2859 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 2860 | if (!chip->ecc.write_page_raw) |
| 2861 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2862 | if (!chip->ecc.read_oob) |
| 2863 | chip->ecc.read_oob = nand_read_oob_std; |
| 2864 | if (!chip->ecc.write_oob) |
| 2865 | chip->ecc.write_oob = nand_write_oob_std; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2866 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2867 | case NAND_ECC_HW_SYNDROME: |
Scott Wood | 78b6517 | 2007-12-13 11:15:28 -0600 | [diff] [blame] | 2868 | if ((!chip->ecc.calculate || !chip->ecc.correct || |
| 2869 | !chip->ecc.hwctl) && |
| 2870 | (!chip->ecc.read_page || |
Scott Wood | 1c45f60 | 2008-01-16 10:36:03 -0600 | [diff] [blame] | 2871 | chip->ecc.read_page == nand_read_page_hwecc || |
Scott Wood | 78b6517 | 2007-12-13 11:15:28 -0600 | [diff] [blame] | 2872 | !chip->ecc.write_page || |
Scott Wood | 1c45f60 | 2008-01-16 10:36:03 -0600 | [diff] [blame] | 2873 | chip->ecc.write_page == nand_write_page_hwecc)) { |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 2874 | printk(KERN_WARNING "No ECC functions supplied; " |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2875 | "Hardware ECC not possible\n"); |
| 2876 | BUG(); |
| 2877 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2878 | /* Use standard syndrome read/write page function ? */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2879 | if (!chip->ecc.read_page) |
| 2880 | chip->ecc.read_page = nand_read_page_syndrome; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2881 | if (!chip->ecc.write_page) |
| 2882 | chip->ecc.write_page = nand_write_page_syndrome; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 2883 | if (!chip->ecc.read_page_raw) |
| 2884 | chip->ecc.read_page_raw = nand_read_page_raw_syndrome; |
| 2885 | if (!chip->ecc.write_page_raw) |
| 2886 | chip->ecc.write_page_raw = nand_write_page_raw_syndrome; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2887 | if (!chip->ecc.read_oob) |
| 2888 | chip->ecc.read_oob = nand_read_oob_syndrome; |
| 2889 | if (!chip->ecc.write_oob) |
| 2890 | chip->ecc.write_oob = nand_write_oob_syndrome; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2891 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2892 | if (mtd->writesize >= chip->ecc.size) |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2893 | break; |
| 2894 | printk(KERN_WARNING "%d byte HW ECC not possible on " |
| 2895 | "%d byte page size, fallback to SW ECC\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2896 | chip->ecc.size, mtd->writesize); |
| 2897 | chip->ecc.mode = NAND_ECC_SOFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2898 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2899 | case NAND_ECC_SOFT: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2900 | chip->ecc.calculate = nand_calculate_ecc; |
| 2901 | chip->ecc.correct = nand_correct_data; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2902 | chip->ecc.read_page = nand_read_page_swecc; |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 2903 | chip->ecc.read_subpage = nand_read_subpage; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2904 | chip->ecc.write_page = nand_write_page_swecc; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 2905 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 2906 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2907 | chip->ecc.read_oob = nand_read_oob_std; |
| 2908 | chip->ecc.write_oob = nand_write_oob_std; |
Singh, Vimal | 9a73290 | 2008-12-12 00:10:57 +0000 | [diff] [blame] | 2909 | if (!chip->ecc.size) |
| 2910 | chip->ecc.size = 256; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2911 | chip->ecc.bytes = 3; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2912 | break; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2913 | |
| 2914 | case NAND_ECC_NONE: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2915 | printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. " |
| 2916 | "This is not recommended !!\n"); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2917 | chip->ecc.read_page = nand_read_page_raw; |
| 2918 | chip->ecc.write_page = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2919 | chip->ecc.read_oob = nand_read_oob_std; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 2920 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 2921 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2922 | chip->ecc.write_oob = nand_write_oob_std; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2923 | chip->ecc.size = mtd->writesize; |
| 2924 | chip->ecc.bytes = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2925 | break; |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2926 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2927 | default: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2928 | printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2929 | chip->ecc.mode); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2930 | BUG(); |
| 2931 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2932 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2933 | /* |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2934 | * The number of bytes available for a client to place data into |
| 2935 | * the out of band area |
| 2936 | */ |
| 2937 | chip->ecc.layout->oobavail = 0; |
David Brownell | 81d19b0 | 2009-04-21 19:51:20 -0700 | [diff] [blame] | 2938 | for (i = 0; chip->ecc.layout->oobfree[i].length |
| 2939 | && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++) |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2940 | chip->ecc.layout->oobavail += |
| 2941 | chip->ecc.layout->oobfree[i].length; |
Vitaly Wool | 1f92267 | 2007-03-06 16:56:34 +0300 | [diff] [blame] | 2942 | mtd->oobavail = chip->ecc.layout->oobavail; |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 2943 | |
| 2944 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2945 | * Set the number of read / write steps for one page depending on ECC |
| 2946 | * mode |
| 2947 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2948 | chip->ecc.steps = mtd->writesize / chip->ecc.size; |
| 2949 | if(chip->ecc.steps * chip->ecc.size != mtd->writesize) { |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 2950 | printk(KERN_WARNING "Invalid ecc parameters\n"); |
| 2951 | BUG(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2952 | } |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 2953 | chip->ecc.total = chip->ecc.steps * chip->ecc.bytes; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2954 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2955 | /* |
| 2956 | * Allow subpage writes up to ecc.steps. Not possible for MLC |
| 2957 | * FLASH. |
| 2958 | */ |
| 2959 | if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && |
| 2960 | !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) { |
| 2961 | switch(chip->ecc.steps) { |
| 2962 | case 2: |
| 2963 | mtd->subpage_sft = 1; |
| 2964 | break; |
| 2965 | case 4: |
| 2966 | case 8: |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 2967 | case 16: |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2968 | mtd->subpage_sft = 2; |
| 2969 | break; |
| 2970 | } |
| 2971 | } |
| 2972 | chip->subpagesize = mtd->writesize >> mtd->subpage_sft; |
| 2973 | |
Thomas Gleixner | 04bbd0e | 2006-05-25 09:45:29 +0200 | [diff] [blame] | 2974 | /* Initialize state */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2975 | chip->state = FL_READY; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2976 | |
| 2977 | /* De-select the device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2978 | chip->select_chip(mtd, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2979 | |
| 2980 | /* Invalidate the pagebuffer reference */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2981 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2982 | |
| 2983 | /* Fill in remaining MTD driver data */ |
| 2984 | mtd->type = MTD_NANDFLASH; |
Joern Engel | 5fa4339 | 2006-05-22 23:18:29 +0200 | [diff] [blame] | 2985 | mtd->flags = MTD_CAP_NANDFLASH; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2986 | mtd->erase = nand_erase; |
| 2987 | mtd->point = NULL; |
| 2988 | mtd->unpoint = NULL; |
| 2989 | mtd->read = nand_read; |
| 2990 | mtd->write = nand_write; |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame^] | 2991 | mtd->panic_write = panic_nand_write; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2992 | mtd->read_oob = nand_read_oob; |
| 2993 | mtd->write_oob = nand_write_oob; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2994 | mtd->sync = nand_sync; |
| 2995 | mtd->lock = NULL; |
| 2996 | mtd->unlock = NULL; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2997 | mtd->suspend = nand_suspend; |
| 2998 | mtd->resume = nand_resume; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2999 | mtd->block_isbad = nand_block_isbad; |
| 3000 | mtd->block_markbad = nand_block_markbad; |
| 3001 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3002 | /* propagate ecc.layout to mtd_info */ |
| 3003 | mtd->ecclayout = chip->ecc.layout; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3004 | |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 3005 | /* Check, if we should skip the bad block table scan */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3006 | if (chip->options & NAND_SKIP_BBTSCAN) |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 3007 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3008 | |
| 3009 | /* Build bad block table */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3010 | return chip->scan_bbt(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3011 | } |
| 3012 | |
Rusty Russell | a6e6abd | 2009-03-31 13:05:31 -0600 | [diff] [blame] | 3013 | /* is_module_text_address() isn't exported, and it's mostly a pointless |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3014 | test if this is a module _anyway_ -- they'd have to try _really_ hard |
| 3015 | to call us from in-kernel code if the core NAND support is modular. */ |
| 3016 | #ifdef MODULE |
| 3017 | #define caller_is_module() (1) |
| 3018 | #else |
| 3019 | #define caller_is_module() \ |
Rusty Russell | a6e6abd | 2009-03-31 13:05:31 -0600 | [diff] [blame] | 3020 | is_module_text_address((unsigned long)__builtin_return_address(0)) |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3021 | #endif |
| 3022 | |
| 3023 | /** |
| 3024 | * nand_scan - [NAND Interface] Scan for the NAND device |
| 3025 | * @mtd: MTD device structure |
| 3026 | * @maxchips: Number of chips to scan for |
| 3027 | * |
| 3028 | * This fills out all the uninitialized function pointers |
| 3029 | * with the defaults. |
| 3030 | * The flash ID is read and the mtd/chip structures are |
| 3031 | * filled with the appropriate values. |
| 3032 | * The mtd->owner field must be set to the module of the caller |
| 3033 | * |
| 3034 | */ |
| 3035 | int nand_scan(struct mtd_info *mtd, int maxchips) |
| 3036 | { |
| 3037 | int ret; |
| 3038 | |
| 3039 | /* Many callers got this wrong, so check for it for a while... */ |
| 3040 | if (!mtd->owner && caller_is_module()) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 3041 | printk(KERN_CRIT "%s called with NULL mtd->owner!\n", |
| 3042 | __func__); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3043 | BUG(); |
| 3044 | } |
| 3045 | |
| 3046 | ret = nand_scan_ident(mtd, maxchips); |
| 3047 | if (!ret) |
| 3048 | ret = nand_scan_tail(mtd); |
| 3049 | return ret; |
| 3050 | } |
| 3051 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3052 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3053 | * nand_release - [NAND Interface] Free resources held by the NAND device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3054 | * @mtd: MTD device structure |
| 3055 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3056 | void nand_release(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3057 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3058 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3059 | |
| 3060 | #ifdef CONFIG_MTD_PARTITIONS |
| 3061 | /* Deregister partitions */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3062 | del_mtd_partitions(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3063 | #endif |
| 3064 | /* Deregister the device */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3065 | del_mtd_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3066 | |
Jesper Juhl | fa67164 | 2005-11-07 01:01:27 -0800 | [diff] [blame] | 3067 | /* Free bad block table memory */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3068 | kfree(chip->bbt); |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 3069 | if (!(chip->options & NAND_OWN_BUFFERS)) |
| 3070 | kfree(chip->buffers); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3071 | } |
| 3072 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3073 | EXPORT_SYMBOL_GPL(nand_scan); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3074 | EXPORT_SYMBOL_GPL(nand_scan_ident); |
| 3075 | EXPORT_SYMBOL_GPL(nand_scan_tail); |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3076 | EXPORT_SYMBOL_GPL(nand_release); |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 3077 | |
| 3078 | static int __init nand_base_init(void) |
| 3079 | { |
| 3080 | led_trigger_register_simple("nand-disk", &nand_led_trigger); |
| 3081 | return 0; |
| 3082 | } |
| 3083 | |
| 3084 | static void __exit nand_base_exit(void) |
| 3085 | { |
| 3086 | led_trigger_unregister_simple(nand_led_trigger); |
| 3087 | } |
| 3088 | |
| 3089 | module_init(nand_base_init); |
| 3090 | module_exit(nand_base_exit); |
| 3091 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3092 | MODULE_LICENSE("GPL"); |
| 3093 | MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>, Thomas Gleixner <tglx@linutronix.de>"); |
| 3094 | MODULE_DESCRIPTION("Generic NAND flash driver code"); |