blob: ea1d2716fdb34834ba517ec0662d17fff0fa72cd [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
30
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090039config CPU_SHX3
40 bool
41
Paul Mundtf3d22292007-05-14 17:29:12 +090042choice
43 prompt "Processor sub-type selection"
44
Paul Mundtcad82442006-01-16 22:14:19 -080045#
46# Processor subtypes
47#
48
Paul Mundtf3d22292007-05-14 17:29:12 +090049# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080050
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090051config CPU_SUBTYPE_SH7619
52 bool "Support SH7619 processor"
53 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090054 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090055
Paul Mundtf3d22292007-05-14 17:29:12 +090056# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090057
58config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
60 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090061 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090062
Paul Mundtf3d22292007-05-14 17:29:12 +090063# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080064
65config CPU_SUBTYPE_SH7300
66 bool "Support SH7300 processor"
67 select CPU_SH3
68
69config CPU_SUBTYPE_SH7705
70 bool "Support SH7705 processor"
71 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090072 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080073 select CPU_HAS_PINT_IRQ
74
Paul Mundte5723e02006-09-27 17:38:11 +090075config CPU_SUBTYPE_SH7706
76 bool "Support SH7706 processor"
77 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090078 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090079 help
80 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
81
Paul Mundtcad82442006-01-16 22:14:19 -080082config CPU_SUBTYPE_SH7707
83 bool "Support SH7707 processor"
84 select CPU_SH3
85 select CPU_HAS_PINT_IRQ
86 help
87 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
88
89config CPU_SUBTYPE_SH7708
90 bool "Support SH7708 processor"
91 select CPU_SH3
92 help
93 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
94 if you have a 100 Mhz SH-3 HD6417708R CPU.
95
96config CPU_SUBTYPE_SH7709
97 bool "Support SH7709 processor"
98 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090099 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800100 select CPU_HAS_PINT_IRQ
101 help
102 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
103
Paul Mundte5723e02006-09-27 17:38:11 +0900104config CPU_SUBTYPE_SH7710
105 bool "Support SH7710 processor"
106 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900107 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900108 help
109 Select SH7710 if you have a SH3-DSP SH7710 CPU.
110
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900111config CPU_SUBTYPE_SH7712
112 bool "Support SH7712 processor"
113 select CPU_SH3
114 select CPU_HAS_IPR_IRQ
115 help
116 Select SH7712 if you have a SH3-DSP SH7712 CPU.
117
Paul Mundtf3d22292007-05-14 17:29:12 +0900118# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800119
120config CPU_SUBTYPE_SH7750
121 bool "Support SH7750 processor"
122 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900123 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800124 help
125 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
126
127config CPU_SUBTYPE_SH7091
128 bool "Support SH7091 processor"
129 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -0800130 help
131 Select SH7091 if you have an SH-4 based Sega device (such as
132 the Dreamcast, Naomi, and Naomi 2).
133
134config CPU_SUBTYPE_SH7750R
135 bool "Support SH7750R processor"
136 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900137 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800138
139config CPU_SUBTYPE_SH7750S
140 bool "Support SH7750S processor"
141 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900142 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800143
144config CPU_SUBTYPE_SH7751
145 bool "Support SH7751 processor"
146 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900147 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800148 help
149 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
150 or if you have a HD6417751R CPU.
151
152config CPU_SUBTYPE_SH7751R
153 bool "Support SH7751R processor"
154 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900155 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800156
157config CPU_SUBTYPE_SH7760
158 bool "Support SH7760 processor"
159 select CPU_SH4
160 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900161 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800162
163config CPU_SUBTYPE_SH4_202
164 bool "Support SH4-202 processor"
165 select CPU_SH4
166
Paul Mundtf3d22292007-05-14 17:29:12 +0900167# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800168
169config CPU_SUBTYPE_ST40STB1
170 bool "Support ST40STB1/ST40RA processors"
171 select CPU_SUBTYPE_ST40
172 help
173 Select ST40STB1 if you have a ST40RA CPU.
174 This was previously called the ST40STB1, hence the option name.
175
176config CPU_SUBTYPE_ST40GX1
177 bool "Support ST40GX1 processor"
178 select CPU_SUBTYPE_ST40
179 help
180 Select ST40GX1 if you have a ST40GX1 CPU.
181
Paul Mundtf3d22292007-05-14 17:29:12 +0900182# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800183
Paul Mundtcad82442006-01-16 22:14:19 -0800184config CPU_SUBTYPE_SH7770
185 bool "Support SH7770 processor"
186 select CPU_SH4A
187
188config CPU_SUBTYPE_SH7780
189 bool "Support SH7780 processor"
190 select CPU_SH4A
Paul Mundta328ff92006-09-27 16:14:54 +0900191 select CPU_HAS_INTC2_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800192
Paul Mundtb552c7e2006-11-20 14:14:29 +0900193config CPU_SUBTYPE_SH7785
194 bool "Support SH7785 processor"
195 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900196 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900197 select CPU_HAS_INTC2_IRQ
198
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900199config CPU_SUBTYPE_SHX3
200 bool "Support SH-X3 processor"
201 select CPU_SH4A
202 select CPU_SHX3
203 select CPU_HAS_INTC2_IRQ
204
Paul Mundtf3d22292007-05-14 17:29:12 +0900205# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900206
207config CPU_SUBTYPE_SH73180
208 bool "Support SH73180 processor"
209 select CPU_SH4AL_DSP
210
211config CPU_SUBTYPE_SH7343
212 bool "Support SH7343 processor"
213 select CPU_SH4AL_DSP
214
Paul Mundt41504c32006-12-11 20:28:03 +0900215config CPU_SUBTYPE_SH7722
216 bool "Support SH7722 processor"
217 select CPU_SH4AL_DSP
218 select CPU_SHX2
219 select CPU_HAS_IPR_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900220 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900221 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900222
Paul Mundtf3d22292007-05-14 17:29:12 +0900223endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800224
225menu "Memory management options"
226
Paul Mundt5f8c9902007-05-08 11:55:21 +0900227config QUICKLIST
228 def_bool y
229
Paul Mundtcad82442006-01-16 22:14:19 -0800230config MMU
231 bool "Support for memory management hardware"
232 depends on !CPU_SH2
233 default y
234 help
235 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
236 boot on these systems, this option must not be set.
237
238 On other systems (such as the SH-3 and 4) where an MMU exists,
239 turning this off will boot the kernel on these machines with the
240 MMU implicitly switched off.
241
Paul Mundte7f93a32006-09-27 17:19:13 +0900242config PAGE_OFFSET
243 hex
244 default "0x80000000" if MMU
245 default "0x00000000"
246
247config MEMORY_START
248 hex "Physical memory start address"
249 default "0x08000000"
250 ---help---
251 Computers built with Hitachi SuperH processors always
252 map the ROM starting at address zero. But the processor
253 does not specify the range that RAM takes.
254
255 The physical memory (RAM) start address will be automatically
256 set to 08000000. Other platforms, such as the Solution Engine
257 boards typically map RAM at 0C000000.
258
259 Tweak this only when porting to a new machine which does not
260 already have a defconfig. Changing it from the known correct
261 value on any of the known systems will only lead to disaster.
262
263config MEMORY_SIZE
264 hex "Physical memory size"
265 default "0x00400000"
266 help
267 This sets the default memory size assumed by your SH kernel. It can
268 be overridden as normal by the 'mem=' argument on the kernel command
269 line. If unsure, consult your board specifications or just leave it
270 as 0x00400000 which was the default value before this became
271 configurable.
272
Paul Mundtcad82442006-01-16 22:14:19 -0800273config 32BIT
274 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +0900275 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundtcad82442006-01-16 22:14:19 -0800276 default y
277 help
278 If you say Y here, physical addressing will be extended to
279 32-bits through the SH-4A PMB. If this is not set, legacy
280 29-bit physical addressing will be used.
281
Paul Mundt21440cf2006-11-20 14:30:26 +0900282config X2TLB
283 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900284 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900285 help
286 Selecting this option will enable the extended mode of the SH-X2
287 TLB. For legacy SH-X behaviour and interoperability, say N. For
288 all of the fun new features and a willingless to submit bug reports,
289 say Y.
290
Paul Mundt19f9a342006-09-27 18:33:49 +0900291config VSYSCALL
292 bool "Support vsyscall page"
293 depends on MMU
294 default y
295 help
296 This will enable support for the kernel mapping a vDSO page
297 in process space, and subsequently handing down the entry point
298 to the libc through the ELF auxiliary vector.
299
300 From the kernel side this is used for the signal trampoline.
301 For systems with an MMU that can afford to give up a page,
302 (the default value) say Y.
303
Paul Mundtb241cb02007-06-06 17:52:19 +0900304config NUMA
305 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900306 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900307 default n
308 help
309 Some SH systems have many various memories scattered around
310 the address space, each with varying latencies. This enables
311 support for these blocks by binding them to nodes and allowing
312 memory policies to be used for prioritizing and controlling
313 allocation behaviour.
314
Paul Mundt01066622007-03-28 16:38:13 +0900315config NODES_SHIFT
316 int
317 default "1"
318 depends on NEED_MULTIPLE_NODES
319
320config ARCH_FLATMEM_ENABLE
321 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900322 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900323
Paul Mundtdfbb9042007-05-23 17:48:36 +0900324config ARCH_SPARSEMEM_ENABLE
325 def_bool y
326 select SPARSEMEM_STATIC
327
328config ARCH_SPARSEMEM_DEFAULT
329 def_bool y
330
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900331config MAX_ACTIVE_REGIONS
332 int
Paul Mundt520588f2007-06-06 17:58:56 +0900333 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900334 default "1"
335
Paul Mundt01066622007-03-28 16:38:13 +0900336config ARCH_POPULATES_NODE_MAP
337 def_bool y
338
Paul Mundtdfbb9042007-05-23 17:48:36 +0900339config ARCH_SELECT_MEMORY_MODEL
340 def_bool y
341
Paul Mundt33d63bd2007-06-07 11:32:52 +0900342config ARCH_ENABLE_MEMORY_HOTPLUG
343 def_bool y
344 depends on SPARSEMEM
345
346config ARCH_MEMORY_PROBE
347 def_bool y
348 depends on MEMORY_HOTPLUG
349
Paul Mundtcad82442006-01-16 22:14:19 -0800350choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900351 prompt "Kernel page size"
352 default PAGE_SIZE_4KB
353
354config PAGE_SIZE_4KB
355 bool "4kB"
356 help
357 This is the default page size used by all SuperH CPUs.
358
359config PAGE_SIZE_8KB
360 bool "8kB"
361 depends on EXPERIMENTAL && X2TLB
362 help
363 This enables 8kB pages as supported by SH-X2 and later MMUs.
364
365config PAGE_SIZE_64KB
366 bool "64kB"
367 depends on EXPERIMENTAL && CPU_SH4
368 help
369 This enables support for 64kB pages, possible on all SH-4
370 CPUs and later. Highly experimental, not recommended.
371
372endchoice
373
374choice
Paul Mundtcad82442006-01-16 22:14:19 -0800375 prompt "HugeTLB page size"
376 depends on HUGETLB_PAGE && CPU_SH4 && MMU
377 default HUGETLB_PAGE_SIZE_64K
378
379config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900380 bool "64kB"
381
382config HUGETLB_PAGE_SIZE_256K
383 bool "256kB"
384 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800385
386config HUGETLB_PAGE_SIZE_1MB
387 bool "1MB"
388
Paul Mundt21440cf2006-11-20 14:30:26 +0900389config HUGETLB_PAGE_SIZE_4MB
390 bool "4MB"
391 depends on X2TLB
392
393config HUGETLB_PAGE_SIZE_64MB
394 bool "64MB"
395 depends on X2TLB
396
Paul Mundtcad82442006-01-16 22:14:19 -0800397endchoice
398
399source "mm/Kconfig"
400
401endmenu
402
403menu "Cache configuration"
404
405config SH7705_CACHE_32KB
406 bool "Enable 32KB cache size for SH7705"
407 depends on CPU_SUBTYPE_SH7705
408 default y
409
410config SH_DIRECT_MAPPED
411 bool "Use direct-mapped caching"
412 default n
413 help
414 Selecting this option will configure the caches to be direct-mapped,
415 even if the cache supports a 2 or 4-way mode. This is useful primarily
416 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
417 SH4-202, SH4-501, etc.)
418
419 Turn this option off for platforms that do not have a direct-mapped
420 cache, and you have no need to run the caches in such a configuration.
421
422config SH_WRITETHROUGH
423 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800424 help
425 Selecting this option will configure the caches in write-through
426 mode, as opposed to the default write-back configuration.
427
428 Since there's sill some aliasing issues on SH-4, this option will
429 unfortunately still require the majority of flushing functions to
430 be implemented to deal with aliasing.
431
432 If unsure, say N.
433
Paul Mundtcad82442006-01-16 22:14:19 -0800434endmenu