blob: b0ec6d3d377435695bae3a888c88a14dfd8e8cd8 [file] [log] [blame]
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09001/* linux/arch/arm/mach-exynos4/cpu.c
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09002 *
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090019
20#include <plat/cpu.h>
21#include <plat/clock.h>
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090022#include <plat/exynos4.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090023#include <plat/sdhci.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090024
25#include <mach/regs-irq.h>
26
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090027extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
28 unsigned int irq_start);
29extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
30
31/* Initial IO mappings */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090032static struct map_desc exynos4_iodesc[] __initdata = {
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090033 {
Changhwan Youn766211e2010-08-27 17:57:44 +090034 .virtual = (unsigned long)S5P_VA_SYSRAM,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090035 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
Changhwan Youn766211e2010-08-27 17:57:44 +090036 .length = SZ_4K,
37 .type = MT_DEVICE,
38 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090039 .virtual = (unsigned long)S5P_VA_CMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090040 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
Kukjin Kimc598c472010-08-18 21:45:49 +090041 .length = SZ_128K,
42 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090043 }, {
Changhwan Yound6d8b482010-12-03 17:15:40 +090044 .virtual = (unsigned long)S5P_VA_PMU,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090045 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
Changhwan Yound6d8b482010-12-03 17:15:40 +090046 .length = SZ_64K,
47 .type = MT_DEVICE,
48 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090049 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090050 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
Kukjin Kim19a2c062010-08-31 16:30:51 +090051 .length = SZ_4K,
52 .type = MT_DEVICE,
53 }, {
54 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090055 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
Kukjin Kim19a2c062010-08-31 16:30:51 +090056 .length = SZ_8K,
57 .type = MT_DEVICE,
58 }, {
59 .virtual = (unsigned long)S5P_VA_L2CC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090060 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
Kukjin Kim19a2c062010-08-31 16:30:51 +090061 .length = SZ_4K,
62 .type = MT_DEVICE,
63 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090064 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090065 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090066 .length = SZ_4K,
67 .type = MT_DEVICE,
68 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090069 .virtual = (unsigned long)S5P_VA_GPIO2,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090070 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090071 .length = SZ_4K,
72 .type = MT_DEVICE,
73 }, {
74 .virtual = (unsigned long)S5P_VA_GPIO3,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090075 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
Jongpill Lee37ea63b2010-10-14 15:46:18 +090076 .length = SZ_256,
77 .type = MT_DEVICE,
78 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090079 .virtual = (unsigned long)S5P_VA_DMC0,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090080 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090081 .length = SZ_4K,
82 .type = MT_DEVICE,
83 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090084 .virtual = (unsigned long)S3C_VA_UART,
85 .pfn = __phys_to_pfn(S3C_PA_UART),
86 .length = SZ_512K,
87 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090088 }, {
89 .virtual = (unsigned long)S5P_VA_SROMC,
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090090 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
Daein Moon09596ba2010-10-25 16:30:40 +090091 .length = SZ_4K,
92 .type = MT_DEVICE,
Changhwan Youn766211e2010-08-27 17:57:44 +090093 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090094};
95
Kukjin Kim7d30e8b2011-02-14 16:33:10 +090096static void exynos4_idle(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090097{
98 if (!need_resched())
99 cpu_do_idle();
100
101 local_irq_enable();
102}
103
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900104/*
105 * exynos4_map_io
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900106 *
107 * register the standard cpu IO areas
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900108 */
109void __init exynos4_map_io(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900110{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900111 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900112
113 /* initialize device information early */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900114 exynos4_default_sdhci0();
115 exynos4_default_sdhci1();
116 exynos4_default_sdhci2();
117 exynos4_default_sdhci3();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900118}
119
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900120void __init exynos4_init_clocks(int xtal)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900121{
122 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
123
124 s3c24xx_register_baseclocks(xtal);
125 s5p_register_clocks(xtal);
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900126 exynos4_register_clocks();
127 exynos4_setup_clocks();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900128}
129
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900130void __init exynos4_init_irq(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900131{
132 int irq;
133
Russell Kingb580b892010-12-04 15:55:14 +0000134 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900135
136 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
Changhwan Youn1f2d6c42010-11-29 17:04:46 +0900137
138 /*
139 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
140 * connected to the interrupt combiner. These irqs
141 * should be initialized to support cascade interrupt.
142 */
143 if ((irq >= 40) && !(irq == 51) && !(irq == 53))
144 continue;
145
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900146 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
147 COMBINER_IRQ(irq, 0));
148 combiner_cascade_irq(irq, IRQ_SPI(irq));
149 }
150
151 /* The parameters of s5p_init_irq() are for VIC init.
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900152 * Theses parameters should be NULL and 0 because EXYNOS4
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900153 * uses GIC instead of VIC.
154 */
155 s5p_init_irq(NULL, 0);
156}
157
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900158struct sysdev_class exynos4_sysclass = {
159 .name = "exynos4-core",
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900160};
161
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900162static struct sys_device exynos4_sysdev = {
163 .cls = &exynos4_sysclass,
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900164};
165
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900166static int __init exynos4_core_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900167{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900168 return sysdev_class_register(&exynos4_sysclass);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900169}
170
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900171core_initcall(exynos4_core_init);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900172
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900173#ifdef CONFIG_CACHE_L2X0
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900174static int __init exynos4_l2x0_cache_init(void)
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900175{
176 /* TAG, Data Latency Control: 2cycle */
177 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
178 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
179
180 /* L2X0 Prefetch Control */
181 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
182
183 /* L2X0 Power Control */
184 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
185 S5P_VA_L2CC + L2X0_POWER_CTRL);
186
Changhwan Youna50eb1c2010-11-26 13:21:53 +0900187 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900188
189 return 0;
190}
191
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900192early_initcall(exynos4_l2x0_cache_init);
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900193#endif
194
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900195int __init exynos4_init(void)
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900196{
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900197 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900198
199 /* set idle function */
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900200 pm_idle = exynos4_idle;
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900201
Kukjin Kim7d30e8b2011-02-14 16:33:10 +0900202 return sysdev_register(&exynos4_sysdev);
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900203}