blob: b7886f183511dbdebb352f8f31e58de402fcc759 [file] [log] [blame]
Erik Gilling5ad36c52010-03-15 23:04:46 -07001/*
Colin Cross938fa342011-05-01 14:10:10 -07002 * Copyright (C) 2011 Google, Inc.
Erik Gilling5ad36c52010-03-15 23:04:46 -07003 *
4 * Author:
Colin Cross938fa342011-05-01 14:10:10 -07005 * Colin Cross <ccross@android.com>
Erik Gilling5ad36c52010-03-15 23:04:46 -07006 *
Gary King460907b2010-04-05 20:30:59 -07007 * Copyright (C) 2010, NVIDIA Corporation
8 *
Erik Gilling5ad36c52010-03-15 23:04:46 -07009 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
Erik Gilling5ad36c52010-03-15 23:04:46 -070021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/io.h>
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -070024#include <linux/of.h>
Erik Gilling5ad36c52010-03-15 23:04:46 -070025
26#include <asm/hardware/gic.h>
27
Erik Gilling5ad36c52010-03-15 23:04:46 -070028#include "board.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060029#include "iomap.h"
Erik Gilling5ad36c52010-03-15 23:04:46 -070030
Colin Crossd1d8c662011-05-01 15:26:51 -070031#define ICTLR_CPU_IEP_VFIQ 0x08
32#define ICTLR_CPU_IEP_FIR 0x14
33#define ICTLR_CPU_IEP_FIR_SET 0x18
34#define ICTLR_CPU_IEP_FIR_CLR 0x1c
35
36#define ICTLR_CPU_IER 0x20
37#define ICTLR_CPU_IER_SET 0x24
38#define ICTLR_CPU_IER_CLR 0x28
39#define ICTLR_CPU_IEP_CLASS 0x2C
40
41#define ICTLR_COP_IER 0x30
42#define ICTLR_COP_IER_SET 0x34
43#define ICTLR_COP_IER_CLR 0x38
44#define ICTLR_COP_IEP_CLASS 0x3c
45
Colin Crossd1d8c662011-05-01 15:26:51 -070046#define FIRST_LEGACY_IRQ 32
47
Peter De Schrijvercaa48682012-01-05 03:31:45 +000048static int num_ictlrs;
49
Colin Crossd1d8c662011-05-01 15:26:51 -070050static void __iomem *ictlr_reg_base[] = {
51 IO_ADDRESS(TEGRA_PRIMARY_ICTLR_BASE),
52 IO_ADDRESS(TEGRA_SECONDARY_ICTLR_BASE),
53 IO_ADDRESS(TEGRA_TERTIARY_ICTLR_BASE),
54 IO_ADDRESS(TEGRA_QUATERNARY_ICTLR_BASE),
Peter De Schrijvercaa48682012-01-05 03:31:45 +000055 IO_ADDRESS(TEGRA_QUINARY_ICTLR_BASE),
Colin Crossd1d8c662011-05-01 15:26:51 -070056};
57
58static inline void tegra_irq_write_mask(unsigned int irq, unsigned long reg)
59{
60 void __iomem *base;
61 u32 mask;
62
63 BUG_ON(irq < FIRST_LEGACY_IRQ ||
Peter De Schrijvercaa48682012-01-05 03:31:45 +000064 irq >= FIRST_LEGACY_IRQ + num_ictlrs * 32);
Colin Crossd1d8c662011-05-01 15:26:51 -070065
66 base = ictlr_reg_base[(irq - FIRST_LEGACY_IRQ) / 32];
67 mask = BIT((irq - FIRST_LEGACY_IRQ) % 32);
68
69 __raw_writel(mask, base + reg);
70}
71
Lennert Buytenhek37337a82010-11-29 11:14:46 +010072static void tegra_mask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070073{
Colin Crossd1d8c662011-05-01 15:26:51 -070074 if (d->irq < FIRST_LEGACY_IRQ)
75 return;
76
77 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_CLR);
Gary King460907b2010-04-05 20:30:59 -070078}
79
Lennert Buytenhek37337a82010-11-29 11:14:46 +010080static void tegra_unmask(struct irq_data *d)
Gary King460907b2010-04-05 20:30:59 -070081{
Colin Crossd1d8c662011-05-01 15:26:51 -070082 if (d->irq < FIRST_LEGACY_IRQ)
83 return;
84
85 tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_SET);
Gary King460907b2010-04-05 20:30:59 -070086}
87
Colin Cross26d902c2011-02-09 22:17:17 -080088static void tegra_ack(struct irq_data *d)
89{
Colin Crossd1d8c662011-05-01 15:26:51 -070090 if (d->irq < FIRST_LEGACY_IRQ)
91 return;
92
93 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
Colin Cross26d902c2011-02-09 22:17:17 -080094}
95
Colin Cross4bd66cf2011-05-01 15:27:34 -070096static void tegra_eoi(struct irq_data *d)
97{
98 if (d->irq < FIRST_LEGACY_IRQ)
99 return;
100
101 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
102}
103
Colin Cross26d902c2011-02-09 22:17:17 -0800104static int tegra_retrigger(struct irq_data *d)
105{
Colin Crossd1d8c662011-05-01 15:26:51 -0700106 if (d->irq < FIRST_LEGACY_IRQ)
Colin Cross938fa342011-05-01 14:10:10 -0700107 return 0;
108
Colin Crossd1d8c662011-05-01 15:26:51 -0700109 tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_SET);
110
Colin Cross26d902c2011-02-09 22:17:17 -0800111 return 1;
112}
113
Erik Gilling5ad36c52010-03-15 23:04:46 -0700114void __init tegra_init_irq(void)
115{
Colin Crossd1d8c662011-05-01 15:26:51 -0700116 int i;
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000117 void __iomem *distbase;
Colin Crossd1d8c662011-05-01 15:26:51 -0700118
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000119 distbase = IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE);
120 num_ictlrs = readl_relaxed(distbase + GIC_DIST_CTR) & 0x1f;
121
122 if (num_ictlrs > ARRAY_SIZE(ictlr_reg_base)) {
123 WARN(1, "Too many (%d) interrupt controllers found. Maximum is %d.",
124 num_ictlrs, ARRAY_SIZE(ictlr_reg_base));
125 num_ictlrs = ARRAY_SIZE(ictlr_reg_base);
126 }
127
128 for (i = 0; i < num_ictlrs; i++) {
Colin Crossd1d8c662011-05-01 15:26:51 -0700129 void __iomem *ictlr = ictlr_reg_base[i];
130 writel(~0, ictlr + ICTLR_CPU_IER_CLR);
131 writel(0, ictlr + ICTLR_CPU_IEP_CLASS);
132 }
Gary King460907b2010-04-05 20:30:59 -0700133
Colin Cross938fa342011-05-01 14:10:10 -0700134 gic_arch_extn.irq_ack = tegra_ack;
Colin Cross4bd66cf2011-05-01 15:27:34 -0700135 gic_arch_extn.irq_eoi = tegra_eoi;
Colin Cross938fa342011-05-01 14:10:10 -0700136 gic_arch_extn.irq_mask = tegra_mask;
137 gic_arch_extn.irq_unmask = tegra_unmask;
138 gic_arch_extn.irq_retrigger = tegra_retrigger;
139
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700140 /*
141 * Check if there is a devicetree present, since the GIC will be
142 * initialized elsewhere under DT.
143 */
144 if (!of_have_populated_dt())
Peter De Schrijvercaa48682012-01-05 03:31:45 +0000145 gic_init(0, 29, distbase,
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700146 IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100));
Erik Gilling5ad36c52010-03-15 23:04:46 -0700147}