blob: 1bd947ad2163177c7de2bebbc3313795b99a0d50 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Suketu Shahf75a1982015-04-16 14:22:11 +053052#define GEN9_ENABLE_DC5(dev) 0
53#define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
Suketu Shahdc174302015-04-17 19:46:16 +053054
Daniel Vetter9c065a72014-09-30 10:56:38 +020055#define for_each_power_well(i, power_well, domain_mask, power_domains) \
56 for (i = 0; \
57 i < (power_domains)->power_well_count && \
58 ((power_well) = &(power_domains)->power_wells[i]); \
59 i++) \
60 if ((power_well)->domains & (domain_mask))
61
62#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
63 for (i = (power_domains)->power_well_count - 1; \
64 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
65 i--) \
66 if ((power_well)->domains & (domain_mask))
67
Suketu Shah5aefb232015-04-16 14:22:10 +053068bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
69 int power_well_id);
70
Daniel Vettere4e76842014-09-30 10:56:42 +020071/*
Daniel Vetter9c065a72014-09-30 10:56:38 +020072 * We should only use the power well if we explicitly asked the hardware to
73 * enable it, so check if it's enabled and also check if we've requested it to
74 * be enabled.
75 */
76static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
77 struct i915_power_well *power_well)
78{
79 return I915_READ(HSW_PWR_WELL_DRIVER) ==
80 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
81}
82
Daniel Vettere4e76842014-09-30 10:56:42 +020083/**
84 * __intel_display_power_is_enabled - unlocked check for a power domain
85 * @dev_priv: i915 device instance
86 * @domain: power domain to check
87 *
88 * This is the unlocked version of intel_display_power_is_enabled() and should
89 * only be used from error capture and recovery code where deadlocks are
90 * possible.
91 *
92 * Returns:
93 * True when the power domain is enabled, false otherwise.
94 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020095bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
96 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +020097{
98 struct i915_power_domains *power_domains;
99 struct i915_power_well *power_well;
100 bool is_enabled;
101 int i;
102
103 if (dev_priv->pm.suspended)
104 return false;
105
106 power_domains = &dev_priv->power_domains;
107
108 is_enabled = true;
109
110 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
111 if (power_well->always_on)
112 continue;
113
114 if (!power_well->hw_enabled) {
115 is_enabled = false;
116 break;
117 }
118 }
119
120 return is_enabled;
121}
122
Daniel Vettere4e76842014-09-30 10:56:42 +0200123/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000124 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200125 * @dev_priv: i915 device instance
126 * @domain: power domain to check
127 *
128 * This function can be used to check the hw power domain state. It is mostly
129 * used in hardware state readout functions. Everywhere else code should rely
130 * upon explicit power domain reference counting to ensure that the hardware
131 * block is powered up before accessing it.
132 *
133 * Callers must hold the relevant modesetting locks to ensure that concurrent
134 * threads can't disable the power well while the caller tries to read a few
135 * registers.
136 *
137 * Returns:
138 * True when the power domain is enabled, false otherwise.
139 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200140bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
141 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200142{
143 struct i915_power_domains *power_domains;
144 bool ret;
145
146 power_domains = &dev_priv->power_domains;
147
148 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200149 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200150 mutex_unlock(&power_domains->lock);
151
152 return ret;
153}
154
Daniel Vettere4e76842014-09-30 10:56:42 +0200155/**
156 * intel_display_set_init_power - set the initial power domain state
157 * @dev_priv: i915 device instance
158 * @enable: whether to enable or disable the initial power domain state
159 *
160 * For simplicity our driver load/unload and system suspend/resume code assumes
161 * that all power domains are always enabled. This functions controls the state
162 * of this little hack. While the initial power domain state is enabled runtime
163 * pm is effectively disabled.
164 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200165void intel_display_set_init_power(struct drm_i915_private *dev_priv,
166 bool enable)
167{
168 if (dev_priv->power_domains.init_power_on == enable)
169 return;
170
171 if (enable)
172 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
173 else
174 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
175
176 dev_priv->power_domains.init_power_on = enable;
177}
178
Daniel Vetter9c065a72014-09-30 10:56:38 +0200179/*
180 * Starting with Haswell, we have a "Power Down Well" that can be turned off
181 * when not needed anymore. We have 4 registers that can request the power well
182 * to be enabled, and it will only be disabled if none of the registers is
183 * requesting it to be enabled.
184 */
185static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
186{
187 struct drm_device *dev = dev_priv->dev;
188
189 /*
190 * After we re-enable the power well, if we touch VGA register 0x3d5
191 * we'll get unclaimed register interrupts. This stops after we write
192 * anything to the VGA MSR register. The vgacon module uses this
193 * register all the time, so if we unbind our driver and, as a
194 * consequence, bind vgacon, we'll get stuck in an infinite loop at
195 * console_unlock(). So make here we touch the VGA MSR register, making
196 * sure vgacon can keep working normally without triggering interrupts
197 * and error messages.
198 */
199 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
200 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
201 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
202
Damien Lespiau25400392015-03-06 18:50:52 +0000203 if (IS_BROADWELL(dev))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000204 gen8_irq_power_well_post_enable(dev_priv,
205 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200206}
207
Damien Lespiaud14c0342015-03-06 18:50:51 +0000208static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
209 struct i915_power_well *power_well)
210{
211 struct drm_device *dev = dev_priv->dev;
212
213 /*
214 * After we re-enable the power well, if we touch VGA register 0x3d5
215 * we'll get unclaimed register interrupts. This stops after we write
216 * anything to the VGA MSR register. The vgacon module uses this
217 * register all the time, so if we unbind our driver and, as a
218 * consequence, bind vgacon, we'll get stuck in an infinite loop at
219 * console_unlock(). So make here we touch the VGA MSR register, making
220 * sure vgacon can keep working normally without triggering interrupts
221 * and error messages.
222 */
223 if (power_well->data == SKL_DISP_PW_2) {
224 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
225 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
226 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
227
228 gen8_irq_power_well_post_enable(dev_priv,
229 1 << PIPE_C | 1 << PIPE_B);
230 }
231
Damien Lespiau1d2b9522015-03-06 18:50:53 +0000232 if (power_well->data == SKL_DISP_PW_1) {
233 intel_prepare_ddi(dev);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000234 gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
Damien Lespiau1d2b9522015-03-06 18:50:53 +0000235 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000236}
237
Daniel Vetter9c065a72014-09-30 10:56:38 +0200238static void hsw_set_power_well(struct drm_i915_private *dev_priv,
239 struct i915_power_well *power_well, bool enable)
240{
241 bool is_enabled, enable_requested;
242 uint32_t tmp;
243
244 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
245 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
246 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
247
248 if (enable) {
249 if (!enable_requested)
250 I915_WRITE(HSW_PWR_WELL_DRIVER,
251 HSW_PWR_WELL_ENABLE_REQUEST);
252
253 if (!is_enabled) {
254 DRM_DEBUG_KMS("Enabling power well\n");
255 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
256 HSW_PWR_WELL_STATE_ENABLED), 20))
257 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300258 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200259 }
260
Daniel Vetter9c065a72014-09-30 10:56:38 +0200261 } else {
262 if (enable_requested) {
263 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
264 POSTING_READ(HSW_PWR_WELL_DRIVER);
265 DRM_DEBUG_KMS("Requesting to disable the power well\n");
266 }
267 }
268}
269
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000270#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
271 BIT(POWER_DOMAIN_TRANSCODER_A) | \
272 BIT(POWER_DOMAIN_PIPE_B) | \
273 BIT(POWER_DOMAIN_TRANSCODER_B) | \
274 BIT(POWER_DOMAIN_PIPE_C) | \
275 BIT(POWER_DOMAIN_TRANSCODER_C) | \
276 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
277 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
278 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
279 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
280 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
281 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
282 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
283 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
284 BIT(POWER_DOMAIN_AUX_B) | \
285 BIT(POWER_DOMAIN_AUX_C) | \
286 BIT(POWER_DOMAIN_AUX_D) | \
287 BIT(POWER_DOMAIN_AUDIO) | \
288 BIT(POWER_DOMAIN_VGA) | \
289 BIT(POWER_DOMAIN_INIT))
290#define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
291 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
292 BIT(POWER_DOMAIN_PLLS) | \
293 BIT(POWER_DOMAIN_PIPE_A) | \
294 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
295 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
296 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
297 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
298 BIT(POWER_DOMAIN_AUX_A) | \
299 BIT(POWER_DOMAIN_INIT))
300#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
301 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
302 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
303 BIT(POWER_DOMAIN_INIT))
304#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
305 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
306 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
307 BIT(POWER_DOMAIN_INIT))
308#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
309 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
310 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
311 BIT(POWER_DOMAIN_INIT))
312#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
313 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
314 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
315 BIT(POWER_DOMAIN_INIT))
316#define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
Damien Lespiauaeaa2122015-04-30 16:39:16 +0100317 SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
Damien Lespiau62227092015-04-30 16:39:20 +0100318 BIT(POWER_DOMAIN_PLLS) | \
Damien Lespiauaeaa2122015-04-30 16:39:16 +0100319 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000320#define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
321 (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
322 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
323 SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
324 SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
325 SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
326 SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
327 SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
328 BIT(POWER_DOMAIN_INIT))
329
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530330#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
331 BIT(POWER_DOMAIN_TRANSCODER_A) | \
332 BIT(POWER_DOMAIN_PIPE_B) | \
333 BIT(POWER_DOMAIN_TRANSCODER_B) | \
334 BIT(POWER_DOMAIN_PIPE_C) | \
335 BIT(POWER_DOMAIN_TRANSCODER_C) | \
336 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
337 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
338 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
339 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
340 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
341 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
342 BIT(POWER_DOMAIN_AUX_B) | \
343 BIT(POWER_DOMAIN_AUX_C) | \
344 BIT(POWER_DOMAIN_AUDIO) | \
345 BIT(POWER_DOMAIN_VGA) | \
346 BIT(POWER_DOMAIN_INIT))
347#define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
348 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
349 BIT(POWER_DOMAIN_PIPE_A) | \
350 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
351 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
352 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
353 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
354 BIT(POWER_DOMAIN_AUX_A) | \
355 BIT(POWER_DOMAIN_PLLS) | \
356 BIT(POWER_DOMAIN_INIT))
357#define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
358 (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
359 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
360 BIT(POWER_DOMAIN_INIT))
361
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530362static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
363{
364 struct drm_device *dev = dev_priv->dev;
365
366 WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
367 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
368 "DC9 already programmed to be enabled.\n");
369 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
370 "DC5 still not disabled to enable DC9.\n");
371 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
372 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
373
374 /*
375 * TODO: check for the following to verify the conditions to enter DC9
376 * state are satisfied:
377 * 1] Check relevant display engine registers to verify if mode set
378 * disable sequence was followed.
379 * 2] Check if display uninitialize sequence is initialized.
380 */
381}
382
383static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
384{
385 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
386 WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
387 "DC9 already programmed to be disabled.\n");
388 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
389 "DC5 still not disabled.\n");
390
391 /*
392 * TODO: check for the following to verify DC9 state was indeed
393 * entered before programming to disable it:
394 * 1] Check relevant display engine registers to verify if mode
395 * set disable sequence was followed.
396 * 2] Check if display uninitialize sequence is initialized.
397 */
398}
399
400void bxt_enable_dc9(struct drm_i915_private *dev_priv)
401{
402 uint32_t val;
403
404 assert_can_enable_dc9(dev_priv);
405
406 DRM_DEBUG_KMS("Enabling DC9\n");
407
408 val = I915_READ(DC_STATE_EN);
409 val |= DC_STATE_EN_DC9;
410 I915_WRITE(DC_STATE_EN, val);
411 POSTING_READ(DC_STATE_EN);
412}
413
414void bxt_disable_dc9(struct drm_i915_private *dev_priv)
415{
416 uint32_t val;
417
418 assert_can_disable_dc9(dev_priv);
419
420 DRM_DEBUG_KMS("Disabling DC9\n");
421
422 val = I915_READ(DC_STATE_EN);
423 val &= ~DC_STATE_EN_DC9;
424 I915_WRITE(DC_STATE_EN, val);
425 POSTING_READ(DC_STATE_EN);
426}
427
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530428static void gen9_set_dc_state_debugmask_memory_up(
429 struct drm_i915_private *dev_priv)
430{
431 uint32_t val;
432
433 /* The below bit doesn't need to be cleared ever afterwards */
434 val = I915_READ(DC_STATE_DEBUG);
435 if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
436 val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
437 I915_WRITE(DC_STATE_DEBUG, val);
438 POSTING_READ(DC_STATE_DEBUG);
439 }
440}
441
Suketu Shah5aefb232015-04-16 14:22:10 +0530442static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530443{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530444 struct drm_device *dev = dev_priv->dev;
Suketu Shah5aefb232015-04-16 14:22:10 +0530445 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
446 SKL_DISP_PW_2);
447
448 WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
449 WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
450 WARN(pg2_enabled, "PG2 not disabled to enable DC5.\n");
451
452 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
453 "DC5 already programmed to be enabled.\n");
454 WARN(dev_priv->pm.suspended,
455 "DC5 cannot be enabled, if platform is runtime-suspended.\n");
456
457 assert_csr_loaded(dev_priv);
458}
459
460static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
461{
462 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
463 SKL_DISP_PW_2);
Suketu Shah93c7cb62015-04-16 14:22:13 +0530464 /*
465 * During initialization, the firmware may not be loaded yet.
466 * We still want to make sure that the DC enabling flag is cleared.
467 */
468 if (dev_priv->power_domains.initializing)
469 return;
Suketu Shah5aefb232015-04-16 14:22:10 +0530470
471 WARN(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
472 WARN(dev_priv->pm.suspended,
473 "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
474}
475
476static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
477{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530478 uint32_t val;
479
Suketu Shah5aefb232015-04-16 14:22:10 +0530480 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530481
482 DRM_DEBUG_KMS("Enabling DC5\n");
483
484 gen9_set_dc_state_debugmask_memory_up(dev_priv);
485
486 val = I915_READ(DC_STATE_EN);
487 val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
488 val |= DC_STATE_EN_UPTO_DC5;
489 I915_WRITE(DC_STATE_EN, val);
490 POSTING_READ(DC_STATE_EN);
Suketu Shahdc174302015-04-17 19:46:16 +0530491}
492
493static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
494{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530495 uint32_t val;
496
Suketu Shah5aefb232015-04-16 14:22:10 +0530497 assert_can_disable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530498
499 DRM_DEBUG_KMS("Disabling DC5\n");
500
501 val = I915_READ(DC_STATE_EN);
502 val &= ~DC_STATE_EN_UPTO_DC5;
503 I915_WRITE(DC_STATE_EN, val);
504 POSTING_READ(DC_STATE_EN);
Suketu Shahdc174302015-04-17 19:46:16 +0530505}
506
Suketu Shah93c7cb62015-04-16 14:22:13 +0530507static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530508{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530509 struct drm_device *dev = dev_priv->dev;
Suketu Shah93c7cb62015-04-16 14:22:13 +0530510
511 WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
512 WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
513 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
514 "Backlight is not disabled.\n");
515 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
516 "DC6 already programmed to be enabled.\n");
517
518 assert_csr_loaded(dev_priv);
519}
520
521static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
522{
523 /*
524 * During initialization, the firmware may not be loaded yet.
525 * We still want to make sure that the DC enabling flag is cleared.
526 */
527 if (dev_priv->power_domains.initializing)
528 return;
529
530 assert_csr_loaded(dev_priv);
531 WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
532 "DC6 already programmed to be disabled.\n");
533}
534
535static void skl_enable_dc6(struct drm_i915_private *dev_priv)
536{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530537 uint32_t val;
538
Suketu Shah93c7cb62015-04-16 14:22:13 +0530539 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530540
541 DRM_DEBUG_KMS("Enabling DC6\n");
542
543 gen9_set_dc_state_debugmask_memory_up(dev_priv);
544
545 val = I915_READ(DC_STATE_EN);
546 val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
547 val |= DC_STATE_EN_UPTO_DC6;
548 I915_WRITE(DC_STATE_EN, val);
549 POSTING_READ(DC_STATE_EN);
Suketu Shahf75a1982015-04-16 14:22:11 +0530550}
551
552static void skl_disable_dc6(struct drm_i915_private *dev_priv)
553{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530554 uint32_t val;
555
Suketu Shah93c7cb62015-04-16 14:22:13 +0530556 assert_can_disable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530557
558 DRM_DEBUG_KMS("Disabling DC6\n");
559
560 val = I915_READ(DC_STATE_EN);
561 val &= ~DC_STATE_EN_UPTO_DC6;
562 I915_WRITE(DC_STATE_EN, val);
563 POSTING_READ(DC_STATE_EN);
Suketu Shahf75a1982015-04-16 14:22:11 +0530564}
565
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000566static void skl_set_power_well(struct drm_i915_private *dev_priv,
567 struct i915_power_well *power_well, bool enable)
568{
Suketu Shahdc174302015-04-17 19:46:16 +0530569 struct drm_device *dev = dev_priv->dev;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000570 uint32_t tmp, fuse_status;
571 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000572 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000573
574 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
575 fuse_status = I915_READ(SKL_FUSE_STATUS);
576
577 switch (power_well->data) {
578 case SKL_DISP_PW_1:
579 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
580 SKL_FUSE_PG0_DIST_STATUS), 1)) {
581 DRM_ERROR("PG0 not enabled\n");
582 return;
583 }
584 break;
585 case SKL_DISP_PW_2:
586 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
587 DRM_ERROR("PG1 in disabled state\n");
588 return;
589 }
590 break;
591 case SKL_DISP_PW_DDI_A_E:
592 case SKL_DISP_PW_DDI_B:
593 case SKL_DISP_PW_DDI_C:
594 case SKL_DISP_PW_DDI_D:
595 case SKL_DISP_PW_MISC_IO:
596 break;
597 default:
598 WARN(1, "Unknown power well %lu\n", power_well->data);
599 return;
600 }
601
602 req_mask = SKL_POWER_WELL_REQ(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000603 enable_requested = tmp & req_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000604 state_mask = SKL_POWER_WELL_STATE(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000605 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000606
607 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000608 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530609 WARN((tmp & state_mask) &&
610 !I915_READ(HSW_PWR_WELL_BIOS),
611 "Invalid for power well status to be enabled, unless done by the BIOS, \
612 when request is to disable!\n");
Suketu Shahf75a1982015-04-16 14:22:11 +0530613 if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
614 power_well->data == SKL_DISP_PW_2) {
615 if (SKL_ENABLE_DC6(dev)) {
616 skl_disable_dc6(dev_priv);
617 /*
618 * DDI buffer programming unnecessary during driver-load/resume
619 * as it's already done during modeset initialization then.
620 * It's also invalid here as encoder list is still uninitialized.
621 */
622 if (!dev_priv->power_domains.initializing)
623 intel_prepare_ddi(dev);
624 } else {
625 gen9_disable_dc5(dev_priv);
626 }
627 }
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000628 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000629 }
630
Damien Lespiau2a518352015-03-06 18:50:49 +0000631 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000632 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000633 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
634 state_mask), 1))
635 DRM_ERROR("%s enable timeout\n",
636 power_well->name);
637 check_fuse_status = true;
638 }
639 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000640 if (enable_requested) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000641 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
642 POSTING_READ(HSW_PWR_WELL_DRIVER);
643 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Suketu Shahdc174302015-04-17 19:46:16 +0530644
Suketu Shahf75a1982015-04-16 14:22:11 +0530645 if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
Suketu Shahdc174302015-04-17 19:46:16 +0530646 power_well->data == SKL_DISP_PW_2) {
647 enum csr_state state;
Suketu Shahf75a1982015-04-16 14:22:11 +0530648 /* TODO: wait for a completion event or
649 * similar here instead of busy
650 * waiting using wait_for function.
651 */
Suketu Shahdc174302015-04-17 19:46:16 +0530652 wait_for((state = intel_csr_load_status_get(dev_priv)) !=
653 FW_UNINITIALIZED, 1000);
654 if (state != FW_LOADED)
655 DRM_ERROR("CSR firmware not ready (%d)\n",
656 state);
657 else
Suketu Shahf75a1982015-04-16 14:22:11 +0530658 if (SKL_ENABLE_DC6(dev))
659 skl_enable_dc6(dev_priv);
660 else
661 gen9_enable_dc5(dev_priv);
Suketu Shahdc174302015-04-17 19:46:16 +0530662 }
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000663 }
664 }
665
666 if (check_fuse_status) {
667 if (power_well->data == SKL_DISP_PW_1) {
668 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
669 SKL_FUSE_PG1_DIST_STATUS), 1))
670 DRM_ERROR("PG1 distributing status timeout\n");
671 } else if (power_well->data == SKL_DISP_PW_2) {
672 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
673 SKL_FUSE_PG2_DIST_STATUS), 1))
674 DRM_ERROR("PG2 distributing status timeout\n");
675 }
676 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000677
678 if (enable && !is_enabled)
679 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000680}
681
Daniel Vetter9c065a72014-09-30 10:56:38 +0200682static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
683 struct i915_power_well *power_well)
684{
685 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
686
687 /*
688 * We're taking over the BIOS, so clear any requests made by it since
689 * the driver is in charge now.
690 */
691 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
692 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
693}
694
695static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
696 struct i915_power_well *power_well)
697{
698 hsw_set_power_well(dev_priv, power_well, true);
699}
700
701static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
702 struct i915_power_well *power_well)
703{
704 hsw_set_power_well(dev_priv, power_well, false);
705}
706
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000707static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
708 struct i915_power_well *power_well)
709{
710 uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
711 SKL_POWER_WELL_STATE(power_well->data);
712
713 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
714}
715
716static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
717 struct i915_power_well *power_well)
718{
719 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
720
721 /* Clear any request made by BIOS as driver is taking over */
722 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
723}
724
725static void skl_power_well_enable(struct drm_i915_private *dev_priv,
726 struct i915_power_well *power_well)
727{
728 skl_set_power_well(dev_priv, power_well, true);
729}
730
731static void skl_power_well_disable(struct drm_i915_private *dev_priv,
732 struct i915_power_well *power_well)
733{
734 skl_set_power_well(dev_priv, power_well, false);
735}
736
Daniel Vetter9c065a72014-09-30 10:56:38 +0200737static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
738 struct i915_power_well *power_well)
739{
740}
741
742static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
743 struct i915_power_well *power_well)
744{
745 return true;
746}
747
748static void vlv_set_power_well(struct drm_i915_private *dev_priv,
749 struct i915_power_well *power_well, bool enable)
750{
751 enum punit_power_well power_well_id = power_well->data;
752 u32 mask;
753 u32 state;
754 u32 ctrl;
755
756 mask = PUNIT_PWRGT_MASK(power_well_id);
757 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
758 PUNIT_PWRGT_PWR_GATE(power_well_id);
759
760 mutex_lock(&dev_priv->rps.hw_lock);
761
762#define COND \
763 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
764
765 if (COND)
766 goto out;
767
768 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
769 ctrl &= ~mask;
770 ctrl |= state;
771 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
772
773 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900774 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200775 state,
776 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
777
778#undef COND
779
780out:
781 mutex_unlock(&dev_priv->rps.hw_lock);
782}
783
784static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
785 struct i915_power_well *power_well)
786{
787 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
788}
789
790static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
791 struct i915_power_well *power_well)
792{
793 vlv_set_power_well(dev_priv, power_well, true);
794}
795
796static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
797 struct i915_power_well *power_well)
798{
799 vlv_set_power_well(dev_priv, power_well, false);
800}
801
802static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
803 struct i915_power_well *power_well)
804{
805 int power_well_id = power_well->data;
806 bool enabled = false;
807 u32 mask;
808 u32 state;
809 u32 ctrl;
810
811 mask = PUNIT_PWRGT_MASK(power_well_id);
812 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
813
814 mutex_lock(&dev_priv->rps.hw_lock);
815
816 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
817 /*
818 * We only ever set the power-on and power-gate states, anything
819 * else is unexpected.
820 */
821 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
822 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
823 if (state == ctrl)
824 enabled = true;
825
826 /*
827 * A transient state at this point would mean some unexpected party
828 * is poking at the power controls too.
829 */
830 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
831 WARN_ON(ctrl != state);
832
833 mutex_unlock(&dev_priv->rps.hw_lock);
834
835 return enabled;
836}
837
838static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
839 struct i915_power_well *power_well)
840{
841 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
842
843 vlv_set_power_well(dev_priv, power_well, true);
844
845 spin_lock_irq(&dev_priv->irq_lock);
846 valleyview_enable_display_irqs(dev_priv);
847 spin_unlock_irq(&dev_priv->irq_lock);
848
849 /*
850 * During driver initialization/resume we can avoid restoring the
851 * part of the HW/SW state that will be inited anyway explicitly.
852 */
853 if (dev_priv->power_domains.initializing)
854 return;
855
Daniel Vetterb9632912014-09-30 10:56:44 +0200856 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200857
858 i915_redisable_vga_power_on(dev_priv->dev);
859}
860
861static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
862 struct i915_power_well *power_well)
863{
864 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
865
866 spin_lock_irq(&dev_priv->irq_lock);
867 valleyview_disable_display_irqs(dev_priv);
868 spin_unlock_irq(&dev_priv->irq_lock);
869
870 vlv_set_power_well(dev_priv, power_well, false);
871
872 vlv_power_sequencer_reset(dev_priv);
873}
874
875static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
876 struct i915_power_well *power_well)
877{
878 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
879
880 /*
881 * Enable the CRI clock source so we can get at the
882 * display and the reference clock for VGA
883 * hotplug / manual detection.
884 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +0300885 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | DPLL_VGA_MODE_DIS |
Ville Syrjälä60bfe442015-06-29 15:25:49 +0300886 DPLL_REF_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200887 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
888
889 vlv_set_power_well(dev_priv, power_well, true);
890
891 /*
892 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
893 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
894 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
895 * b. The other bits such as sfr settings / modesel may all
896 * be set to 0.
897 *
898 * This should only be done on init and resume from S3 with
899 * both PLLs disabled, or we risk losing DPIO and PLL
900 * synchronization.
901 */
902 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
903}
904
905static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
906 struct i915_power_well *power_well)
907{
908 enum pipe pipe;
909
910 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
911
912 for_each_pipe(dev_priv, pipe)
913 assert_pll_disabled(dev_priv, pipe);
914
915 /* Assert common reset */
916 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
917
918 vlv_set_power_well(dev_priv, power_well, false);
919}
920
921static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
922 struct i915_power_well *power_well)
923{
924 enum dpio_phy phy;
925
926 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
927 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
928
929 /*
930 * Enable the CRI clock source so we can get at the
931 * display and the reference clock for VGA
932 * hotplug / manual detection.
933 */
934 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
935 phy = DPIO_PHY0;
Ville Syrjäläb8afb912015-06-29 15:25:48 +0300936 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | DPLL_VGA_MODE_DIS |
Ville Syrjälä60bfe442015-06-29 15:25:49 +0300937 DPLL_REF_CLK_ENABLE_VLV);
Ville Syrjäläb8afb912015-06-29 15:25:48 +0300938 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | DPLL_VGA_MODE_DIS |
Ville Syrjälä60bfe442015-06-29 15:25:49 +0300939 DPLL_REF_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200940 } else {
941 phy = DPIO_PHY1;
Ville Syrjäläb8afb912015-06-29 15:25:48 +0300942 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) | DPLL_VGA_MODE_DIS |
Ville Syrjälä60bfe442015-06-29 15:25:49 +0300943 DPLL_REF_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200944 }
945 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
946 vlv_set_power_well(dev_priv, power_well, true);
947
948 /* Poll for phypwrgood signal */
949 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
950 DRM_ERROR("Display PHY %d is not power up\n", phy);
951
Ville Syrjälä70722462015-04-10 18:21:28 +0300952 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
953 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200954}
955
956static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
957 struct i915_power_well *power_well)
958{
959 enum dpio_phy phy;
960
961 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
962 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
963
964 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
965 phy = DPIO_PHY0;
966 assert_pll_disabled(dev_priv, PIPE_A);
967 assert_pll_disabled(dev_priv, PIPE_B);
968 } else {
969 phy = DPIO_PHY1;
970 assert_pll_disabled(dev_priv, PIPE_C);
971 }
972
Ville Syrjälä70722462015-04-10 18:21:28 +0300973 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
974 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200975
976 vlv_set_power_well(dev_priv, power_well, false);
977}
978
979static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
980 struct i915_power_well *power_well)
981{
982 enum pipe pipe = power_well->data;
983 bool enabled;
984 u32 state, ctrl;
985
986 mutex_lock(&dev_priv->rps.hw_lock);
987
988 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
989 /*
990 * We only ever set the power-on and power-gate states, anything
991 * else is unexpected.
992 */
993 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
994 enabled = state == DP_SSS_PWR_ON(pipe);
995
996 /*
997 * A transient state at this point would mean some unexpected party
998 * is poking at the power controls too.
999 */
1000 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1001 WARN_ON(ctrl << 16 != state);
1002
1003 mutex_unlock(&dev_priv->rps.hw_lock);
1004
1005 return enabled;
1006}
1007
1008static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1009 struct i915_power_well *power_well,
1010 bool enable)
1011{
1012 enum pipe pipe = power_well->data;
1013 u32 state;
1014 u32 ctrl;
1015
1016 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1017
1018 mutex_lock(&dev_priv->rps.hw_lock);
1019
1020#define COND \
1021 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1022
1023 if (COND)
1024 goto out;
1025
1026 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1027 ctrl &= ~DP_SSC_MASK(pipe);
1028 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1029 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1030
1031 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001032 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001033 state,
1034 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1035
1036#undef COND
1037
1038out:
1039 mutex_unlock(&dev_priv->rps.hw_lock);
1040}
1041
1042static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1043 struct i915_power_well *power_well)
1044{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001045 WARN_ON_ONCE(power_well->data != PIPE_A);
1046
Daniel Vetter9c065a72014-09-30 10:56:38 +02001047 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1048}
1049
1050static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1051 struct i915_power_well *power_well)
1052{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001053 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001054
1055 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001056
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001057 spin_lock_irq(&dev_priv->irq_lock);
1058 valleyview_enable_display_irqs(dev_priv);
1059 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001060
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001061 /*
1062 * During driver initialization/resume we can avoid restoring the
1063 * part of the HW/SW state that will be inited anyway explicitly.
1064 */
1065 if (dev_priv->power_domains.initializing)
1066 return;
Ville Syrjäläafd62752014-10-30 19:43:03 +02001067
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001068 intel_hpd_init(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001069
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001070 i915_redisable_vga_power_on(dev_priv->dev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001071}
1072
1073static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1074 struct i915_power_well *power_well)
1075{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001076 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001077
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001078 spin_lock_irq(&dev_priv->irq_lock);
1079 valleyview_disable_display_irqs(dev_priv);
1080 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001081
Daniel Vetter9c065a72014-09-30 10:56:38 +02001082 chv_set_pipe_power_well(dev_priv, power_well, false);
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001083
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001084 vlv_power_sequencer_reset(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001085}
1086
Daniel Vettere4e76842014-09-30 10:56:42 +02001087/**
1088 * intel_display_power_get - grab a power domain reference
1089 * @dev_priv: i915 device instance
1090 * @domain: power domain to reference
1091 *
1092 * This function grabs a power domain reference for @domain and ensures that the
1093 * power domain and all its parents are powered up. Therefore users should only
1094 * grab a reference to the innermost power domain they need.
1095 *
1096 * Any power domain reference obtained by this function must have a symmetric
1097 * call to intel_display_power_put() to release the reference again.
1098 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001099void intel_display_power_get(struct drm_i915_private *dev_priv,
1100 enum intel_display_power_domain domain)
1101{
1102 struct i915_power_domains *power_domains;
1103 struct i915_power_well *power_well;
1104 int i;
1105
1106 intel_runtime_pm_get(dev_priv);
1107
1108 power_domains = &dev_priv->power_domains;
1109
1110 mutex_lock(&power_domains->lock);
1111
1112 for_each_power_well(i, power_well, BIT(domain), power_domains) {
1113 if (!power_well->count++) {
1114 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
1115 power_well->ops->enable(dev_priv, power_well);
1116 power_well->hw_enabled = true;
1117 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001118 }
1119
1120 power_domains->domain_use_count[domain]++;
1121
1122 mutex_unlock(&power_domains->lock);
1123}
1124
Daniel Vettere4e76842014-09-30 10:56:42 +02001125/**
1126 * intel_display_power_put - release a power domain reference
1127 * @dev_priv: i915 device instance
1128 * @domain: power domain to reference
1129 *
1130 * This function drops the power domain reference obtained by
1131 * intel_display_power_get() and might power down the corresponding hardware
1132 * block right away if this is the last reference.
1133 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001134void intel_display_power_put(struct drm_i915_private *dev_priv,
1135 enum intel_display_power_domain domain)
1136{
1137 struct i915_power_domains *power_domains;
1138 struct i915_power_well *power_well;
1139 int i;
1140
1141 power_domains = &dev_priv->power_domains;
1142
1143 mutex_lock(&power_domains->lock);
1144
1145 WARN_ON(!power_domains->domain_use_count[domain]);
1146 power_domains->domain_use_count[domain]--;
1147
1148 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
1149 WARN_ON(!power_well->count);
1150
1151 if (!--power_well->count && i915.disable_power_well) {
1152 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
1153 power_well->hw_enabled = false;
1154 power_well->ops->disable(dev_priv, power_well);
1155 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001156 }
1157
1158 mutex_unlock(&power_domains->lock);
1159
1160 intel_runtime_pm_put(dev_priv);
1161}
1162
1163#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
1164
1165#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
1166 BIT(POWER_DOMAIN_PIPE_A) | \
1167 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
1168 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
1169 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
1170 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1171 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1172 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1173 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
1174 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
1175 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
1176 BIT(POWER_DOMAIN_PORT_CRT) | \
1177 BIT(POWER_DOMAIN_PLLS) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001178 BIT(POWER_DOMAIN_AUX_A) | \
1179 BIT(POWER_DOMAIN_AUX_B) | \
1180 BIT(POWER_DOMAIN_AUX_C) | \
1181 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001182 BIT(POWER_DOMAIN_INIT))
1183#define HSW_DISPLAY_POWER_DOMAINS ( \
1184 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
1185 BIT(POWER_DOMAIN_INIT))
1186
1187#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
1188 HSW_ALWAYS_ON_POWER_DOMAINS | \
1189 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
1190#define BDW_DISPLAY_POWER_DOMAINS ( \
1191 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
1192 BIT(POWER_DOMAIN_INIT))
1193
1194#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
1195#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
1196
1197#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
1198 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1199 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1200 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1201 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
1202 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001203 BIT(POWER_DOMAIN_AUX_B) | \
1204 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001205 BIT(POWER_DOMAIN_INIT))
1206
1207#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
1208 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1209 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001210 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001211 BIT(POWER_DOMAIN_INIT))
1212
1213#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
1214 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001215 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001216 BIT(POWER_DOMAIN_INIT))
1217
1218#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
1219 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1220 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001221 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001222 BIT(POWER_DOMAIN_INIT))
1223
1224#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
1225 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001226 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001227 BIT(POWER_DOMAIN_INIT))
1228
Daniel Vetter9c065a72014-09-30 10:56:38 +02001229#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
1230 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1231 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1232 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1233 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001234 BIT(POWER_DOMAIN_AUX_B) | \
1235 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001236 BIT(POWER_DOMAIN_INIT))
1237
1238#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
1239 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
1240 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001241 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001242 BIT(POWER_DOMAIN_INIT))
1243
Daniel Vetter9c065a72014-09-30 10:56:38 +02001244static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1245 .sync_hw = i9xx_always_on_power_well_noop,
1246 .enable = i9xx_always_on_power_well_noop,
1247 .disable = i9xx_always_on_power_well_noop,
1248 .is_enabled = i9xx_always_on_power_well_enabled,
1249};
1250
1251static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1252 .sync_hw = chv_pipe_power_well_sync_hw,
1253 .enable = chv_pipe_power_well_enable,
1254 .disable = chv_pipe_power_well_disable,
1255 .is_enabled = chv_pipe_power_well_enabled,
1256};
1257
1258static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1259 .sync_hw = vlv_power_well_sync_hw,
1260 .enable = chv_dpio_cmn_power_well_enable,
1261 .disable = chv_dpio_cmn_power_well_disable,
1262 .is_enabled = vlv_power_well_enabled,
1263};
1264
1265static struct i915_power_well i9xx_always_on_power_well[] = {
1266 {
1267 .name = "always-on",
1268 .always_on = 1,
1269 .domains = POWER_DOMAIN_MASK,
1270 .ops = &i9xx_always_on_power_well_ops,
1271 },
1272};
1273
1274static const struct i915_power_well_ops hsw_power_well_ops = {
1275 .sync_hw = hsw_power_well_sync_hw,
1276 .enable = hsw_power_well_enable,
1277 .disable = hsw_power_well_disable,
1278 .is_enabled = hsw_power_well_enabled,
1279};
1280
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001281static const struct i915_power_well_ops skl_power_well_ops = {
1282 .sync_hw = skl_power_well_sync_hw,
1283 .enable = skl_power_well_enable,
1284 .disable = skl_power_well_disable,
1285 .is_enabled = skl_power_well_enabled,
1286};
1287
Daniel Vetter9c065a72014-09-30 10:56:38 +02001288static struct i915_power_well hsw_power_wells[] = {
1289 {
1290 .name = "always-on",
1291 .always_on = 1,
1292 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
1293 .ops = &i9xx_always_on_power_well_ops,
1294 },
1295 {
1296 .name = "display",
1297 .domains = HSW_DISPLAY_POWER_DOMAINS,
1298 .ops = &hsw_power_well_ops,
1299 },
1300};
1301
1302static struct i915_power_well bdw_power_wells[] = {
1303 {
1304 .name = "always-on",
1305 .always_on = 1,
1306 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
1307 .ops = &i9xx_always_on_power_well_ops,
1308 },
1309 {
1310 .name = "display",
1311 .domains = BDW_DISPLAY_POWER_DOMAINS,
1312 .ops = &hsw_power_well_ops,
1313 },
1314};
1315
1316static const struct i915_power_well_ops vlv_display_power_well_ops = {
1317 .sync_hw = vlv_power_well_sync_hw,
1318 .enable = vlv_display_power_well_enable,
1319 .disable = vlv_display_power_well_disable,
1320 .is_enabled = vlv_power_well_enabled,
1321};
1322
1323static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1324 .sync_hw = vlv_power_well_sync_hw,
1325 .enable = vlv_dpio_cmn_power_well_enable,
1326 .disable = vlv_dpio_cmn_power_well_disable,
1327 .is_enabled = vlv_power_well_enabled,
1328};
1329
1330static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1331 .sync_hw = vlv_power_well_sync_hw,
1332 .enable = vlv_power_well_enable,
1333 .disable = vlv_power_well_disable,
1334 .is_enabled = vlv_power_well_enabled,
1335};
1336
1337static struct i915_power_well vlv_power_wells[] = {
1338 {
1339 .name = "always-on",
1340 .always_on = 1,
1341 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1342 .ops = &i9xx_always_on_power_well_ops,
1343 },
1344 {
1345 .name = "display",
1346 .domains = VLV_DISPLAY_POWER_DOMAINS,
1347 .data = PUNIT_POWER_WELL_DISP2D,
1348 .ops = &vlv_display_power_well_ops,
1349 },
1350 {
1351 .name = "dpio-tx-b-01",
1352 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1353 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1354 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1355 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1356 .ops = &vlv_dpio_power_well_ops,
1357 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
1358 },
1359 {
1360 .name = "dpio-tx-b-23",
1361 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1362 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1363 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1364 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1365 .ops = &vlv_dpio_power_well_ops,
1366 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
1367 },
1368 {
1369 .name = "dpio-tx-c-01",
1370 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1371 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1372 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1373 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1374 .ops = &vlv_dpio_power_well_ops,
1375 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
1376 },
1377 {
1378 .name = "dpio-tx-c-23",
1379 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1380 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1381 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1382 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1383 .ops = &vlv_dpio_power_well_ops,
1384 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
1385 },
1386 {
1387 .name = "dpio-common",
1388 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
1389 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1390 .ops = &vlv_dpio_cmn_power_well_ops,
1391 },
1392};
1393
1394static struct i915_power_well chv_power_wells[] = {
1395 {
1396 .name = "always-on",
1397 .always_on = 1,
1398 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1399 .ops = &i9xx_always_on_power_well_ops,
1400 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001401 {
1402 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001403 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001404 * Pipe A power well is the new disp2d well. Pipe B and C
1405 * power wells don't actually exist. Pipe A power well is
1406 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001407 */
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001408 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001409 .data = PIPE_A,
1410 .ops = &chv_pipe_power_well_ops,
1411 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001412 {
1413 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001414 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001415 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1416 .ops = &chv_dpio_cmn_power_well_ops,
1417 },
1418 {
1419 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001420 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001421 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
1422 .ops = &chv_dpio_cmn_power_well_ops,
1423 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001424};
1425
1426static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
Suketu Shah5aefb232015-04-16 14:22:10 +05301427 int power_well_id)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001428{
1429 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1430 struct i915_power_well *power_well;
1431 int i;
1432
1433 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
1434 if (power_well->data == power_well_id)
1435 return power_well;
1436 }
1437
1438 return NULL;
1439}
1440
Suketu Shah5aefb232015-04-16 14:22:10 +05301441bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
1442 int power_well_id)
1443{
1444 struct i915_power_well *power_well;
1445 bool ret;
1446
1447 power_well = lookup_power_well(dev_priv, power_well_id);
1448 ret = power_well->ops->is_enabled(dev_priv, power_well);
1449
1450 return ret;
1451}
1452
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001453static struct i915_power_well skl_power_wells[] = {
1454 {
1455 .name = "always-on",
1456 .always_on = 1,
1457 .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1458 .ops = &i9xx_always_on_power_well_ops,
1459 },
1460 {
1461 .name = "power well 1",
1462 .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1463 .ops = &skl_power_well_ops,
1464 .data = SKL_DISP_PW_1,
1465 },
1466 {
1467 .name = "MISC IO power well",
1468 .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
1469 .ops = &skl_power_well_ops,
1470 .data = SKL_DISP_PW_MISC_IO,
1471 },
1472 {
1473 .name = "power well 2",
1474 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1475 .ops = &skl_power_well_ops,
1476 .data = SKL_DISP_PW_2,
1477 },
1478 {
1479 .name = "DDI A/E power well",
1480 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
1481 .ops = &skl_power_well_ops,
1482 .data = SKL_DISP_PW_DDI_A_E,
1483 },
1484 {
1485 .name = "DDI B power well",
1486 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
1487 .ops = &skl_power_well_ops,
1488 .data = SKL_DISP_PW_DDI_B,
1489 },
1490 {
1491 .name = "DDI C power well",
1492 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
1493 .ops = &skl_power_well_ops,
1494 .data = SKL_DISP_PW_DDI_C,
1495 },
1496 {
1497 .name = "DDI D power well",
1498 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
1499 .ops = &skl_power_well_ops,
1500 .data = SKL_DISP_PW_DDI_D,
1501 },
1502};
1503
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301504static struct i915_power_well bxt_power_wells[] = {
1505 {
1506 .name = "always-on",
1507 .always_on = 1,
1508 .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1509 .ops = &i9xx_always_on_power_well_ops,
1510 },
1511 {
1512 .name = "power well 1",
1513 .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1514 .ops = &skl_power_well_ops,
1515 .data = SKL_DISP_PW_1,
1516 },
1517 {
1518 .name = "power well 2",
1519 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1520 .ops = &skl_power_well_ops,
1521 .data = SKL_DISP_PW_2,
1522 }
1523};
1524
Daniel Vetter9c065a72014-09-30 10:56:38 +02001525#define set_power_wells(power_domains, __power_wells) ({ \
1526 (power_domains)->power_wells = (__power_wells); \
1527 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
1528})
1529
Daniel Vettere4e76842014-09-30 10:56:42 +02001530/**
1531 * intel_power_domains_init - initializes the power domain structures
1532 * @dev_priv: i915 device instance
1533 *
1534 * Initializes the power domain structures for @dev_priv depending upon the
1535 * supported platform.
1536 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001537int intel_power_domains_init(struct drm_i915_private *dev_priv)
1538{
1539 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1540
1541 mutex_init(&power_domains->lock);
1542
1543 /*
1544 * The enabling order will be from lower to higher indexed wells,
1545 * the disabling order is reversed.
1546 */
1547 if (IS_HASWELL(dev_priv->dev)) {
1548 set_power_wells(power_domains, hsw_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001549 } else if (IS_BROADWELL(dev_priv->dev)) {
1550 set_power_wells(power_domains, bdw_power_wells);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001551 } else if (IS_SKYLAKE(dev_priv->dev)) {
1552 set_power_wells(power_domains, skl_power_wells);
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301553 } else if (IS_BROXTON(dev_priv->dev)) {
1554 set_power_wells(power_domains, bxt_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001555 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1556 set_power_wells(power_domains, chv_power_wells);
1557 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
1558 set_power_wells(power_domains, vlv_power_wells);
1559 } else {
1560 set_power_wells(power_domains, i9xx_always_on_power_well);
1561 }
1562
1563 return 0;
1564}
1565
Daniel Vetter41373cd2014-09-30 10:56:41 +02001566static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
1567{
1568 struct drm_device *dev = dev_priv->dev;
1569 struct device *device = &dev->pdev->dev;
1570
1571 if (!HAS_RUNTIME_PM(dev))
1572 return;
1573
1574 if (!intel_enable_rc6(dev))
1575 return;
1576
1577 /* Make sure we're not suspended first. */
1578 pm_runtime_get_sync(device);
1579 pm_runtime_disable(device);
1580}
1581
Daniel Vettere4e76842014-09-30 10:56:42 +02001582/**
1583 * intel_power_domains_fini - finalizes the power domain structures
1584 * @dev_priv: i915 device instance
1585 *
1586 * Finalizes the power domain structures for @dev_priv depending upon the
1587 * supported platform. This function also disables runtime pm and ensures that
1588 * the device stays powered up so that the driver can be reloaded.
1589 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001590void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001591{
Daniel Vetter41373cd2014-09-30 10:56:41 +02001592 intel_runtime_pm_disable(dev_priv);
1593
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001594 /* The i915.ko module is still not prepared to be loaded when
1595 * the power well is not enabled, so just enable it in case
1596 * we're going to unload/reload. */
1597 intel_display_set_init_power(dev_priv, true);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001598}
1599
1600static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
1601{
1602 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1603 struct i915_power_well *power_well;
1604 int i;
1605
1606 mutex_lock(&power_domains->lock);
1607 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
1608 power_well->ops->sync_hw(dev_priv, power_well);
1609 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
1610 power_well);
1611 }
1612 mutex_unlock(&power_domains->lock);
1613}
1614
Ville Syrjälä70722462015-04-10 18:21:28 +03001615static void chv_phy_control_init(struct drm_i915_private *dev_priv)
1616{
1617 struct i915_power_well *cmn_bc =
1618 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1619 struct i915_power_well *cmn_d =
1620 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1621
1622 /*
1623 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
1624 * workaround never ever read DISPLAY_PHY_CONTROL, and
1625 * instead maintain a shadow copy ourselves. Use the actual
1626 * power well state to reconstruct the expected initial
1627 * value.
1628 */
1629 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03001630 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
1631 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjälä70722462015-04-10 18:21:28 +03001632 PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY0, DPIO_CH0) |
1633 PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY0, DPIO_CH1) |
1634 PHY_CH_POWER_MODE(PHY_CH_SU_PSR, DPIO_PHY1, DPIO_CH0);
1635 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc))
1636 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
1637 if (cmn_d->ops->is_enabled(dev_priv, cmn_d))
1638 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
1639}
1640
Daniel Vetter9c065a72014-09-30 10:56:38 +02001641static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
1642{
1643 struct i915_power_well *cmn =
1644 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1645 struct i915_power_well *disp2d =
1646 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
1647
Daniel Vetter9c065a72014-09-30 10:56:38 +02001648 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03001649 if (cmn->ops->is_enabled(dev_priv, cmn) &&
1650 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02001651 I915_READ(DPIO_CTL) & DPIO_CMNRST)
1652 return;
1653
1654 DRM_DEBUG_KMS("toggling display PHY side reset\n");
1655
1656 /* cmnlane needs DPLL registers */
1657 disp2d->ops->enable(dev_priv, disp2d);
1658
1659 /*
1660 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1661 * Need to assert and de-assert PHY SB reset by gating the
1662 * common lane power, then un-gating it.
1663 * Simply ungating isn't enough to reset the PHY enough to get
1664 * ports and lanes running.
1665 */
1666 cmn->ops->disable(dev_priv, cmn);
1667}
1668
Daniel Vettere4e76842014-09-30 10:56:42 +02001669/**
1670 * intel_power_domains_init_hw - initialize hardware power domain state
1671 * @dev_priv: i915 device instance
1672 *
1673 * This function initializes the hardware power domain state and enables all
1674 * power domains using intel_display_set_init_power().
1675 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001676void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
1677{
1678 struct drm_device *dev = dev_priv->dev;
1679 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1680
1681 power_domains->initializing = true;
1682
Ville Syrjälä70722462015-04-10 18:21:28 +03001683 if (IS_CHERRYVIEW(dev)) {
1684 chv_phy_control_init(dev_priv);
1685 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001686 mutex_lock(&power_domains->lock);
1687 vlv_cmnlane_wa(dev_priv);
1688 mutex_unlock(&power_domains->lock);
1689 }
1690
1691 /* For now, we need the power well to be always enabled. */
1692 intel_display_set_init_power(dev_priv, true);
1693 intel_power_domains_resume(dev_priv);
1694 power_domains->initializing = false;
1695}
1696
Daniel Vettere4e76842014-09-30 10:56:42 +02001697/**
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01001698 * intel_aux_display_runtime_get - grab an auxiliary power domain reference
Daniel Vettere4e76842014-09-30 10:56:42 +02001699 * @dev_priv: i915 device instance
1700 *
1701 * This function grabs a power domain reference for the auxiliary power domain
1702 * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
1703 * parents are powered up. Therefore users should only grab a reference to the
1704 * innermost power domain they need.
1705 *
1706 * Any power domain reference obtained by this function must have a symmetric
1707 * call to intel_aux_display_runtime_put() to release the reference again.
1708 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001709void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
1710{
1711 intel_runtime_pm_get(dev_priv);
1712}
1713
Daniel Vettere4e76842014-09-30 10:56:42 +02001714/**
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01001715 * intel_aux_display_runtime_put - release an auxiliary power domain reference
Daniel Vettere4e76842014-09-30 10:56:42 +02001716 * @dev_priv: i915 device instance
1717 *
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01001718 * This function drops the auxiliary power domain reference obtained by
Daniel Vettere4e76842014-09-30 10:56:42 +02001719 * intel_aux_display_runtime_get() and might power down the corresponding
1720 * hardware block right away if this is the last reference.
1721 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001722void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
1723{
1724 intel_runtime_pm_put(dev_priv);
1725}
1726
Daniel Vettere4e76842014-09-30 10:56:42 +02001727/**
1728 * intel_runtime_pm_get - grab a runtime pm reference
1729 * @dev_priv: i915 device instance
1730 *
1731 * This function grabs a device-level runtime pm reference (mostly used for GEM
1732 * code to ensure the GTT or GT is on) and ensures that it is powered up.
1733 *
1734 * Any runtime pm reference obtained by this function must have a symmetric
1735 * call to intel_runtime_pm_put() to release the reference again.
1736 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001737void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
1738{
1739 struct drm_device *dev = dev_priv->dev;
1740 struct device *device = &dev->pdev->dev;
1741
1742 if (!HAS_RUNTIME_PM(dev))
1743 return;
1744
1745 pm_runtime_get_sync(device);
1746 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
1747}
1748
Daniel Vettere4e76842014-09-30 10:56:42 +02001749/**
1750 * intel_runtime_pm_get_noresume - grab a runtime pm reference
1751 * @dev_priv: i915 device instance
1752 *
1753 * This function grabs a device-level runtime pm reference (mostly used for GEM
1754 * code to ensure the GTT or GT is on).
1755 *
1756 * It will _not_ power up the device but instead only check that it's powered
1757 * on. Therefore it is only valid to call this functions from contexts where
1758 * the device is known to be powered up and where trying to power it up would
1759 * result in hilarity and deadlocks. That pretty much means only the system
1760 * suspend/resume code where this is used to grab runtime pm references for
1761 * delayed setup down in work items.
1762 *
1763 * Any runtime pm reference obtained by this function must have a symmetric
1764 * call to intel_runtime_pm_put() to release the reference again.
1765 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001766void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
1767{
1768 struct drm_device *dev = dev_priv->dev;
1769 struct device *device = &dev->pdev->dev;
1770
1771 if (!HAS_RUNTIME_PM(dev))
1772 return;
1773
1774 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
1775 pm_runtime_get_noresume(device);
1776}
1777
Daniel Vettere4e76842014-09-30 10:56:42 +02001778/**
1779 * intel_runtime_pm_put - release a runtime pm reference
1780 * @dev_priv: i915 device instance
1781 *
1782 * This function drops the device-level runtime pm reference obtained by
1783 * intel_runtime_pm_get() and might power down the corresponding
1784 * hardware block right away if this is the last reference.
1785 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001786void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
1787{
1788 struct drm_device *dev = dev_priv->dev;
1789 struct device *device = &dev->pdev->dev;
1790
1791 if (!HAS_RUNTIME_PM(dev))
1792 return;
1793
1794 pm_runtime_mark_last_busy(device);
1795 pm_runtime_put_autosuspend(device);
1796}
1797
Daniel Vettere4e76842014-09-30 10:56:42 +02001798/**
1799 * intel_runtime_pm_enable - enable runtime pm
1800 * @dev_priv: i915 device instance
1801 *
1802 * This function enables runtime pm at the end of the driver load sequence.
1803 *
1804 * Note that this function does currently not enable runtime pm for the
1805 * subordinate display power domains. That is only done on the first modeset
1806 * using intel_display_set_init_power().
1807 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001808void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001809{
1810 struct drm_device *dev = dev_priv->dev;
1811 struct device *device = &dev->pdev->dev;
1812
1813 if (!HAS_RUNTIME_PM(dev))
1814 return;
1815
1816 pm_runtime_set_active(device);
1817
1818 /*
1819 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
1820 * requirement.
1821 */
1822 if (!intel_enable_rc6(dev)) {
1823 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
1824 return;
1825 }
1826
1827 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
1828 pm_runtime_mark_last_busy(device);
1829 pm_runtime_use_autosuspend(device);
1830
1831 pm_runtime_put_autosuspend(device);
1832}
1833