blob: f4fef5a24ebd15782c240f84394ac896c7f33c7b [file] [log] [blame]
H. Peter Anvine08cae42010-05-07 16:57:28 -07001#ifndef _ASM_X86_HYPERV_H
2#define _ASM_X86_HYPERV_H
Gleb Natapov1d5103c2010-01-17 15:51:21 +02003
4#include <linux/types.h>
5
6/*
7 * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
8 * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
9 */
10#define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
11#define HYPERV_CPUID_INTERFACE 0x40000001
12#define HYPERV_CPUID_VERSION 0x40000002
13#define HYPERV_CPUID_FEATURES 0x40000003
14#define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
15#define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
16
Ky Srinivasana2a47c62010-05-06 12:08:41 -070017#define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
18#define HYPERV_CPUID_MIN 0x40000005
H. Peter Anvine08cae42010-05-07 16:57:28 -070019#define HYPERV_CPUID_MAX 0x4000ffff
Ky Srinivasana2a47c62010-05-06 12:08:41 -070020
Gleb Natapov1d5103c2010-01-17 15:51:21 +020021/*
22 * Feature identification. EAX indicates which features are available
23 * to the partition based upon the current partition privileges.
24 */
25
26/* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
27#define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
28/* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
29#define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
K. Y. Srinivasanca9357b2015-08-05 00:52:42 -070030/* Partition reference TSC MSR is available */
31#define HV_X64_MSR_REFERENCE_TSC_AVAILABLE (1 << 9)
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020032
Vadim Rozenfelde9840972014-01-16 20:18:37 +110033/* A partition's reference time stamp counter (TSC) page */
34#define HV_X64_MSR_REFERENCE_TSC 0x40000021
35
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020036/*
Vitaly Kuznetsov2cf02842017-06-22 18:07:29 +080037 * There is a single feature flag that signifies if the partition has access
38 * to MSRs with local APIC and TSC frequencies.
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020039 */
Vitaly Kuznetsov2cf02842017-06-22 18:07:29 +080040#define HV_X64_ACCESS_FREQUENCY_MSRS (1 << 11)
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +020041
Gleb Natapov1d5103c2010-01-17 15:51:21 +020042/*
43 * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
44 * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
45 */
46#define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
47/*
48 * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
49 * HV_X64_MSR_STIMER3_COUNT) available
50 */
51#define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
52/*
53 * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
54 * are available
55 */
56#define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
57/* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
58#define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
59/* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
60#define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
61/* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
62#define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
63 /*
64 * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
65 * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
66 * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
67 */
68#define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
69
Vitaly Kuznetsov2cf02842017-06-22 18:07:29 +080070/* Frequency MSRs available */
71#define HV_FEATURE_FREQUENCY_MSRS_AVAILABLE (1 << 8)
72
K. Y. Srinivasand058fa72017-01-19 11:51:48 -070073/* Crash MSR available */
74#define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
75
Gleb Natapov1d5103c2010-01-17 15:51:21 +020076/*
77 * Feature identification: EBX indicates which flags were specified at
78 * partition creation. The format is the same as the partition creation
79 * flag structure defined in section Partition Creation Flags.
80 */
81#define HV_X64_CREATE_PARTITIONS (1 << 0)
82#define HV_X64_ACCESS_PARTITION_ID (1 << 1)
83#define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
84#define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
85#define HV_X64_POST_MESSAGES (1 << 4)
86#define HV_X64_SIGNAL_EVENTS (1 << 5)
87#define HV_X64_CREATE_PORT (1 << 6)
88#define HV_X64_CONNECT_PORT (1 << 7)
89#define HV_X64_ACCESS_STATS (1 << 8)
90#define HV_X64_DEBUGGING (1 << 11)
91#define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
92#define HV_X64_CONFIGURE_PROFILER (1 << 13)
93
94/*
95 * Feature identification. EDX indicates which miscellaneous features
96 * are available to the partition.
97 */
98/* The MWAIT instruction is available (per section MONITOR / MWAIT) */
99#define HV_X64_MWAIT_AVAILABLE (1 << 0)
100/* Guest debugging support is available */
101#define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
102/* Performance Monitor support is available*/
103#define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
104/* Support for physical CPU dynamic partitioning events is available*/
105#define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
106/*
107 * Support for passing hypercall input parameter block via XMM
108 * registers is available
109 */
110#define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
111/* Support for a virtual guest idle state is available */
112#define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
Paolo Bonzini5d75a742015-07-07 12:17:36 +0200113/* Guest crash data handler available */
114#define HV_X64_GUEST_CRASH_MSR_AVAILABLE (1 << 10)
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200115
116/*
117 * Implementation recommendations. Indicates which behaviors the hypervisor
118 * recommends the OS implement for optimal performance.
119 */
120 /*
121 * Recommend using hypercall for address space switches rather
122 * than MOV to CR3 instruction
123 */
K. Y. Srinivasan45396732017-03-14 18:01:38 -0700124#define HV_X64_AS_SWITCH_RECOMMENDED (1 << 0)
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200125/* Recommend using hypercall for local TLB flushes rather
126 * than INVLPG or MOV to CR3 instructions */
127#define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
128/*
129 * Recommend using hypercall for remote TLB flushes rather
130 * than inter-processor interrupts
131 */
132#define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
133/*
134 * Recommend using MSRs for accessing APIC registers
135 * EOI, ICR and TPR rather than their memory-mapped counterparts
136 */
137#define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
138/* Recommend using the hypervisor-provided MSR to initiate a system RESET */
139#define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
140/*
141 * Recommend using relaxed timing for this partition. If used,
142 * the VM should disable any watchdog timeouts that rely on the
143 * timely delivery of external interrupts
144 */
145#define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
146
K. Y. Srinivasand058fa72017-01-19 11:51:48 -0700147/*
K. Y. Srinivasan6c248aa2017-03-14 18:01:39 -0700148 * Virtual APIC support
149 */
150#define HV_X64_DEPRECATING_AEOI_RECOMMENDED (1 << 9)
151
152/*
K. Y. Srinivasand058fa72017-01-19 11:51:48 -0700153 * Crash notification flag.
154 */
155#define HV_CRASH_CTL_CRASH_NOTIFY (1ULL << 63)
156
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200157/* MSR used to identify the guest OS. */
158#define HV_X64_MSR_GUEST_OS_ID 0x40000000
159
160/* MSR used to setup pages used to communicate with the hypervisor. */
161#define HV_X64_MSR_HYPERCALL 0x40000001
162
163/* MSR used to provide vcpu index */
164#define HV_X64_MSR_VP_INDEX 0x40000002
165
Andrey Smetanine516ceb2015-09-16 12:29:48 +0300166/* MSR used to reset the guest OS. */
167#define HV_X64_MSR_RESET 0x40000003
168
Andrey Smetanin9eec50b2015-09-16 12:29:50 +0300169/* MSR used to provide vcpu runtime in 100ns units */
170#define HV_X64_MSR_VP_RUNTIME 0x40000010
171
Ky Srinivasana2a47c62010-05-06 12:08:41 -0700172/* MSR used to read the per-partition time reference counter */
173#define HV_X64_MSR_TIME_REF_COUNT 0x40000020
174
K. Y. Srinivasan9e7827b2013-09-30 17:28:52 +0200175/* MSR used to retrieve the TSC frequency */
176#define HV_X64_MSR_TSC_FREQUENCY 0x40000022
177
178/* MSR used to retrieve the local APIC timer frequency */
179#define HV_X64_MSR_APIC_FREQUENCY 0x40000023
180
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200181/* Define the virtual APIC registers */
182#define HV_X64_MSR_EOI 0x40000070
183#define HV_X64_MSR_ICR 0x40000071
184#define HV_X64_MSR_TPR 0x40000072
185#define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
186
187/* Define synthetic interrupt controller model specific registers. */
188#define HV_X64_MSR_SCONTROL 0x40000080
189#define HV_X64_MSR_SVERSION 0x40000081
190#define HV_X64_MSR_SIEFP 0x40000082
191#define HV_X64_MSR_SIMP 0x40000083
192#define HV_X64_MSR_EOM 0x40000084
193#define HV_X64_MSR_SINT0 0x40000090
194#define HV_X64_MSR_SINT1 0x40000091
195#define HV_X64_MSR_SINT2 0x40000092
196#define HV_X64_MSR_SINT3 0x40000093
197#define HV_X64_MSR_SINT4 0x40000094
198#define HV_X64_MSR_SINT5 0x40000095
199#define HV_X64_MSR_SINT6 0x40000096
200#define HV_X64_MSR_SINT7 0x40000097
201#define HV_X64_MSR_SINT8 0x40000098
202#define HV_X64_MSR_SINT9 0x40000099
203#define HV_X64_MSR_SINT10 0x4000009A
204#define HV_X64_MSR_SINT11 0x4000009B
205#define HV_X64_MSR_SINT12 0x4000009C
206#define HV_X64_MSR_SINT13 0x4000009D
207#define HV_X64_MSR_SINT14 0x4000009E
208#define HV_X64_MSR_SINT15 0x4000009F
209
K. Y. Srinivasan4061ed92015-01-09 23:54:32 -0800210/*
211 * Synthetic Timer MSRs. Four timers per vcpu.
212 */
213#define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
214#define HV_X64_MSR_STIMER0_COUNT 0x400000B1
215#define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
216#define HV_X64_MSR_STIMER1_COUNT 0x400000B3
217#define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
218#define HV_X64_MSR_STIMER2_COUNT 0x400000B5
219#define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
220#define HV_X64_MSR_STIMER3_COUNT 0x400000B7
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200221
Andrey Smetanina88464a2015-07-02 19:07:46 +0300222/* Hyper-V guest crash notification MSR's */
223#define HV_X64_MSR_CRASH_P0 0x40000100
224#define HV_X64_MSR_CRASH_P1 0x40000101
225#define HV_X64_MSR_CRASH_P2 0x40000102
226#define HV_X64_MSR_CRASH_P3 0x40000103
227#define HV_X64_MSR_CRASH_P4 0x40000104
228#define HV_X64_MSR_CRASH_CTL 0x40000105
229#define HV_X64_MSR_CRASH_CTL_NOTIFY (1ULL << 63)
230#define HV_X64_MSR_CRASH_PARAMS \
231 (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
232
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200233#define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
234#define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
235#define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
236 (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
237
238/* Declare the various hypercall operations. */
Andrey Smetanin8ed6d762016-02-11 16:44:57 +0300239#define HVCALL_NOTIFY_LONG_SPIN_WAIT 0x0008
Andrey Smetanin18f09862016-02-11 16:44:58 +0300240#define HVCALL_POST_MESSAGE 0x005c
241#define HVCALL_SIGNAL_EVENT 0x005d
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200242
243#define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
244#define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
245#define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
246 (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
247
Vadim Rozenfelde9840972014-01-16 20:18:37 +1100248#define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001
249#define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12
250
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200251#define HV_PROCESSOR_POWER_STATE_C0 0
252#define HV_PROCESSOR_POWER_STATE_C1 1
253#define HV_PROCESSOR_POWER_STATE_C2 2
254#define HV_PROCESSOR_POWER_STATE_C3 3
255
256/* hypercall status code */
257#define HV_STATUS_SUCCESS 0
258#define HV_STATUS_INVALID_HYPERCALL_CODE 2
259#define HV_STATUS_INVALID_HYPERCALL_INPUT 3
260#define HV_STATUS_INVALID_ALIGNMENT 4
Dexuan Cui89f9f672015-02-27 11:25:59 -0800261#define HV_STATUS_INSUFFICIENT_MEMORY 11
262#define HV_STATUS_INVALID_CONNECTION_ID 18
K. Y. Srinivasan5289d3d2011-08-25 09:49:01 -0700263#define HV_STATUS_INSUFFICIENT_BUFFERS 19
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200264
Vadim Rozenfelde9840972014-01-16 20:18:37 +1100265typedef struct _HV_REFERENCE_TSC_PAGE {
266 __u32 tsc_sequence;
267 __u32 res1;
268 __u64 tsc_scale;
269 __s64 tsc_offset;
270} HV_REFERENCE_TSC_PAGE, *PHV_REFERENCE_TSC_PAGE;
271
Andrey Smetaninc75efa92015-10-16 10:07:50 +0300272/* Define the number of synthetic interrupt sources. */
273#define HV_SYNIC_SINT_COUNT (16)
274/* Define the expected SynIC version. */
275#define HV_SYNIC_VERSION_1 (0x1)
276
277#define HV_SYNIC_CONTROL_ENABLE (1ULL << 0)
278#define HV_SYNIC_SIMP_ENABLE (1ULL << 0)
279#define HV_SYNIC_SIEFP_ENABLE (1ULL << 0)
280#define HV_SYNIC_SINT_MASKED (1ULL << 16)
281#define HV_SYNIC_SINT_AUTO_EOI (1ULL << 17)
282#define HV_SYNIC_SINT_VECTOR_MASK (0xFF)
283
Andrey Smetanin4f39bcf2015-11-30 19:22:14 +0300284#define HV_SYNIC_STIMER_COUNT (4)
285
Andrey Smetanin5b423ef2015-11-30 19:22:15 +0300286/* Define synthetic interrupt controller message constants. */
287#define HV_MESSAGE_SIZE (256)
288#define HV_MESSAGE_PAYLOAD_BYTE_COUNT (240)
289#define HV_MESSAGE_PAYLOAD_QWORD_COUNT (30)
290
291/* Define hypervisor message types. */
292enum hv_message_type {
293 HVMSG_NONE = 0x00000000,
294
295 /* Memory access messages. */
296 HVMSG_UNMAPPED_GPA = 0x80000000,
297 HVMSG_GPA_INTERCEPT = 0x80000001,
298
299 /* Timer notification messages. */
300 HVMSG_TIMER_EXPIRED = 0x80000010,
301
302 /* Error messages. */
303 HVMSG_INVALID_VP_REGISTER_VALUE = 0x80000020,
304 HVMSG_UNRECOVERABLE_EXCEPTION = 0x80000021,
305 HVMSG_UNSUPPORTED_FEATURE = 0x80000022,
306
307 /* Trace buffer complete messages. */
308 HVMSG_EVENTLOG_BUFFERCOMPLETE = 0x80000040,
309
310 /* Platform-specific processor intercept messages. */
311 HVMSG_X64_IOPORT_INTERCEPT = 0x80010000,
312 HVMSG_X64_MSR_INTERCEPT = 0x80010001,
313 HVMSG_X64_CPUID_INTERCEPT = 0x80010002,
314 HVMSG_X64_EXCEPTION_INTERCEPT = 0x80010003,
315 HVMSG_X64_APIC_EOI = 0x80010004,
316 HVMSG_X64_LEGACY_FP_ERROR = 0x80010005
317};
318
319/* Define synthetic interrupt controller message flags. */
320union hv_message_flags {
321 __u8 asu8;
322 struct {
323 __u8 msg_pending:1;
324 __u8 reserved:7;
325 };
326};
327
328/* Define port identifier type. */
329union hv_port_id {
330 __u32 asu32;
331 struct {
332 __u32 id:24;
333 __u32 reserved:8;
334 } u;
335};
336
337/* Define synthetic interrupt controller message header. */
338struct hv_message_header {
339 __u32 message_type;
340 __u8 payload_size;
341 union hv_message_flags message_flags;
342 __u8 reserved[2];
343 union {
344 __u64 sender;
345 union hv_port_id port;
346 };
347};
348
349/* Define synthetic interrupt controller message format. */
350struct hv_message {
351 struct hv_message_header header;
352 union {
353 __u64 payload[HV_MESSAGE_PAYLOAD_QWORD_COUNT];
354 } u;
355};
356
357/* Define the synthetic interrupt message page layout. */
358struct hv_message_page {
359 struct hv_message sint_message[HV_SYNIC_SINT_COUNT];
360};
361
Andrey Smetaninc71acc42015-11-30 19:22:16 +0300362/* Define timer message payload structure. */
363struct hv_timer_message_payload {
364 __u32 timer_index;
365 __u32 reserved;
366 __u64 expiration_time; /* When the timer expired */
367 __u64 delivery_time; /* When the message was delivered */
368};
369
Andrey Smetanin1f4b34f2015-11-30 19:22:21 +0300370#define HV_STIMER_ENABLE (1ULL << 0)
371#define HV_STIMER_PERIODIC (1ULL << 1)
372#define HV_STIMER_LAZY (1ULL << 2)
373#define HV_STIMER_AUTOENABLE (1ULL << 3)
374#define HV_STIMER_SINT(config) (__u8)(((config) >> 16) & 0x0F)
375
Gleb Natapov1d5103c2010-01-17 15:51:21 +0200376#endif