blob: 2b40a5a19c47848c04180b54daf4841011c068f1 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
2 * Copyright (C) 2003 - 2006 NetXen, Inc.
3 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
25 * NetXen,
26 * 3965 Freedom Circle, Fourth floor,
27 * Santa Clara, CA 95054
28 *
29 *
30 * Source file for NIC routines to access the Phantom hardware
31 *
32 */
33
34#include "netxen_nic.h"
35#include "netxen_nic_hw.h"
Mithlesh Thukral3176ff32007-04-20 07:52:37 -070036#define DEFINE_GLOBAL_RECV_CRB
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include "netxen_nic_phan_reg.h"
38
Mithlesh Thukral3176ff32007-04-20 07:52:37 -070039
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030040#include <net/ip.h>
41
Mithlesh Thukral3176ff32007-04-20 07:52:37 -070042struct netxen_recv_crb recv_crb_registers[] = {
43 /*
44 * Instance 0.
45 */
46 {
47 /* rcv_desc_crb: */
48 {
49 {
50 /* crb_rcv_producer_offset: */
51 NETXEN_NIC_REG(0x100),
52 /* crb_rcv_consumer_offset: */
53 NETXEN_NIC_REG(0x104),
54 /* crb_gloablrcv_ring: */
55 NETXEN_NIC_REG(0x108),
56 /* crb_rcv_ring_size */
57 NETXEN_NIC_REG(0x10c),
58
59 },
60 /* Jumbo frames */
61 {
62 /* crb_rcv_producer_offset: */
63 NETXEN_NIC_REG(0x110),
64 /* crb_rcv_consumer_offset: */
65 NETXEN_NIC_REG(0x114),
66 /* crb_gloablrcv_ring: */
67 NETXEN_NIC_REG(0x118),
68 /* crb_rcv_ring_size */
69 NETXEN_NIC_REG(0x11c),
70 },
71 /* LRO */
72 {
73 /* crb_rcv_producer_offset: */
74 NETXEN_NIC_REG(0x120),
75 /* crb_rcv_consumer_offset: */
76 NETXEN_NIC_REG(0x124),
77 /* crb_gloablrcv_ring: */
78 NETXEN_NIC_REG(0x128),
79 /* crb_rcv_ring_size */
80 NETXEN_NIC_REG(0x12c),
81 }
82 },
83 /* crb_rcvstatus_ring: */
84 NETXEN_NIC_REG(0x130),
85 /* crb_rcv_status_producer: */
86 NETXEN_NIC_REG(0x134),
87 /* crb_rcv_status_consumer: */
88 NETXEN_NIC_REG(0x138),
89 /* crb_rcvpeg_state: */
90 NETXEN_NIC_REG(0x13c),
91 /* crb_status_ring_size */
92 NETXEN_NIC_REG(0x140),
93
94 },
95 /*
96 * Instance 1,
97 */
98 {
99 /* rcv_desc_crb: */
100 {
101 {
102 /* crb_rcv_producer_offset: */
103 NETXEN_NIC_REG(0x144),
104 /* crb_rcv_consumer_offset: */
105 NETXEN_NIC_REG(0x148),
106 /* crb_globalrcv_ring: */
107 NETXEN_NIC_REG(0x14c),
108 /* crb_rcv_ring_size */
109 NETXEN_NIC_REG(0x150),
110
111 },
112 /* Jumbo frames */
113 {
114 /* crb_rcv_producer_offset: */
115 NETXEN_NIC_REG(0x154),
116 /* crb_rcv_consumer_offset: */
117 NETXEN_NIC_REG(0x158),
118 /* crb_globalrcv_ring: */
119 NETXEN_NIC_REG(0x15c),
120 /* crb_rcv_ring_size */
121 NETXEN_NIC_REG(0x160),
122 },
123 /* LRO */
124 {
125 /* crb_rcv_producer_offset: */
126 NETXEN_NIC_REG(0x164),
127 /* crb_rcv_consumer_offset: */
128 NETXEN_NIC_REG(0x168),
129 /* crb_globalrcv_ring: */
130 NETXEN_NIC_REG(0x16c),
131 /* crb_rcv_ring_size */
132 NETXEN_NIC_REG(0x170),
133 }
134
135 },
136 /* crb_rcvstatus_ring: */
137 NETXEN_NIC_REG(0x174),
138 /* crb_rcv_status_producer: */
139 NETXEN_NIC_REG(0x178),
140 /* crb_rcv_status_consumer: */
141 NETXEN_NIC_REG(0x17c),
142 /* crb_rcvpeg_state: */
143 NETXEN_NIC_REG(0x180),
144 /* crb_status_ring_size */
145 NETXEN_NIC_REG(0x184),
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700146 },
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700147 /*
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700148 * Instance 2,
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700149 */
150 {
151 {
152 {
153 /* crb_rcv_producer_offset: */
154 NETXEN_NIC_REG(0x1d8),
155 /* crb_rcv_consumer_offset: */
156 NETXEN_NIC_REG(0x1dc),
157 /* crb_gloablrcv_ring: */
158 NETXEN_NIC_REG(0x1f0),
159 /* crb_rcv_ring_size */
160 NETXEN_NIC_REG(0x1f4),
161 },
162 /* Jumbo frames */
163 {
164 /* crb_rcv_producer_offset: */
165 NETXEN_NIC_REG(0x1f8),
166 /* crb_rcv_consumer_offset: */
167 NETXEN_NIC_REG(0x1fc),
168 /* crb_gloablrcv_ring: */
169 NETXEN_NIC_REG(0x200),
170 /* crb_rcv_ring_size */
171 NETXEN_NIC_REG(0x204),
172 },
173 /* LRO */
174 {
175 /* crb_rcv_producer_offset: */
176 NETXEN_NIC_REG(0x208),
177 /* crb_rcv_consumer_offset: */
178 NETXEN_NIC_REG(0x20c),
179 /* crb_gloablrcv_ring: */
180 NETXEN_NIC_REG(0x210),
181 /* crb_rcv_ring_size */
182 NETXEN_NIC_REG(0x214),
183 }
184 },
185 /* crb_rcvstatus_ring: */
186 NETXEN_NIC_REG(0x218),
187 /* crb_rcv_status_producer: */
188 NETXEN_NIC_REG(0x21c),
189 /* crb_rcv_status_consumer: */
190 NETXEN_NIC_REG(0x220),
191 /* crb_rcvpeg_state: */
192 NETXEN_NIC_REG(0x224),
193 /* crb_status_ring_size */
194 NETXEN_NIC_REG(0x228),
195 },
196 /*
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700197 * Instance 3,
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700198 */
199 {
200 {
201 {
202 /* crb_rcv_producer_offset: */
203 NETXEN_NIC_REG(0x22c),
204 /* crb_rcv_consumer_offset: */
205 NETXEN_NIC_REG(0x230),
206 /* crb_gloablrcv_ring: */
207 NETXEN_NIC_REG(0x234),
208 /* crb_rcv_ring_size */
209 NETXEN_NIC_REG(0x238),
210 },
211 /* Jumbo frames */
212 {
213 /* crb_rcv_producer_offset: */
214 NETXEN_NIC_REG(0x23c),
215 /* crb_rcv_consumer_offset: */
216 NETXEN_NIC_REG(0x240),
217 /* crb_gloablrcv_ring: */
218 NETXEN_NIC_REG(0x244),
219 /* crb_rcv_ring_size */
220 NETXEN_NIC_REG(0x248),
221 },
222 /* LRO */
223 {
224 /* crb_rcv_producer_offset: */
225 NETXEN_NIC_REG(0x24c),
226 /* crb_rcv_consumer_offset: */
227 NETXEN_NIC_REG(0x250),
228 /* crb_gloablrcv_ring: */
229 NETXEN_NIC_REG(0x254),
230 /* crb_rcv_ring_size */
231 NETXEN_NIC_REG(0x258),
232 }
233 },
234 /* crb_rcvstatus_ring: */
235 NETXEN_NIC_REG(0x25c),
236 /* crb_rcv_status_producer: */
237 NETXEN_NIC_REG(0x260),
238 /* crb_rcv_status_consumer: */
239 NETXEN_NIC_REG(0x264),
240 /* crb_rcvpeg_state: */
241 NETXEN_NIC_REG(0x268),
242 /* crb_status_ring_size */
243 NETXEN_NIC_REG(0x26c),
244 },
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700245};
246
247u64 ctx_addr_sig_regs[][3] = {
248 {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
249 {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
250 {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
251 {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
252};
253
254
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400255/* PCI Windowing for DDR regions. */
256
257#define ADDR_IN_RANGE(addr, low, high) \
258 (((addr) <= (high)) && ((addr) >= (low)))
259
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700260#define NETXEN_FLASH_BASE (NETXEN_BOOTLD_START)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400261#define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800262#define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800263#define NETXEN_MIN_MTU 64
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400264#define NETXEN_ETH_FCS_SIZE 4
265#define NETXEN_ENET_HEADER_SIZE 14
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800266#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400267#define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
268#define NETXEN_NIU_HDRSIZE (0x1 << 6)
269#define NETXEN_NIU_TLRSIZE (0x1 << 5)
270
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800271#define lower32(x) ((u32)((x) & 0xffffffff))
272#define upper32(x) \
273 ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
274
275#define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
276#define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
277#define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
278#define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
279
280#define NETXEN_NIC_WINDOW_MARGIN 0x100000
281
282unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400283 unsigned long long addr);
284void netxen_free_hw_resources(struct netxen_adapter *adapter);
285
286int netxen_nic_set_mac(struct net_device *netdev, void *p)
287{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700288 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400289 struct sockaddr *addr = p;
290
291 if (netif_running(netdev))
292 return -EBUSY;
293
294 if (!is_valid_ether_addr(addr->sa_data))
295 return -EADDRNOTAVAIL;
296
297 DPRINTK(INFO, "valid ether addr\n");
298 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
299
Amit S. Kale80922fb2006-12-04 09:18:00 -0800300 if (adapter->macaddr_set)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700301 adapter->macaddr_set(adapter, addr->sa_data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400302
303 return 0;
304}
305
306/*
307 * netxen_nic_set_multi - Multicast
308 */
309void netxen_nic_set_multi(struct net_device *netdev)
310{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700311 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400312 struct dev_mc_list *mc_ptr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400313
314 mc_ptr = netdev->mc_list;
315 if (netdev->flags & IFF_PROMISC) {
Amit S. Kale80922fb2006-12-04 09:18:00 -0800316 if (adapter->set_promisc)
317 adapter->set_promisc(adapter,
Amit S. Kale80922fb2006-12-04 09:18:00 -0800318 NETXEN_NIU_PROMISC_MODE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400319 } else {
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700320 if (adapter->unset_promisc)
Amit S. Kale80922fb2006-12-04 09:18:00 -0800321 adapter->unset_promisc(adapter,
Amit S. Kale80922fb2006-12-04 09:18:00 -0800322 NETXEN_NIU_NON_PROMISC_MODE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400324}
325
326/*
327 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
328 * @returns 0 on success, negative on failure
329 */
330int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
331{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700332 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400333 int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
334
335 if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
336 printk(KERN_ERR "%s: %s %d is not supported.\n",
337 netxen_nic_driver_name, netdev->name, mtu);
338 return -EINVAL;
339 }
340
Amit S. Kale80922fb2006-12-04 09:18:00 -0800341 if (adapter->set_mtu)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700342 adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400343 netdev->mtu = mtu;
344
345 return 0;
346}
347
348/*
349 * check if the firmware has been downloaded and ready to run and
350 * setup the address for the descriptors in the adapter
351 */
352int netxen_nic_hw_resources(struct netxen_adapter *adapter)
353{
354 struct netxen_hardware_context *hw = &adapter->ahw;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400355 u32 state = 0;
356 void *addr;
357 int loops = 0, err = 0;
358 int ctx, ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400359 struct netxen_recv_context *recv_ctx;
360 struct netxen_rcv_desc_ctx *rcv_desc;
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700361 int func_id = adapter->portnum;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400362
Amit S. Kale80922fb2006-12-04 09:18:00 -0800363 DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800364 PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
Amit S. Kale80922fb2006-12-04 09:18:00 -0800365 DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800366 pci_base_offset(adapter, NETXEN_CRB_CAM));
Amit S. Kale80922fb2006-12-04 09:18:00 -0800367 DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800368 pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400369
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400370
371 for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
372 DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
373 loops = 0;
374 state = 0;
375 /* Window 1 call */
376 state = readl(NETXEN_CRB_NORMALIZE(adapter,
377 recv_crb_registers[ctx].
378 crb_rcvpeg_state));
379 while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
380 udelay(100);
381 /* Window 1 call */
382 state = readl(NETXEN_CRB_NORMALIZE(adapter,
383 recv_crb_registers
384 [ctx].
385 crb_rcvpeg_state));
386 loops++;
387 }
388 if (loops >= 20) {
389 printk(KERN_ERR "Rcv Peg initialization not complete:"
390 "%x.\n", state);
391 err = -EIO;
392 return err;
393 }
394 }
dhananjay.phadke@gmail.com2d1a3bb2007-07-02 00:26:00 +0530395 adapter->intr_scheme = readl(
396 NETXEN_CRB_NORMALIZE(adapter, CRB_NIC_CAPABILITIES_FW));
397 printk(KERN_NOTICE "%s: FW capabilities:0x%x\n", netdev->name,
398 adapter->intr_scheme);
399 DPRINTK(INFO, "Receive Peg ready too. starting stuff\n");
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400400
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800401 addr = netxen_alloc(adapter->ahw.pdev,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800402 sizeof(struct netxen_ring_ctx) +
403 sizeof(uint32_t),
404 (dma_addr_t *) & adapter->ctx_desc_phys_addr,
405 &adapter->ctx_desc_pdev);
406
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700407 printk(KERN_INFO "ctx_desc_phys_addr: 0x%llx\n",
Ralf Baechleb8d095d2007-03-06 20:35:37 +0000408 (unsigned long long) adapter->ctx_desc_phys_addr);
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800409 if (addr == NULL) {
410 DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
411 err = -ENOMEM;
412 return err;
413 }
414 memset(addr, 0, sizeof(struct netxen_ring_ctx));
415 adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700416 adapter->ctx_desc->ctx_id = cpu_to_le32(adapter->portnum);
Al Viroa608ab9c2007-01-02 10:39:10 +0000417 adapter->ctx_desc->cmd_consumer_offset =
418 cpu_to_le64(adapter->ctx_desc_phys_addr +
419 sizeof(struct netxen_ring_ctx));
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800420 adapter->cmd_consumer = (uint32_t *) (((char *)addr) +
421 sizeof(struct netxen_ring_ctx));
422
Amit S. Kale9de06612007-02-21 06:37:06 -0800423 addr = netxen_alloc(adapter->ahw.pdev,
424 sizeof(struct cmd_desc_type0) *
425 adapter->max_tx_desc_count,
426 (dma_addr_t *) & hw->cmd_desc_phys_addr,
427 &adapter->ahw.cmd_desc_pdev);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700428 printk(KERN_INFO "cmd_desc_phys_addr: 0x%llx\n",
Ralf Baechleb8d095d2007-03-06 20:35:37 +0000429 (unsigned long long) hw->cmd_desc_phys_addr);
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800430
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400431 if (addr == NULL) {
432 DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800433 netxen_free_hw_resources(adapter);
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800434 return -ENOMEM;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400435 }
436
Al Viroa608ab9c2007-01-02 10:39:10 +0000437 adapter->ctx_desc->cmd_ring_addr =
438 cpu_to_le64(hw->cmd_desc_phys_addr);
439 adapter->ctx_desc->cmd_ring_size =
440 cpu_to_le32(adapter->max_tx_desc_count);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400441
442 hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
443
444 for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
445 recv_ctx = &adapter->recv_ctx[ctx];
446
447 for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
448 rcv_desc = &recv_ctx->rcv_desc[ring];
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800449 addr = netxen_alloc(adapter->ahw.pdev,
450 RCV_DESC_RINGSIZE,
451 &rcv_desc->phys_addr,
452 &rcv_desc->phys_pdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400453 if (addr == NULL) {
454 DPRINTK(ERR, "bad return from "
455 "pci_alloc_consistent\n");
456 netxen_free_hw_resources(adapter);
457 err = -ENOMEM;
458 return err;
459 }
460 rcv_desc->desc_head = (struct rcv_desc *)addr;
Al Viroa608ab9c2007-01-02 10:39:10 +0000461 adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
462 cpu_to_le64(rcv_desc->phys_addr);
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800463 adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
Al Viroa608ab9c2007-01-02 10:39:10 +0000464 cpu_to_le32(rcv_desc->max_rx_desc_count);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400465 }
466
Amit S. Kale71bd7872006-12-01 05:36:22 -0800467 addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
468 &recv_ctx->rcv_status_desc_phys_addr,
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800469 &recv_ctx->rcv_status_desc_pdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400470 if (addr == NULL) {
471 DPRINTK(ERR, "bad return from"
472 " pci_alloc_consistent\n");
473 netxen_free_hw_resources(adapter);
474 err = -ENOMEM;
475 return err;
476 }
477 recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
Al Viroa608ab9c2007-01-02 10:39:10 +0000478 adapter->ctx_desc->sts_ring_addr =
479 cpu_to_le64(recv_ctx->rcv_status_desc_phys_addr);
480 adapter->ctx_desc->sts_ring_size =
481 cpu_to_le32(adapter->max_rx_desc_count);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400482
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400483 }
484 /* Window = 1 */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400485
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800486 writel(lower32(adapter->ctx_desc_phys_addr),
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700487 NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_LO(func_id)));
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800488 writel(upper32(adapter->ctx_desc_phys_addr),
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -0700489 NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_ADDR_REG_HI(func_id)));
490 writel(NETXEN_CTX_SIGNATURE | func_id,
491 NETXEN_CRB_NORMALIZE(adapter, CRB_CTX_SIGNATURE_REG(func_id)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400492 return err;
493}
494
495void netxen_free_hw_resources(struct netxen_adapter *adapter)
496{
497 struct netxen_recv_context *recv_ctx;
498 struct netxen_rcv_desc_ctx *rcv_desc;
499 int ctx, ring;
500
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800501 if (adapter->ctx_desc != NULL) {
502 pci_free_consistent(adapter->ctx_desc_pdev,
503 sizeof(struct netxen_ring_ctx) +
504 sizeof(uint32_t),
505 adapter->ctx_desc,
506 adapter->ctx_desc_phys_addr);
507 adapter->ctx_desc = NULL;
508 }
509
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400510 if (adapter->ahw.cmd_desc_head != NULL) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800511 pci_free_consistent(adapter->ahw.cmd_desc_pdev,
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400512 sizeof(struct cmd_desc_type0) *
513 adapter->max_tx_desc_count,
514 adapter->ahw.cmd_desc_head,
515 adapter->ahw.cmd_desc_phys_addr);
516 adapter->ahw.cmd_desc_head = NULL;
517 }
518
519 for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
520 recv_ctx = &adapter->recv_ctx[ctx];
521 for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
522 rcv_desc = &recv_ctx->rcv_desc[ring];
523
524 if (rcv_desc->desc_head != NULL) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800525 pci_free_consistent(rcv_desc->phys_pdev,
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400526 RCV_DESC_RINGSIZE,
527 rcv_desc->desc_head,
528 rcv_desc->phys_addr);
529 rcv_desc->desc_head = NULL;
530 }
531 }
532
533 if (recv_ctx->rcv_status_desc_head != NULL) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800534 pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400535 STATUS_DESC_RINGSIZE,
536 recv_ctx->rcv_status_desc_head,
537 recv_ctx->
538 rcv_status_desc_phys_addr);
539 recv_ctx->rcv_status_desc_head = NULL;
540 }
541 }
542}
543
544void netxen_tso_check(struct netxen_adapter *adapter,
545 struct cmd_desc_type0 *desc, struct sk_buff *skb)
546{
547 if (desc->mss) {
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -0300548 desc->total_hdr_length = (sizeof(struct ethhdr) +
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -0700549 ip_hdrlen(skb) + tcp_hdrlen(skb));
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800550 netxen_set_cmd_desc_opcode(desc, TX_TCP_LSO);
Amit S. Kalec75e86b2006-12-18 05:51:58 -0800551 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700552 if (ip_hdr(skb)->protocol == IPPROTO_TCP) {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800553 netxen_set_cmd_desc_opcode(desc, TX_TCP_PKT);
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700554 } else if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800555 netxen_set_cmd_desc_opcode(desc, TX_UDP_PKT);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400556 } else {
557 return;
558 }
559 }
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -0700560 desc->tcp_hdr_offset = skb_transport_offset(skb);
Arnaldo Carvalho de Melobbe735e2007-03-10 22:16:10 -0300561 desc->ip_hdr_offset = skb_network_offset(skb);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400562}
563
564int netxen_is_flash_supported(struct netxen_adapter *adapter)
565{
566 const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
567 int addr, val01, val02, i, j;
568
569 /* if the flash size less than 4Mb, make huge war cry and die */
570 for (j = 1; j < 4; j++) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800571 addr = j * NETXEN_NIC_WINDOW_MARGIN;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400572 for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
573 if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
574 && netxen_rom_fast_read(adapter, (addr + locs[i]),
575 &val02) == 0) {
576 if (val01 == val02)
577 return -1;
578 } else
579 return -1;
580 }
581 }
582
583 return 0;
584}
585
586static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
587 int size, u32 * buf)
588{
589 int i, addr;
590 u32 *ptr32;
591
592 addr = base;
593 ptr32 = buf;
594 for (i = 0; i < size / sizeof(u32); i++) {
595 if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
596 return -1;
Amit S. Kale9b410112007-02-09 05:45:18 -0800597 *ptr32 = cpu_to_le32(*ptr32);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400598 ptr32++;
599 addr += sizeof(u32);
600 }
601 if ((char *)buf + size > (char *)ptr32) {
602 u32 local;
603
604 if (netxen_rom_fast_read(adapter, addr, &local) == -1)
605 return -1;
Amit S. Kale9b410112007-02-09 05:45:18 -0800606 local = cpu_to_le32(local);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400607 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
608 }
609
610 return 0;
611}
612
613int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
614{
615 u32 *pmac = (u32 *) & mac[0];
616
617 if (netxen_get_flash_block(adapter,
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700618 NETXEN_USER_START +
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400619 offsetof(struct netxen_new_user_info,
620 mac_addr),
621 FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
622 return -1;
623 }
624 if (*mac == ~0ULL) {
625 if (netxen_get_flash_block(adapter,
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700626 NETXEN_USER_START_OLD +
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400627 offsetof(struct netxen_user_old_info,
628 mac_addr),
629 FLASH_NUM_PORTS * sizeof(u64),
630 pmac) == -1)
631 return -1;
632 if (*mac == ~0ULL)
633 return -1;
634 }
635 return 0;
636}
637
638/*
639 * Changes the CRB window to the specified window.
640 */
641void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
642{
643 void __iomem *offset;
644 u32 tmp;
645 int count = 0;
646
647 if (adapter->curr_window == wndw)
648 return;
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -0700649 switch(adapter->ahw.pci_func) {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700650 case 0:
651 offset = PCI_OFFSET_SECOND_RANGE(adapter,
652 NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
653 break;
654 case 1:
655 offset = PCI_OFFSET_SECOND_RANGE(adapter,
656 NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F1));
657 break;
658 case 2:
659 offset = PCI_OFFSET_SECOND_RANGE(adapter,
660 NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F2));
661 break;
662 case 3:
663 offset = PCI_OFFSET_SECOND_RANGE(adapter,
664 NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW_F3));
665 break;
666 default:
667 printk(KERN_INFO "Changing the window for PCI function"
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -0700668 "%d\n", adapter->ahw.pci_func);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700669 offset = PCI_OFFSET_SECOND_RANGE(adapter,
670 NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
671 break;
672 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400673 /*
674 * Move the CRB window.
675 * We need to write to the "direct access" region of PCI
676 * to avoid a race condition where the window register has
677 * not been successfully written across CRB before the target
678 * register address is received by PCI. The direct region bypasses
679 * the CRB bus.
680 */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400681
682 if (wndw & 0x1)
683 wndw = NETXEN_WINDOW_ONE;
684
685 writel(wndw, offset);
686
687 /* MUST make sure window is set before we forge on... */
688 while ((tmp = readl(offset)) != wndw) {
689 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
690 "registered properly: 0x%08x.\n",
691 netxen_nic_driver_name, __FUNCTION__, tmp);
692 mdelay(1);
693 if (count >= 10)
694 break;
695 count++;
696 }
697
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700698 if (wndw == NETXEN_WINDOW_ONE)
699 adapter->curr_window = 1;
700 else
701 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400702}
703
704void netxen_load_firmware(struct netxen_adapter *adapter)
705{
706 int i;
Linsys Contractor Mithlesh Thukrale0e20a12007-02-28 05:16:40 -0800707 u32 data, size = 0;
708 u32 flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400709 u64 off;
710 void __iomem *addr;
711
712 size = NETXEN_FIRMWARE_LEN;
713 writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
714
715 for (i = 0; i < size; i++) {
716 if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
717 DPRINTK(ERR,
718 "Error in netxen_rom_fast_read(). Will skip"
719 "loading flash image\n");
720 return;
721 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800722 off = netxen_nic_pci_set_window(adapter, memaddr);
723 addr = pci_base_offset(adapter, off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400724 writel(data, addr);
725 flashaddr += 4;
726 memaddr += 4;
727 }
728 udelay(100);
729 /* make sure Casper is powered on */
730 writel(0x3fff,
731 NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
732 writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
733
734 udelay(100);
735}
736
737int
738netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
739 int len)
740{
741 void __iomem *addr;
742
743 if (ADDR_IN_WINDOW1(off)) {
744 addr = NETXEN_CRB_NORMALIZE(adapter, off);
745 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800746 addr = pci_base_offset(adapter, off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400747 netxen_nic_pci_change_crbwindow(adapter, 0);
748 }
749
750 DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
751 " data %llx len %d\n",
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800752 pci_base(adapter, off), off, addr,
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400753 *(unsigned long long *)data, len);
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800754 if (!addr) {
755 netxen_nic_pci_change_crbwindow(adapter, 1);
756 return 1;
757 }
758
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400759 switch (len) {
760 case 1:
761 writeb(*(u8 *) data, addr);
762 break;
763 case 2:
764 writew(*(u16 *) data, addr);
765 break;
766 case 4:
767 writel(*(u32 *) data, addr);
768 break;
769 case 8:
770 writeq(*(u64 *) data, addr);
771 break;
772 default:
773 DPRINTK(INFO,
774 "writing data %lx to offset %llx, num words=%d\n",
775 *(unsigned long *)data, off, (len >> 3));
776
777 netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
778 (len >> 3));
779 break;
780 }
781 if (!ADDR_IN_WINDOW1(off))
782 netxen_nic_pci_change_crbwindow(adapter, 1);
783
784 return 0;
785}
786
787int
788netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
789 int len)
790{
791 void __iomem *addr;
792
793 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
794 addr = NETXEN_CRB_NORMALIZE(adapter, off);
795 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800796 addr = pci_base_offset(adapter, off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400797 netxen_nic_pci_change_crbwindow(adapter, 0);
798 }
799
800 DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800801 pci_base(adapter, off), off, addr);
802 if (!addr) {
803 netxen_nic_pci_change_crbwindow(adapter, 1);
804 return 1;
805 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400806 switch (len) {
807 case 1:
808 *(u8 *) data = readb(addr);
809 break;
810 case 2:
811 *(u16 *) data = readw(addr);
812 break;
813 case 4:
814 *(u32 *) data = readl(addr);
815 break;
816 case 8:
817 *(u64 *) data = readq(addr);
818 break;
819 default:
820 netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
821 (len >> 3));
822 break;
823 }
824 DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
825
826 if (!ADDR_IN_WINDOW1(off))
827 netxen_nic_pci_change_crbwindow(adapter, 1);
828
829 return 0;
830}
831
832void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
833{ /* Only for window 1 */
834 void __iomem *addr;
835
836 addr = NETXEN_CRB_NORMALIZE(adapter, off);
837 DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
Amit S. Kale80922fb2006-12-04 09:18:00 -0800838 pci_base(adapter, off), off, addr, val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400839 writel(val, addr);
840
841}
842
843int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
844{ /* Only for window 1 */
845 void __iomem *addr;
846 int val;
847
848 addr = NETXEN_CRB_NORMALIZE(adapter, off);
849 DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
Amit S. Kale80922fb2006-12-04 09:18:00 -0800850 pci_base(adapter, off), off, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400851 val = readl(addr);
852 writel(val, addr);
853
854 return val;
855}
856
857/* Change the window to 0, write and change back to window 1. */
858void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
859{
860 void __iomem *addr;
861
862 netxen_nic_pci_change_crbwindow(adapter, 0);
Amit S. Kale71bd7872006-12-01 05:36:22 -0800863 addr = pci_base_offset(adapter, index);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400864 writel(value, addr);
865 netxen_nic_pci_change_crbwindow(adapter, 1);
866}
867
868/* Change the window to 0, read and change back to window 1. */
869void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
870{
871 void __iomem *addr;
872
Amit S. Kale71bd7872006-12-01 05:36:22 -0800873 addr = pci_base_offset(adapter, index);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400874
875 netxen_nic_pci_change_crbwindow(adapter, 0);
876 *value = readl(addr);
877 netxen_nic_pci_change_crbwindow(adapter, 1);
878}
879
880int netxen_pci_set_window_warning_count = 0;
881
882unsigned long
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800883netxen_nic_pci_set_window(struct netxen_adapter *adapter,
884 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400885{
886 static int ddr_mn_window = -1;
887 static int qdr_sn_window = -1;
888 int window;
889
890 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
891 /* DDR network side */
892 addr -= NETXEN_ADDR_DDR_NET;
893 window = (addr >> 25) & 0x3ff;
894 if (ddr_mn_window != window) {
895 ddr_mn_window = window;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800896 writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
897 NETXEN_PCIX_PH_REG
898 (PCIX_MN_WINDOW)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400899 /* MUST make sure window is set before we forge on... */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800900 readl(PCI_OFFSET_SECOND_RANGE(adapter,
901 NETXEN_PCIX_PH_REG
902 (PCIX_MN_WINDOW)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400903 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800904 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400905 addr += NETXEN_PCI_DDR_NET;
906 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
907 addr -= NETXEN_ADDR_OCM0;
908 addr += NETXEN_PCI_OCM0;
909 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
910 addr -= NETXEN_ADDR_OCM1;
911 addr += NETXEN_PCI_OCM1;
912 } else
913 if (ADDR_IN_RANGE
914 (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
915 /* QDR network side */
916 addr -= NETXEN_ADDR_QDR_NET;
917 window = (addr >> 22) & 0x3f;
918 if (qdr_sn_window != window) {
919 qdr_sn_window = window;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800920 writel((window << 22),
921 PCI_OFFSET_SECOND_RANGE(adapter,
922 NETXEN_PCIX_PH_REG
923 (PCIX_SN_WINDOW)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400924 /* MUST make sure window is set before we forge on... */
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800925 readl(PCI_OFFSET_SECOND_RANGE(adapter,
926 NETXEN_PCIX_PH_REG
927 (PCIX_SN_WINDOW)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400928 }
929 addr -= (window * 0x400000);
930 addr += NETXEN_PCI_QDR_NET;
931 } else {
932 /*
933 * peg gdb frequently accesses memory that doesn't exist,
934 * this limits the chit chat so debugging isn't slowed down.
935 */
936 if ((netxen_pci_set_window_warning_count++ < 8)
937 || (netxen_pci_set_window_warning_count % 64 == 0))
938 printk("%s: Warning:netxen_nic_pci_set_window()"
939 " Unknown address range!\n",
940 netxen_nic_driver_name);
941
942 }
943 return addr;
944}
945
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -0700946int
947netxen_nic_erase_pxe(struct netxen_adapter *adapter)
948{
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700949 if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -0700950 printk(KERN_ERR "%s: erase pxe failed\n",
951 netxen_nic_driver_name);
952 return -1;
953 }
954 return 0;
955}
956
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400957int netxen_nic_get_board_info(struct netxen_adapter *adapter)
958{
959 int rv = 0;
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700960 int addr = NETXEN_BRDCFG_START;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400961 struct netxen_board_info *boardinfo;
962 int index;
963 u32 *ptr32;
964
965 boardinfo = &adapter->ahw.boardcfg;
966 ptr32 = (u32 *) boardinfo;
967
968 for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
969 index++) {
970 if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
971 return -EIO;
972 }
973 ptr32++;
974 addr += sizeof(u32);
975 }
976 if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
977 printk("%s: ERROR reading %s board config."
978 " Read %x, expected %x\n", netxen_nic_driver_name,
979 netxen_nic_driver_name,
980 boardinfo->magic, NETXEN_BDINFO_MAGIC);
981 rv = -1;
982 }
983 if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
984 printk("%s: Unknown board config version."
985 " Read %x, expected %x\n", netxen_nic_driver_name,
986 boardinfo->header_version, NETXEN_BDINFO_VERSION);
987 rv = -1;
988 }
989
990 DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
991 switch ((netxen_brdtype_t) boardinfo->board_type) {
992 case NETXEN_BRDTYPE_P2_SB35_4G:
993 adapter->ahw.board_type = NETXEN_NIC_GBE;
994 break;
995 case NETXEN_BRDTYPE_P2_SB31_10G:
996 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
997 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
998 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
999 adapter->ahw.board_type = NETXEN_NIC_XGBE;
1000 break;
1001 case NETXEN_BRDTYPE_P1_BD:
1002 case NETXEN_BRDTYPE_P1_SB:
1003 case NETXEN_BRDTYPE_P1_SMAX:
1004 case NETXEN_BRDTYPE_P1_SOCK:
1005 adapter->ahw.board_type = NETXEN_NIC_GBE;
1006 break;
1007 default:
1008 printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
1009 boardinfo->board_type);
1010 break;
1011 }
1012
1013 return rv;
1014}
1015
1016/* NIU access sections */
1017
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001018int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001019{
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001020 netxen_nic_write_w0(adapter,
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001021 NETXEN_NIU_GB_MAX_FRAME_SIZE(
1022 physical_port[adapter->portnum]), new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001023 return 0;
1024}
1025
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001026int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001027{
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001028 new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001029 if (physical_port[adapter->portnum] == 0)
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07001030 netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
1031 new_mtu);
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001032 else
Mithlesh Thukral595e3fb2007-04-20 07:53:52 -07001033 netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
1034 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001035 return 0;
1036}
1037
1038void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
1039{
Mithlesh Thukral6c80b182007-04-20 07:55:26 -07001040 netxen_niu_gbe_init_port(adapter, physical_port[adapter->portnum]);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001041}
1042
1043void
1044netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
1045 int data)
1046{
1047 void __iomem *addr;
1048
1049 if (ADDR_IN_WINDOW1(off)) {
1050 writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
1051 } else {
1052 netxen_nic_pci_change_crbwindow(adapter, 0);
Amit S. Kale71bd7872006-12-01 05:36:22 -08001053 addr = pci_base_offset(adapter, off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001054 writel(data, addr);
1055 netxen_nic_pci_change_crbwindow(adapter, 1);
1056 }
1057}
1058
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001059void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001060{
Al Viroa608ab9c2007-01-02 10:39:10 +00001061 __u32 status;
1062 __u32 autoneg;
1063 __u32 mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001064
1065 netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
1066 if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
Amit S. Kale80922fb2006-12-04 09:18:00 -08001067 if (adapter->phy_read
1068 && adapter->
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001069 phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001070 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1071 &status) == 0) {
1072 if (netxen_get_phy_link(status)) {
1073 switch (netxen_get_phy_speed(status)) {
1074 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001075 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001076 break;
1077 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001078 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001079 break;
1080 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001081 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001082 break;
1083 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001084 adapter->link_speed = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001085 break;
1086 }
1087 switch (netxen_get_phy_duplex(status)) {
1088 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001089 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001090 break;
1091 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001092 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001093 break;
1094 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001095 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001096 break;
1097 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08001098 if (adapter->phy_read
1099 && adapter->
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001100 phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001101 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001102 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001103 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001104 } else
1105 goto link_down;
1106 } else {
1107 link_down:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001108 adapter->link_speed = -1;
1109 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001110 }
1111 }
1112}
1113
1114void netxen_nic_flash_print(struct netxen_adapter *adapter)
1115{
1116 int valid = 1;
1117 u32 fw_major = 0;
1118 u32 fw_minor = 0;
1119 u32 fw_build = 0;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001120 char brd_name[NETXEN_MAX_SHORT_NAME];
1121 struct netxen_new_user_info user_info;
Mithlesh Thukral0d047612007-06-07 04:36:36 -07001122 int i, addr = NETXEN_USER_START;
Mithlesh Thukral6d1495f2007-04-20 07:56:42 -07001123 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001124
1125 struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
1126 if (board_info->magic != NETXEN_BDINFO_MAGIC) {
1127 printk
1128 ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
1129 board_info->magic, NETXEN_BDINFO_MAGIC);
1130 valid = 0;
1131 }
1132 if (board_info->header_version != NETXEN_BDINFO_VERSION) {
1133 printk("NetXen Unknown board config version."
1134 " Read %x, expected %x\n",
1135 board_info->header_version, NETXEN_BDINFO_VERSION);
1136 valid = 0;
1137 }
1138 if (valid) {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001139 ptr32 = (u32 *) & user_info;
1140 for (i = 0;
1141 i < sizeof(struct netxen_new_user_info) / sizeof(u32);
1142 i++) {
1143 if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
1144 printk("%s: ERROR reading %s board userarea.\n",
1145 netxen_nic_driver_name,
1146 netxen_nic_driver_name);
1147 return;
1148 }
1149 ptr32++;
1150 addr += sizeof(u32);
1151 }
1152 get_brd_name_by_type(board_info->board_type, brd_name);
1153
1154 printk("NetXen %s Board S/N %s Chip id 0x%x\n",
1155 brd_name, user_info.serial_num, board_info->chip_id);
1156
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001157 printk("NetXen %s Board #%d, Chip id 0x%x\n",
1158 board_info->board_type == 0x0b ? "XGB" : "GBE",
1159 board_info->board_num, board_info->chip_id);
1160 fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
1161 NETXEN_FW_VERSION_MAJOR));
1162 fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
1163 NETXEN_FW_VERSION_MINOR));
1164 fw_build =
1165 readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
1166
1167 printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
1168 fw_build);
1169 }
1170 if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
1171 printk(KERN_ERR "The mismatch in driver version and firmware "
1172 "version major number\n"
1173 "Driver version major number = %d \t"
1174 "Firmware version major number = %d \n",
1175 _NETXEN_NIC_LINUX_MAJOR, fw_major);
1176 adapter->driver_mismatch = 1;
1177 }
Amit S. Kale90f8b1d2007-01-22 06:38:05 -08001178 if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
1179 fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001180 printk(KERN_ERR "The mismatch in driver version and firmware "
1181 "version minor number\n"
1182 "Driver version minor number = %d \t"
1183 "Firmware version minor number = %d \n",
1184 _NETXEN_NIC_LINUX_MINOR, fw_minor);
1185 adapter->driver_mismatch = 1;
1186 }
1187 if (adapter->driver_mismatch)
1188 printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
1189 fw_major, fw_minor);
1190}
1191