Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010 Red Hat Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: Ben Skeggs |
| 23 | */ |
| 24 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 25 | #include <drm/drmP.h> |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 26 | #include "nouveau_drm.h" |
Ben Skeggs | aee582d | 2010-09-27 10:13:23 +1000 | [diff] [blame] | 27 | #include "nouveau_bios.h" |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 28 | #include "nouveau_hw.h" |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 29 | #include "nouveau_pm.h" |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 30 | #include "nouveau_hwsq.h" |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 31 | |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 32 | #include "nv50_display.h" |
| 33 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 34 | #include <subdev/bios/pll.h> |
| 35 | #include <subdev/clock.h> |
| 36 | #include <subdev/timer.h> |
| 37 | #include <subdev/fb.h> |
| 38 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 39 | enum clk_src { |
| 40 | clk_src_crystal, |
| 41 | clk_src_href, |
| 42 | clk_src_hclk, |
| 43 | clk_src_hclkm3, |
| 44 | clk_src_hclkm3d2, |
| 45 | clk_src_host, |
| 46 | clk_src_nvclk, |
| 47 | clk_src_sclk, |
| 48 | clk_src_mclk, |
| 49 | clk_src_vdec, |
| 50 | clk_src_dom6 |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 51 | }; |
| 52 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 53 | static u32 read_clk(struct drm_device *, enum clk_src); |
| 54 | |
| 55 | static u32 |
| 56 | read_div(struct drm_device *dev) |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 57 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 58 | struct nouveau_device *device = nouveau_dev(dev); |
| 59 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 60 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 61 | switch (nv_device(drm->device)->chipset) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 62 | case 0x50: /* it exists, but only has bit 31, not the dividers.. */ |
| 63 | case 0x84: |
| 64 | case 0x86: |
| 65 | case 0x98: |
| 66 | case 0xa0: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 67 | return nv_rd32(device, 0x004700); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 68 | case 0x92: |
| 69 | case 0x94: |
| 70 | case 0x96: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 71 | return nv_rd32(device, 0x004800); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 72 | default: |
| 73 | return 0x00000000; |
| 74 | } |
| 75 | } |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 76 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 77 | static u32 |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 78 | read_pll_src(struct drm_device *dev, u32 base) |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 79 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 80 | struct nouveau_device *device = nouveau_dev(dev); |
| 81 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 82 | u32 coef, ref = read_clk(dev, clk_src_crystal); |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 83 | u32 rsel = nv_rd32(device, 0x00e18c); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 84 | int P, N, M, id; |
Emil Velikov | 619d4f7 | 2011-04-11 20:43:23 +0100 | [diff] [blame] | 85 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 86 | switch (nv_device(drm->device)->chipset) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 87 | case 0x50: |
| 88 | case 0xa0: |
| 89 | switch (base) { |
| 90 | case 0x4020: |
| 91 | case 0x4028: id = !!(rsel & 0x00000004); break; |
| 92 | case 0x4008: id = !!(rsel & 0x00000008); break; |
| 93 | case 0x4030: id = 0; break; |
| 94 | default: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 95 | NV_ERROR(drm, "ref: bad pll 0x%06x\n", base); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 96 | return 0; |
| 97 | } |
| 98 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 99 | coef = nv_rd32(device, 0x00e81c + (id * 0x0c)); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 100 | ref *= (coef & 0x01000000) ? 2 : 4; |
| 101 | P = (coef & 0x00070000) >> 16; |
| 102 | N = ((coef & 0x0000ff00) >> 8) + 1; |
| 103 | M = ((coef & 0x000000ff) >> 0) + 1; |
| 104 | break; |
| 105 | case 0x84: |
| 106 | case 0x86: |
| 107 | case 0x92: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 108 | coef = nv_rd32(device, 0x00e81c); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 109 | P = (coef & 0x00070000) >> 16; |
| 110 | N = (coef & 0x0000ff00) >> 8; |
| 111 | M = (coef & 0x000000ff) >> 0; |
| 112 | break; |
| 113 | case 0x94: |
| 114 | case 0x96: |
| 115 | case 0x98: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 116 | rsel = nv_rd32(device, 0x00c050); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 117 | switch (base) { |
| 118 | case 0x4020: rsel = (rsel & 0x00000003) >> 0; break; |
| 119 | case 0x4008: rsel = (rsel & 0x0000000c) >> 2; break; |
| 120 | case 0x4028: rsel = (rsel & 0x00001800) >> 11; break; |
| 121 | case 0x4030: rsel = 3; break; |
| 122 | default: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 123 | NV_ERROR(drm, "ref: bad pll 0x%06x\n", base); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 124 | return 0; |
| 125 | } |
| 126 | |
| 127 | switch (rsel) { |
| 128 | case 0: id = 1; break; |
| 129 | case 1: return read_clk(dev, clk_src_crystal); |
| 130 | case 2: return read_clk(dev, clk_src_href); |
| 131 | case 3: id = 0; break; |
| 132 | } |
| 133 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 134 | coef = nv_rd32(device, 0x00e81c + (id * 0x28)); |
| 135 | P = (nv_rd32(device, 0x00e824 + (id * 0x28)) >> 16) & 7; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 136 | P += (coef & 0x00070000) >> 16; |
| 137 | N = (coef & 0x0000ff00) >> 8; |
| 138 | M = (coef & 0x000000ff) >> 0; |
| 139 | break; |
| 140 | default: |
| 141 | BUG_ON(1); |
| 142 | } |
| 143 | |
| 144 | if (M) |
| 145 | return (ref * N / M) >> P; |
| 146 | return 0; |
| 147 | } |
| 148 | |
| 149 | static u32 |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 150 | read_pll_ref(struct drm_device *dev, u32 base) |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 151 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 152 | struct nouveau_device *device = nouveau_dev(dev); |
| 153 | struct nouveau_drm *drm = nouveau_drm(dev); |
| 154 | u32 src, mast = nv_rd32(device, 0x00c040); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 155 | |
| 156 | switch (base) { |
| 157 | case 0x004028: |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 158 | src = !!(mast & 0x00200000); |
| 159 | break; |
| 160 | case 0x004020: |
| 161 | src = !!(mast & 0x00400000); |
| 162 | break; |
| 163 | case 0x004008: |
| 164 | src = !!(mast & 0x00010000); |
| 165 | break; |
| 166 | case 0x004030: |
| 167 | src = !!(mast & 0x02000000); |
| 168 | break; |
| 169 | case 0x00e810: |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 170 | return read_clk(dev, clk_src_crystal); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 171 | default: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 172 | NV_ERROR(drm, "bad pll 0x%06x\n", base); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 173 | return 0; |
| 174 | } |
| 175 | |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 176 | if (src) |
| 177 | return read_clk(dev, clk_src_href); |
| 178 | return read_pll_src(dev, base); |
| 179 | } |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 180 | |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 181 | static u32 |
| 182 | read_pll(struct drm_device *dev, u32 base) |
| 183 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 184 | struct nouveau_device *device = nouveau_dev(dev); |
| 185 | struct nouveau_drm *drm = nouveau_drm(dev); |
| 186 | u32 mast = nv_rd32(device, 0x00c040); |
| 187 | u32 ctrl = nv_rd32(device, base + 0); |
| 188 | u32 coef = nv_rd32(device, base + 4); |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 189 | u32 ref = read_pll_ref(dev, base); |
| 190 | u32 clk = 0; |
| 191 | int N1, N2, M1, M2; |
| 192 | |
| 193 | if (base == 0x004028 && (mast & 0x00100000)) { |
| 194 | /* wtf, appears to only disable post-divider on nva0 */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 195 | if (nv_device(drm->device)->chipset != 0xa0) |
Ben Skeggs | 463464e | 2011-10-30 23:10:55 +1000 | [diff] [blame] | 196 | return read_clk(dev, clk_src_dom6); |
| 197 | } |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 198 | |
| 199 | N2 = (coef & 0xff000000) >> 24; |
| 200 | M2 = (coef & 0x00ff0000) >> 16; |
| 201 | N1 = (coef & 0x0000ff00) >> 8; |
| 202 | M1 = (coef & 0x000000ff); |
| 203 | if ((ctrl & 0x80000000) && M1) { |
| 204 | clk = ref * N1 / M1; |
| 205 | if ((ctrl & 0x40000100) == 0x40000000) { |
| 206 | if (M2) |
| 207 | clk = clk * N2 / M2; |
| 208 | else |
| 209 | clk = 0; |
Emil Velikov | 619d4f7 | 2011-04-11 20:43:23 +0100 | [diff] [blame] | 210 | } |
| 211 | } |
| 212 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 213 | return clk; |
| 214 | } |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 215 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 216 | static u32 |
| 217 | read_clk(struct drm_device *dev, enum clk_src src) |
| 218 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 219 | struct nouveau_device *device = nouveau_dev(dev); |
| 220 | struct nouveau_drm *drm = nouveau_drm(dev); |
| 221 | u32 mast = nv_rd32(device, 0x00c040); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 222 | u32 P = 0; |
| 223 | |
| 224 | switch (src) { |
| 225 | case clk_src_crystal: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 226 | return device->crystal; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 227 | case clk_src_href: |
| 228 | return 100000; /* PCIE reference clock */ |
| 229 | case clk_src_hclk: |
| 230 | return read_clk(dev, clk_src_href) * 27778 / 10000; |
| 231 | case clk_src_hclkm3: |
| 232 | return read_clk(dev, clk_src_hclk) * 3; |
| 233 | case clk_src_hclkm3d2: |
| 234 | return read_clk(dev, clk_src_hclk) * 3 / 2; |
| 235 | case clk_src_host: |
| 236 | switch (mast & 0x30000000) { |
| 237 | case 0x00000000: return read_clk(dev, clk_src_href); |
| 238 | case 0x10000000: break; |
| 239 | case 0x20000000: /* !0x50 */ |
| 240 | case 0x30000000: return read_clk(dev, clk_src_hclk); |
| 241 | } |
| 242 | break; |
| 243 | case clk_src_nvclk: |
| 244 | if (!(mast & 0x00100000)) |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 245 | P = (nv_rd32(device, 0x004028) & 0x00070000) >> 16; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 246 | switch (mast & 0x00000003) { |
| 247 | case 0x00000000: return read_clk(dev, clk_src_crystal) >> P; |
| 248 | case 0x00000001: return read_clk(dev, clk_src_dom6); |
| 249 | case 0x00000002: return read_pll(dev, 0x004020) >> P; |
| 250 | case 0x00000003: return read_pll(dev, 0x004028) >> P; |
| 251 | } |
| 252 | break; |
| 253 | case clk_src_sclk: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 254 | P = (nv_rd32(device, 0x004020) & 0x00070000) >> 16; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 255 | switch (mast & 0x00000030) { |
| 256 | case 0x00000000: |
| 257 | if (mast & 0x00000080) |
| 258 | return read_clk(dev, clk_src_host) >> P; |
| 259 | return read_clk(dev, clk_src_crystal) >> P; |
| 260 | case 0x00000010: break; |
| 261 | case 0x00000020: return read_pll(dev, 0x004028) >> P; |
| 262 | case 0x00000030: return read_pll(dev, 0x004020) >> P; |
| 263 | } |
| 264 | break; |
| 265 | case clk_src_mclk: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 266 | P = (nv_rd32(device, 0x004008) & 0x00070000) >> 16; |
| 267 | if (nv_rd32(device, 0x004008) & 0x00000200) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 268 | switch (mast & 0x0000c000) { |
| 269 | case 0x00000000: |
| 270 | return read_clk(dev, clk_src_crystal) >> P; |
| 271 | case 0x00008000: |
| 272 | case 0x0000c000: |
| 273 | return read_clk(dev, clk_src_href) >> P; |
| 274 | } |
| 275 | } else { |
| 276 | return read_pll(dev, 0x004008) >> P; |
| 277 | } |
| 278 | break; |
| 279 | case clk_src_vdec: |
| 280 | P = (read_div(dev) & 0x00000700) >> 8; |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 281 | switch (nv_device(drm->device)->chipset) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 282 | case 0x84: |
| 283 | case 0x86: |
| 284 | case 0x92: |
| 285 | case 0x94: |
| 286 | case 0x96: |
| 287 | case 0xa0: |
| 288 | switch (mast & 0x00000c00) { |
| 289 | case 0x00000000: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 290 | if (nv_device(drm->device)->chipset == 0xa0) /* wtf?? */ |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 291 | return read_clk(dev, clk_src_nvclk) >> P; |
| 292 | return read_clk(dev, clk_src_crystal) >> P; |
| 293 | case 0x00000400: |
| 294 | return 0; |
| 295 | case 0x00000800: |
| 296 | if (mast & 0x01000000) |
| 297 | return read_pll(dev, 0x004028) >> P; |
| 298 | return read_pll(dev, 0x004030) >> P; |
| 299 | case 0x00000c00: |
| 300 | return read_clk(dev, clk_src_nvclk) >> P; |
| 301 | } |
| 302 | break; |
| 303 | case 0x98: |
| 304 | switch (mast & 0x00000c00) { |
| 305 | case 0x00000000: |
| 306 | return read_clk(dev, clk_src_nvclk) >> P; |
| 307 | case 0x00000400: |
| 308 | return 0; |
| 309 | case 0x00000800: |
| 310 | return read_clk(dev, clk_src_hclkm3d2) >> P; |
| 311 | case 0x00000c00: |
Martin Peres | d467646 | 2011-11-01 11:38:16 +0100 | [diff] [blame] | 312 | return read_clk(dev, clk_src_mclk) >> P; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 313 | } |
| 314 | break; |
| 315 | } |
| 316 | break; |
| 317 | case clk_src_dom6: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 318 | switch (nv_device(drm->device)->chipset) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 319 | case 0x50: |
| 320 | case 0xa0: |
| 321 | return read_pll(dev, 0x00e810) >> 2; |
| 322 | case 0x84: |
| 323 | case 0x86: |
| 324 | case 0x92: |
| 325 | case 0x94: |
| 326 | case 0x96: |
| 327 | case 0x98: |
| 328 | P = (read_div(dev) & 0x00000007) >> 0; |
| 329 | switch (mast & 0x0c000000) { |
| 330 | case 0x00000000: return read_clk(dev, clk_src_href); |
| 331 | case 0x04000000: break; |
| 332 | case 0x08000000: return read_clk(dev, clk_src_hclk); |
| 333 | case 0x0c000000: |
| 334 | return read_clk(dev, clk_src_hclkm3) >> P; |
| 335 | } |
| 336 | break; |
| 337 | default: |
| 338 | break; |
| 339 | } |
| 340 | default: |
| 341 | break; |
| 342 | } |
| 343 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 344 | NV_DEBUG(drm, "unknown clock source %d 0x%08x\n", src, mast); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 345 | return 0; |
| 346 | } |
| 347 | |
| 348 | int |
| 349 | nv50_pm_clocks_get(struct drm_device *dev, struct nouveau_pm_level *perflvl) |
| 350 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 351 | struct nouveau_drm *drm = nouveau_drm(dev); |
| 352 | if (nv_device(drm->device)->chipset == 0xaa || |
| 353 | nv_device(drm->device)->chipset == 0xac) |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 354 | return 0; |
| 355 | |
| 356 | perflvl->core = read_clk(dev, clk_src_nvclk); |
| 357 | perflvl->shader = read_clk(dev, clk_src_sclk); |
| 358 | perflvl->memory = read_clk(dev, clk_src_mclk); |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 359 | if (nv_device(drm->device)->chipset != 0x50) { |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 360 | perflvl->vdec = read_clk(dev, clk_src_vdec); |
| 361 | perflvl->dom6 = read_clk(dev, clk_src_dom6); |
| 362 | } |
| 363 | |
| 364 | return 0; |
| 365 | } |
| 366 | |
| 367 | struct nv50_pm_state { |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 368 | struct nouveau_pm_level *perflvl; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 369 | struct hwsq_ucode eclk_hwsq; |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 370 | struct hwsq_ucode mclk_hwsq; |
| 371 | u32 mscript; |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 372 | u32 mmast; |
| 373 | u32 mctrl; |
| 374 | u32 mcoef; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 375 | }; |
| 376 | |
| 377 | static u32 |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 378 | calc_pll(struct drm_device *dev, u32 reg, struct nvbios_pll *pll, |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 379 | u32 clk, int *N1, int *M1, int *log2P) |
| 380 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 381 | struct nouveau_device *device = nouveau_dev(dev); |
| 382 | struct nouveau_bios *bios = nouveau_bios(device); |
| 383 | struct nouveau_clock *pclk = nouveau_clock(device); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 384 | struct nouveau_pll_vals coef; |
| 385 | int ret; |
| 386 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 387 | ret = nvbios_pll_parse(bios, reg, pll); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 388 | if (ret) |
| 389 | return 0; |
| 390 | |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 391 | pll->vco2.max_freq = 0; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 392 | pll->refclk = read_pll_ref(dev, reg); |
| 393 | if (!pll->refclk) |
| 394 | return 0; |
| 395 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 396 | ret = pclk->pll_calc(pclk, pll, clk, &coef); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 397 | if (ret == 0) |
| 398 | return 0; |
| 399 | |
| 400 | *N1 = coef.N1; |
| 401 | *M1 = coef.M1; |
| 402 | *log2P = coef.log2P; |
| 403 | return ret; |
| 404 | } |
| 405 | |
| 406 | static inline u32 |
| 407 | calc_div(u32 src, u32 target, int *div) |
| 408 | { |
| 409 | u32 clk0 = src, clk1 = src; |
| 410 | for (*div = 0; *div <= 7; (*div)++) { |
| 411 | if (clk0 <= target) { |
| 412 | clk1 = clk0 << (*div ? 1 : 0); |
| 413 | break; |
| 414 | } |
| 415 | clk0 >>= 1; |
| 416 | } |
| 417 | |
| 418 | if (target - clk0 <= clk1 - target) |
| 419 | return clk0; |
| 420 | (*div)--; |
| 421 | return clk1; |
| 422 | } |
| 423 | |
| 424 | static inline u32 |
| 425 | clk_same(u32 a, u32 b) |
| 426 | { |
| 427 | return ((a / 1000) == (b / 1000)); |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 428 | } |
| 429 | |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 430 | static void |
| 431 | mclk_precharge(struct nouveau_mem_exec_func *exec) |
| 432 | { |
| 433 | struct nv50_pm_state *info = exec->priv; |
| 434 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 435 | |
| 436 | hwsq_wr32(hwsq, 0x1002d4, 0x00000001); |
| 437 | } |
| 438 | |
| 439 | static void |
| 440 | mclk_refresh(struct nouveau_mem_exec_func *exec) |
| 441 | { |
| 442 | struct nv50_pm_state *info = exec->priv; |
| 443 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 444 | |
| 445 | hwsq_wr32(hwsq, 0x1002d0, 0x00000001); |
| 446 | } |
| 447 | |
| 448 | static void |
| 449 | mclk_refresh_auto(struct nouveau_mem_exec_func *exec, bool enable) |
| 450 | { |
| 451 | struct nv50_pm_state *info = exec->priv; |
| 452 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 453 | |
| 454 | hwsq_wr32(hwsq, 0x100210, enable ? 0x80000000 : 0x00000000); |
| 455 | } |
| 456 | |
| 457 | static void |
| 458 | mclk_refresh_self(struct nouveau_mem_exec_func *exec, bool enable) |
| 459 | { |
| 460 | struct nv50_pm_state *info = exec->priv; |
| 461 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 462 | |
| 463 | hwsq_wr32(hwsq, 0x1002dc, enable ? 0x00000001 : 0x00000000); |
| 464 | } |
| 465 | |
| 466 | static void |
| 467 | mclk_wait(struct nouveau_mem_exec_func *exec, u32 nsec) |
| 468 | { |
| 469 | struct nv50_pm_state *info = exec->priv; |
| 470 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 471 | |
| 472 | if (nsec > 1000) |
| 473 | hwsq_usec(hwsq, (nsec + 500) / 1000); |
| 474 | } |
| 475 | |
| 476 | static u32 |
| 477 | mclk_mrg(struct nouveau_mem_exec_func *exec, int mr) |
| 478 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 479 | struct nouveau_device *device = nouveau_dev(exec->dev); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 480 | if (mr <= 1) |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 481 | return nv_rd32(device, 0x1002c0 + ((mr - 0) * 4)); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 482 | if (mr <= 3) |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 483 | return nv_rd32(device, 0x1002e0 + ((mr - 2) * 4)); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 484 | return 0; |
| 485 | } |
| 486 | |
| 487 | static void |
| 488 | mclk_mrs(struct nouveau_mem_exec_func *exec, int mr, u32 data) |
| 489 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 490 | struct nouveau_device *device = nouveau_dev(exec->dev); |
| 491 | struct nouveau_fb *pfb = nouveau_fb(device); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 492 | struct nv50_pm_state *info = exec->priv; |
| 493 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 494 | |
| 495 | if (mr <= 1) { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 496 | if (pfb->ram.ranks > 1) |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 497 | hwsq_wr32(hwsq, 0x1002c8 + ((mr - 0) * 4), data); |
| 498 | hwsq_wr32(hwsq, 0x1002c0 + ((mr - 0) * 4), data); |
| 499 | } else |
| 500 | if (mr <= 3) { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 501 | if (pfb->ram.ranks > 1) |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 502 | hwsq_wr32(hwsq, 0x1002e8 + ((mr - 2) * 4), data); |
| 503 | hwsq_wr32(hwsq, 0x1002e0 + ((mr - 2) * 4), data); |
| 504 | } |
| 505 | } |
| 506 | |
| 507 | static void |
| 508 | mclk_clock_set(struct nouveau_mem_exec_func *exec) |
| 509 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 510 | struct nouveau_device *device = nouveau_dev(exec->dev); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 511 | struct nv50_pm_state *info = exec->priv; |
| 512 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 513 | u32 ctrl = nv_rd32(device, 0x004008); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 514 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 515 | info->mmast = nv_rd32(device, 0x00c040); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 516 | info->mmast &= ~0xc0000000; /* get MCLK_2 from HREF */ |
| 517 | info->mmast |= 0x0000c000; /* use MCLK_2 as MPLL_BYPASS clock */ |
| 518 | |
| 519 | hwsq_wr32(hwsq, 0xc040, info->mmast); |
| 520 | hwsq_wr32(hwsq, 0x4008, ctrl | 0x00000200); /* bypass MPLL */ |
| 521 | if (info->mctrl & 0x80000000) |
| 522 | hwsq_wr32(hwsq, 0x400c, info->mcoef); |
| 523 | hwsq_wr32(hwsq, 0x4008, info->mctrl); |
| 524 | } |
| 525 | |
| 526 | static void |
| 527 | mclk_timing_set(struct nouveau_mem_exec_func *exec) |
| 528 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 529 | struct nouveau_device *device = nouveau_dev(exec->dev); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 530 | struct nv50_pm_state *info = exec->priv; |
| 531 | struct nouveau_pm_level *perflvl = info->perflvl; |
| 532 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
| 533 | int i; |
| 534 | |
| 535 | for (i = 0; i < 9; i++) { |
| 536 | u32 reg = 0x100220 + (i * 4); |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 537 | u32 val = nv_rd32(device, reg); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 538 | if (val != perflvl->timing.reg[i]) |
| 539 | hwsq_wr32(hwsq, reg, perflvl->timing.reg[i]); |
| 540 | } |
| 541 | } |
| 542 | |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 543 | static int |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 544 | calc_mclk(struct drm_device *dev, struct nouveau_pm_level *perflvl, |
| 545 | struct nv50_pm_state *info) |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 546 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 547 | struct nouveau_drm *drm = nouveau_drm(dev); |
| 548 | struct nouveau_device *device = nouveau_dev(dev); |
Ben Skeggs | 4f6029d | 2012-11-16 11:54:31 +1000 | [diff] [blame] | 549 | u32 crtc_mask = 0; /*XXX: nv50_display_active_crtcs(dev); */ |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 550 | struct nouveau_mem_exec_func exec = { |
| 551 | .dev = dev, |
| 552 | .precharge = mclk_precharge, |
| 553 | .refresh = mclk_refresh, |
| 554 | .refresh_auto = mclk_refresh_auto, |
| 555 | .refresh_self = mclk_refresh_self, |
| 556 | .wait = mclk_wait, |
| 557 | .mrg = mclk_mrg, |
| 558 | .mrs = mclk_mrs, |
| 559 | .clock_set = mclk_clock_set, |
| 560 | .timing_set = mclk_timing_set, |
| 561 | .priv = info |
| 562 | }; |
| 563 | struct hwsq_ucode *hwsq = &info->mclk_hwsq; |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 564 | struct nvbios_pll pll; |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 565 | int N, M, P; |
Ben Skeggs | e495d0d | 2012-01-23 13:22:58 +1000 | [diff] [blame] | 566 | int ret; |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 567 | |
| 568 | /* use pcie refclock if possible, otherwise use mpll */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 569 | info->mctrl = nv_rd32(device, 0x004008); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 570 | info->mctrl &= ~0x81ff0200; |
| 571 | if (clk_same(perflvl->memory, read_clk(dev, clk_src_href))) { |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 572 | info->mctrl |= 0x00000200 | (pll.bias_p << 19); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 573 | } else { |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 574 | ret = calc_pll(dev, 0x4008, &pll, perflvl->memory, &N, &M, &P); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 575 | if (ret == 0) |
| 576 | return -EINVAL; |
| 577 | |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 578 | info->mctrl |= 0x80000000 | (P << 22) | (P << 16); |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 579 | info->mctrl |= pll.bias_p << 19; |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 580 | info->mcoef = (N << 8) | M; |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 581 | } |
| 582 | |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 583 | /* build the ucode which will reclock the memory for us */ |
| 584 | hwsq_init(hwsq); |
| 585 | if (crtc_mask) { |
| 586 | hwsq_op5f(hwsq, crtc_mask, 0x00); /* wait for scanout */ |
| 587 | hwsq_op5f(hwsq, crtc_mask, 0x01); /* wait for vblank */ |
| 588 | } |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 589 | if (nv_device(drm->device)->chipset >= 0x92) |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 590 | hwsq_wr32(hwsq, 0x611200, 0x00003300); /* disable scanout */ |
Ben Skeggs | c8b9641 | 2011-11-09 20:22:25 +1000 | [diff] [blame] | 591 | hwsq_setf(hwsq, 0x10, 0); /* disable bus access */ |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 592 | hwsq_op5f(hwsq, 0x00, 0x01); /* no idea :s */ |
| 593 | |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 594 | ret = nouveau_mem_exec(&exec, perflvl); |
| 595 | if (ret) |
| 596 | return ret; |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 597 | |
Ben Skeggs | c8b9641 | 2011-11-09 20:22:25 +1000 | [diff] [blame] | 598 | hwsq_setf(hwsq, 0x10, 1); /* enable bus access */ |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 599 | hwsq_op5f(hwsq, 0x00, 0x00); /* no idea, reverse of 0x00, 0x01? */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 600 | if (nv_device(drm->device)->chipset >= 0x92) |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 601 | hwsq_wr32(hwsq, 0x611200, 0x00003330); /* enable scanout */ |
| 602 | hwsq_fini(hwsq); |
| 603 | return 0; |
| 604 | } |
| 605 | |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 606 | void * |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 607 | nv50_pm_clocks_pre(struct drm_device *dev, struct nouveau_pm_level *perflvl) |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 608 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 609 | struct nouveau_device *device = nouveau_dev(dev); |
| 610 | struct nouveau_drm *drm = nouveau_drm(dev); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 611 | struct nv50_pm_state *info; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 612 | struct hwsq_ucode *hwsq; |
Ben Skeggs | 70790f4 | 2012-07-10 17:26:46 +1000 | [diff] [blame] | 613 | struct nvbios_pll pll; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 614 | u32 out, mast, divs, ctrl; |
Dan Carpenter | a9d9938 | 2012-01-04 10:20:47 +0300 | [diff] [blame] | 615 | int clk, ret = -EINVAL; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 616 | int N, M, P1, P2; |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 617 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 618 | if (nv_device(drm->device)->chipset == 0xaa || |
| 619 | nv_device(drm->device)->chipset == 0xac) |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 620 | return ERR_PTR(-ENODEV); |
| 621 | |
| 622 | info = kmalloc(sizeof(*info), GFP_KERNEL); |
| 623 | if (!info) |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 624 | return ERR_PTR(-ENOMEM); |
Ben Skeggs | 6bdf68c | 2012-01-23 13:17:11 +1000 | [diff] [blame] | 625 | info->perflvl = perflvl; |
| 626 | |
| 627 | /* memory: build hwsq ucode which we'll use to reclock memory. |
| 628 | * use pcie refclock if possible, otherwise use mpll */ |
| 629 | info->mclk_hwsq.len = 0; |
| 630 | if (perflvl->memory) { |
| 631 | ret = calc_mclk(dev, perflvl, info); |
| 632 | if (ret) |
| 633 | goto error; |
| 634 | info->mscript = perflvl->memscript; |
| 635 | } |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 636 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 637 | divs = read_div(dev); |
| 638 | mast = info->mmast; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 639 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 640 | /* start building HWSQ script for engine reclocking */ |
| 641 | hwsq = &info->eclk_hwsq; |
| 642 | hwsq_init(hwsq); |
| 643 | hwsq_setf(hwsq, 0x10, 0); /* disable bus access */ |
| 644 | hwsq_op5f(hwsq, 0x00, 0x01); /* wait for access disabled? */ |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 645 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 646 | /* vdec/dom6: switch to "safe" clocks temporarily */ |
| 647 | if (perflvl->vdec) { |
| 648 | mast &= ~0x00000c00; |
| 649 | divs &= ~0x00000700; |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 650 | } |
| 651 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 652 | if (perflvl->dom6) { |
| 653 | mast &= ~0x0c000000; |
| 654 | divs &= ~0x00000007; |
| 655 | } |
| 656 | |
| 657 | hwsq_wr32(hwsq, 0x00c040, mast); |
| 658 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 659 | /* vdec: avoid modifying xpll until we know exactly how the other |
| 660 | * clock domains work, i suspect at least some of them can also be |
| 661 | * tied to xpll... |
| 662 | */ |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 663 | if (perflvl->vdec) { |
| 664 | /* see how close we can get using nvclk as a source */ |
| 665 | clk = calc_div(perflvl->core, perflvl->vdec, &P1); |
| 666 | |
| 667 | /* see how close we can get using xpll/hclk as a source */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 668 | if (nv_device(drm->device)->chipset != 0x98) |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 669 | out = read_pll(dev, 0x004030); |
| 670 | else |
| 671 | out = read_clk(dev, clk_src_hclkm3d2); |
| 672 | out = calc_div(out, perflvl->vdec, &P2); |
| 673 | |
| 674 | /* select whichever gets us closest */ |
| 675 | if (abs((int)perflvl->vdec - clk) <= |
| 676 | abs((int)perflvl->vdec - out)) { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 677 | if (nv_device(drm->device)->chipset != 0x98) |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 678 | mast |= 0x00000c00; |
| 679 | divs |= P1 << 8; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 680 | } else { |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 681 | mast |= 0x00000800; |
| 682 | divs |= P2 << 8; |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 683 | } |
| 684 | } |
| 685 | |
| 686 | /* dom6: nfi what this is, but we're limited to various combinations |
| 687 | * of the host clock frequency |
| 688 | */ |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 689 | if (perflvl->dom6) { |
Ben Skeggs | 973e861 | 2011-10-31 10:52:33 +1000 | [diff] [blame] | 690 | if (clk_same(perflvl->dom6, read_clk(dev, clk_src_href))) { |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 691 | mast |= 0x00000000; |
Ben Skeggs | 973e861 | 2011-10-31 10:52:33 +1000 | [diff] [blame] | 692 | } else |
| 693 | if (clk_same(perflvl->dom6, read_clk(dev, clk_src_hclk))) { |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 694 | mast |= 0x08000000; |
Ben Skeggs | 973e861 | 2011-10-31 10:52:33 +1000 | [diff] [blame] | 695 | } else { |
| 696 | clk = read_clk(dev, clk_src_hclk) * 3; |
| 697 | clk = calc_div(clk, perflvl->dom6, &P1); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 698 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 699 | mast |= 0x0c000000; |
| 700 | divs |= P1; |
Ben Skeggs | 973e861 | 2011-10-31 10:52:33 +1000 | [diff] [blame] | 701 | } |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 702 | } |
| 703 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 704 | /* vdec/dom6: complete switch to new clocks */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 705 | switch (nv_device(drm->device)->chipset) { |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 706 | case 0x92: |
| 707 | case 0x94: |
| 708 | case 0x96: |
| 709 | hwsq_wr32(hwsq, 0x004800, divs); |
| 710 | break; |
| 711 | default: |
| 712 | hwsq_wr32(hwsq, 0x004700, divs); |
| 713 | break; |
| 714 | } |
| 715 | |
| 716 | hwsq_wr32(hwsq, 0x00c040, mast); |
| 717 | |
| 718 | /* core/shader: make sure sclk/nvclk are disconnected from their |
| 719 | * PLLs (nvclk to dom6, sclk to hclk) |
| 720 | */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 721 | if (nv_device(drm->device)->chipset < 0x92) |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 722 | mast = (mast & ~0x001000b0) | 0x00100080; |
| 723 | else |
| 724 | mast = (mast & ~0x000000b3) | 0x00000081; |
| 725 | |
| 726 | hwsq_wr32(hwsq, 0x00c040, mast); |
| 727 | |
| 728 | /* core: for the moment at least, always use nvpll */ |
| 729 | clk = calc_pll(dev, 0x4028, &pll, perflvl->core, &N, &M, &P1); |
| 730 | if (clk == 0) |
| 731 | goto error; |
| 732 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 733 | ctrl = nv_rd32(device, 0x004028) & ~0xc03f0100; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 734 | mast &= ~0x00100000; |
| 735 | mast |= 3; |
| 736 | |
| 737 | hwsq_wr32(hwsq, 0x004028, 0x80000000 | (P1 << 19) | (P1 << 16) | ctrl); |
| 738 | hwsq_wr32(hwsq, 0x00402c, (N << 8) | M); |
| 739 | |
| 740 | /* shader: tie to nvclk if possible, otherwise use spll. have to be |
| 741 | * very careful that the shader clock is at least twice the core, or |
| 742 | * some chipsets will be very unhappy. i expect most or all of these |
| 743 | * cases will be handled by tying to nvclk, but it's possible there's |
| 744 | * corners |
| 745 | */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 746 | ctrl = nv_rd32(device, 0x004020) & ~0xc03f0100; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 747 | |
| 748 | if (P1-- && perflvl->shader == (perflvl->core << 1)) { |
| 749 | hwsq_wr32(hwsq, 0x004020, (P1 << 19) | (P1 << 16) | ctrl); |
| 750 | hwsq_wr32(hwsq, 0x00c040, 0x00000020 | mast); |
| 751 | } else { |
| 752 | clk = calc_pll(dev, 0x4020, &pll, perflvl->shader, &N, &M, &P1); |
| 753 | if (clk == 0) |
| 754 | goto error; |
| 755 | ctrl |= 0x80000000; |
| 756 | |
| 757 | hwsq_wr32(hwsq, 0x004020, (P1 << 19) | (P1 << 16) | ctrl); |
| 758 | hwsq_wr32(hwsq, 0x004024, (N << 8) | M); |
| 759 | hwsq_wr32(hwsq, 0x00c040, 0x00000030 | mast); |
| 760 | } |
| 761 | |
| 762 | hwsq_setf(hwsq, 0x10, 1); /* enable bus access */ |
| 763 | hwsq_op5f(hwsq, 0x00, 0x00); /* wait for access enabled? */ |
| 764 | hwsq_fini(hwsq); |
| 765 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 766 | return info; |
| 767 | error: |
| 768 | kfree(info); |
| 769 | return ERR_PTR(ret); |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 770 | } |
| 771 | |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 772 | static int |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 773 | prog_hwsq(struct drm_device *dev, struct hwsq_ucode *hwsq) |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 774 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 775 | struct nouveau_device *device = nouveau_dev(dev); |
| 776 | struct nouveau_drm *drm = nouveau_drm(dev); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 777 | u32 hwsq_data, hwsq_kick; |
| 778 | int i; |
| 779 | |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 780 | if (nv_device(drm->device)->chipset < 0x94) { |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 781 | hwsq_data = 0x001400; |
| 782 | hwsq_kick = 0x00000003; |
| 783 | } else { |
| 784 | hwsq_data = 0x080000; |
| 785 | hwsq_kick = 0x00000001; |
| 786 | } |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 787 | /* upload hwsq ucode */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 788 | nv_mask(device, 0x001098, 0x00000008, 0x00000000); |
| 789 | nv_wr32(device, 0x001304, 0x00000000); |
| 790 | if (nv_device(drm->device)->chipset >= 0x92) |
| 791 | nv_wr32(device, 0x001318, 0x00000000); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 792 | for (i = 0; i < hwsq->len / 4; i++) |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 793 | nv_wr32(device, hwsq_data + (i * 4), hwsq->ptr.u32[i]); |
| 794 | nv_mask(device, 0x001098, 0x00000018, 0x00000018); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 795 | |
| 796 | /* launch, and wait for completion */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 797 | nv_wr32(device, 0x00130c, hwsq_kick); |
| 798 | if (!nv_wait(device, 0x001308, 0x00000100, 0x00000000)) { |
| 799 | NV_ERROR(drm, "hwsq ucode exec timed out\n"); |
| 800 | NV_ERROR(drm, "0x001308: 0x%08x\n", nv_rd32(device, 0x001308)); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 801 | for (i = 0; i < hwsq->len / 4; i++) { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 802 | NV_ERROR(drm, "0x%06x: 0x%08x\n", 0x1400 + (i * 4), |
| 803 | nv_rd32(device, 0x001400 + (i * 4))); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 804 | } |
| 805 | |
| 806 | return -EIO; |
| 807 | } |
| 808 | |
| 809 | return 0; |
| 810 | } |
| 811 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 812 | int |
| 813 | nv50_pm_clocks_set(struct drm_device *dev, void *data) |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 814 | { |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 815 | struct nouveau_device *device = nouveau_dev(dev); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 816 | struct nv50_pm_state *info = data; |
| 817 | struct bit_entry M; |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 818 | int ret = -EBUSY; |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 819 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 820 | /* halt and idle execution engines */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 821 | nv_mask(device, 0x002504, 0x00000001, 0x00000001); |
| 822 | if (!nv_wait(device, 0x002504, 0x00000010, 0x00000010)) |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 823 | goto resume; |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 824 | if (!nv_wait(device, 0x00251c, 0x0000003f, 0x0000003f)) |
Martin Peres | c57ebf5e | 2012-01-09 15:23:10 +1000 | [diff] [blame] | 825 | goto resume; |
Ben Skeggs | aee582d | 2010-09-27 10:13:23 +1000 | [diff] [blame] | 826 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 827 | /* program memory clock, if necessary - must come before engine clock |
| 828 | * reprogramming due to how we construct the hwsq scripts in pre() |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 829 | */ |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 830 | #define nouveau_bios_init_exec(a,b) nouveau_bios_run_init_table((a), (b), NULL, 0) |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 831 | if (info->mclk_hwsq.len) { |
| 832 | /* execute some scripts that do ??? from the vbios.. */ |
| 833 | if (!bit_table(dev, 'M', &M) && M.version == 1) { |
| 834 | if (M.length >= 6) |
| 835 | nouveau_bios_init_exec(dev, ROM16(M.data[5])); |
| 836 | if (M.length >= 8) |
| 837 | nouveau_bios_init_exec(dev, ROM16(M.data[7])); |
| 838 | if (M.length >= 10) |
| 839 | nouveau_bios_init_exec(dev, ROM16(M.data[9])); |
| 840 | nouveau_bios_init_exec(dev, info->mscript); |
| 841 | } |
| 842 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 843 | ret = prog_hwsq(dev, &info->mclk_hwsq); |
Martin Peres | eeb7a50 | 2011-11-07 23:38:50 +0100 | [diff] [blame] | 844 | if (ret) |
| 845 | goto resume; |
| 846 | } |
| 847 | |
Ben Skeggs | 496a73b | 2012-01-24 09:47:04 +1000 | [diff] [blame] | 848 | /* program engine clocks */ |
| 849 | ret = prog_hwsq(dev, &info->eclk_hwsq); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 850 | |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 851 | resume: |
Ben Skeggs | 77145f1 | 2012-07-31 16:16:21 +1000 | [diff] [blame] | 852 | nv_mask(device, 0x002504, 0x00000001, 0x00000000); |
Ben Skeggs | 19fa224 | 2011-10-28 22:10:15 +1000 | [diff] [blame] | 853 | kfree(info); |
Ben Skeggs | f3fbaf3 | 2011-10-26 09:11:02 +1000 | [diff] [blame] | 854 | return ret; |
Ben Skeggs | 02c30ca | 2010-09-16 16:17:35 +1000 | [diff] [blame] | 855 | } |