blob: c6a38201ac81377994cb4b864548cab451d3bfce [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Finger9003a4a2012-01-07 20:46:44 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050040#include "../rtl8192c/fw_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050041#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050042#include "led.h"
43#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060044
45#define LLT_CONFIG 5
46
47static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
48 u8 set_bits, u8 clear_bits)
49{
50 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
51 struct rtl_priv *rtlpriv = rtl_priv(hw);
52
53 rtlpci->reg_bcn_ctrl_val |= set_bits;
54 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
55
56 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
57}
58
59static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
60{
61 struct rtl_priv *rtlpriv = rtl_priv(hw);
62 u8 tmp1byte;
63
64 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
65 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
66 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
67 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
68 tmp1byte &= ~(BIT(0));
69 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
70}
71
72static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
73{
74 struct rtl_priv *rtlpriv = rtl_priv(hw);
75 u8 tmp1byte;
76
77 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
78 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
79 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
80 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
81 tmp1byte |= BIT(0);
82 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
83}
84
85static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
86{
87 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
88}
89
90static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
91{
92 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
93}
94
95void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
96{
97 struct rtl_priv *rtlpriv = rtl_priv(hw);
98 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
99 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
100
101 switch (variable) {
102 case HW_VAR_RCR:
103 *((u32 *) (val)) = rtlpci->receive_config;
104 break;
105 case HW_VAR_RF_STATE:
106 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
107 break;
108 case HW_VAR_FWLPS_RF_ON:{
109 enum rf_pwrstate rfState;
110 u32 val_rcr;
111
112 rtlpriv->cfg->ops->get_hw_reg(hw,
113 HW_VAR_RF_STATE,
114 (u8 *) (&rfState));
115 if (rfState == ERFOFF) {
116 *((bool *) (val)) = true;
117 } else {
118 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
119 val_rcr &= 0x00070000;
120 if (val_rcr)
121 *((bool *) (val)) = false;
122 else
123 *((bool *) (val)) = true;
124 }
125 break;
126 }
127 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600128 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600129 break;
130 case HW_VAR_CORRECT_TSF:{
131 u64 tsf;
132 u32 *ptsf_low = (u32 *)&tsf;
133 u32 *ptsf_high = ((u32 *)&tsf) + 1;
134
135 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
136 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
137
138 *((u64 *) (val)) = tsf;
139
140 break;
141 }
Larry Finger0c817332010-12-08 11:12:31 -0600142 default:
143 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800144 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600145 break;
146 }
147}
148
149void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150{
151 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500152 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600153 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
154 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
155 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
156 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
157 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
158 u8 idx;
159
160 switch (variable) {
161 case HW_VAR_ETHER_ADDR:{
162 for (idx = 0; idx < ETH_ALEN; idx++) {
163 rtl_write_byte(rtlpriv, (REG_MACID + idx),
164 val[idx]);
165 }
166 break;
167 }
168 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600169 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600170 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600171 rate_cfg &= 0x15f;
172 rate_cfg |= 0x01;
173 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600174 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500175 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600176 while (rate_cfg > 0x1) {
177 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600178 rate_index++;
179 }
180 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
181 rate_index);
182 break;
183 }
184 case HW_VAR_BSSID:{
185 for (idx = 0; idx < ETH_ALEN; idx++) {
186 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
187 val[idx]);
188 }
189 break;
190 }
191 case HW_VAR_SIFS:{
192 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
193 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
194
195 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197
198 if (!mac->ht_enable)
199 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
200 0x0e0e);
201 else
202 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
203 *((u16 *) val));
204 break;
205 }
206 case HW_VAR_SLOT_TIME:{
207 u8 e_aci;
208
209 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800210 "HW_VAR_SLOT_TIME %x\n", val[0]);
Larry Finger0c817332010-12-08 11:12:31 -0600211
212 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
213
214 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
215 rtlpriv->cfg->ops->set_hw_reg(hw,
216 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +0000217 &e_aci);
Larry Finger0c817332010-12-08 11:12:31 -0600218 }
219 break;
220 }
221 case HW_VAR_ACK_PREAMBLE:{
222 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +0000223 u8 short_preamble = (bool)*val;
Larry Finger0c817332010-12-08 11:12:31 -0600224 reg_tmp = (mac->cur_40_prime_sc) << 5;
225 if (short_preamble)
226 reg_tmp |= 0x80;
227
228 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
229 break;
230 }
231 case HW_VAR_AMPDU_MIN_SPACE:{
232 u8 min_spacing_to_set;
233 u8 sec_min_space;
234
Joe Perches2c208892012-06-04 12:44:17 +0000235 min_spacing_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600236 if (min_spacing_to_set <= 7) {
237 sec_min_space = 0;
238
239 if (min_spacing_to_set < sec_min_space)
240 min_spacing_to_set = sec_min_space;
241
242 mac->min_space_cfg = ((mac->min_space_cfg &
243 0xf8) |
244 min_spacing_to_set);
245
246 *val = min_spacing_to_set;
247
248 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800249 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
250 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600251
252 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
253 mac->min_space_cfg);
254 }
255 break;
256 }
257 case HW_VAR_SHORTGI_DENSITY:{
258 u8 density_to_set;
259
Joe Perches2c208892012-06-04 12:44:17 +0000260 density_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600261 mac->min_space_cfg |= (density_to_set << 3);
262
263 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800264 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
265 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600266
267 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
268 mac->min_space_cfg);
269
270 break;
271 }
272 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500273 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
274 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600275
276 u8 factor_toset;
277 u8 *p_regtoset = NULL;
278 u8 index = 0;
279
Chaoming_Lif73b2792011-04-25 12:53:50 -0500280 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
281 (rtlpcipriv->bt_coexist.bt_coexist_type ==
282 BT_CSR_BC4))
283 p_regtoset = regtoset_bt;
284 else
285 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600286
Joe Perches2c208892012-06-04 12:44:17 +0000287 factor_toset = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600288 if (factor_toset <= 3) {
289 factor_toset = (1 << (factor_toset + 2));
290 if (factor_toset > 0xf)
291 factor_toset = 0xf;
292
293 for (index = 0; index < 4; index++) {
294 if ((p_regtoset[index] & 0xf0) >
295 (factor_toset << 4))
296 p_regtoset[index] =
297 (p_regtoset[index] & 0x0f) |
298 (factor_toset << 4);
299
300 if ((p_regtoset[index] & 0x0f) >
301 factor_toset)
302 p_regtoset[index] =
303 (p_regtoset[index] & 0xf0) |
304 (factor_toset);
305
306 rtl_write_byte(rtlpriv,
307 (REG_AGGLEN_LMT + index),
308 p_regtoset[index]);
309
310 }
311
312 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800313 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
314 factor_toset);
Larry Finger0c817332010-12-08 11:12:31 -0600315 }
316 break;
317 }
318 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +0000319 u8 e_aci = *(val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500320 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600321
Larry Finger2cddad32014-02-28 15:16:46 -0600322 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Finger0c817332010-12-08 11:12:31 -0600323 rtlpriv->cfg->ops->set_hw_reg(hw,
324 HW_VAR_ACM_CTRL,
Joe Perches2c208892012-06-04 12:44:17 +0000325 (&e_aci));
Larry Finger0c817332010-12-08 11:12:31 -0600326 break;
327 }
328 case HW_VAR_ACM_CTRL:{
Joe Perches2c208892012-06-04 12:44:17 +0000329 u8 e_aci = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600330 union aci_aifsn *p_aci_aifsn =
331 (union aci_aifsn *)(&(mac->ac[0].aifs));
332 u8 acm = p_aci_aifsn->f.acm;
333 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
334
335 acm_ctrl =
336 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
337
338 if (acm) {
339 switch (e_aci) {
340 case AC0_BE:
341 acm_ctrl |= AcmHw_BeqEn;
342 break;
343 case AC2_VI:
344 acm_ctrl |= AcmHw_ViqEn;
345 break;
346 case AC3_VO:
347 acm_ctrl |= AcmHw_VoqEn;
348 break;
349 default:
350 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800351 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
352 acm);
Larry Finger0c817332010-12-08 11:12:31 -0600353 break;
354 }
355 } else {
356 switch (e_aci) {
357 case AC0_BE:
358 acm_ctrl &= (~AcmHw_BeqEn);
359 break;
360 case AC2_VI:
361 acm_ctrl &= (~AcmHw_ViqEn);
362 break;
363 case AC3_VO:
364 acm_ctrl &= (~AcmHw_BeqEn);
365 break;
366 default:
367 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800368 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600369 break;
370 }
371 }
372
373 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -0800374 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
375 acm_ctrl);
Larry Finger0c817332010-12-08 11:12:31 -0600376 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
377 break;
378 }
379 case HW_VAR_RCR:{
380 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
381 rtlpci->receive_config = ((u32 *) (val))[0];
382 break;
383 }
384 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +0000385 u8 retry_limit = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600386
387 rtl_write_word(rtlpriv, REG_RL,
388 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
389 retry_limit << RETRY_LIMIT_LONG_SHIFT);
390 break;
391 }
392 case HW_VAR_DUAL_TSF_RST:
393 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
394 break;
395 case HW_VAR_EFUSE_BYTES:
396 rtlefuse->efuse_usedbytes = *((u16 *) val);
397 break;
398 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +0000399 rtlefuse->efuse_usedpercentage = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600400 break;
401 case HW_VAR_IO_CMD:
402 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
403 break;
404 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +0000405 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600406 break;
407 case HW_VAR_SET_RPWM:{
408 u8 rpwm_val;
409
410 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
411 udelay(1);
412
413 if (rpwm_val & BIT(7)) {
Joe Perches2c208892012-06-04 12:44:17 +0000414 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600415 } else {
416 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +0000417 *val | BIT(7));
Larry Finger0c817332010-12-08 11:12:31 -0600418 }
419
420 break;
421 }
422 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +0000423 u8 psmode = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600424
425 if ((psmode != FW_PS_ACTIVE_MODE) &&
426 (!IS_92C_SERIAL(rtlhal->version))) {
427 rtl92c_dm_rf_saving(hw, true);
428 }
429
Joe Perches2c208892012-06-04 12:44:17 +0000430 rtl92c_set_fw_pwrmode_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600431 break;
432 }
433 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600434 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600435 break;
436 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +0000437 u8 mstatus = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600438 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600439 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600440
441 if (mstatus == RT_MEDIA_CONNECT) {
442 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
443 NULL);
444
445 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
446 rtl_write_byte(rtlpriv, REG_CR + 1,
447 (tmp_regcr | BIT(0)));
448
449 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
450 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
451
452 tmp_reg422 =
453 rtl_read_byte(rtlpriv,
454 REG_FWHW_TXQ_CTRL + 2);
455 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600456 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600457 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
458 tmp_reg422 & (~BIT(6)));
459
460 rtl92c_set_fw_rsvdpagepkt(hw, 0);
461
462 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
463 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
464
Larry Finger7ea47242011-02-19 16:28:57 -0600465 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600466 rtl_write_byte(rtlpriv,
467 REG_FWHW_TXQ_CTRL + 2,
468 tmp_reg422);
469 }
470
471 rtl_write_byte(rtlpriv, REG_CR + 1,
472 (tmp_regcr & ~(BIT(0))));
473 }
Joe Perches2c208892012-06-04 12:44:17 +0000474 rtl92c_set_fw_joinbss_report_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600475
476 break;
477 }
Larry Finger3a16b412013-03-24 22:06:40 -0500478 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
479 rtl92c_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
480 break;
Larry Finger0c817332010-12-08 11:12:31 -0600481 case HW_VAR_AID:{
482 u16 u2btmp;
483 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
484 u2btmp &= 0xC000;
485 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
486 mac->assoc_id));
487
488 break;
489 }
490 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +0000491 u8 btype_ibss = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600492
Mike McCormacke10542c2011-06-20 10:47:51 +0900493 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600494 _rtl92ce_stop_tx_beacon(hw);
495
496 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
497
498 rtl_write_dword(rtlpriv, REG_TSFTR,
499 (u32) (mac->tsf & 0xffffffff));
500 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500501 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600502
503 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
504
Mike McCormacke10542c2011-06-20 10:47:51 +0900505 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600506 _rtl92ce_resume_tx_beacon(hw);
507
508 break;
509
510 }
Larry Finger3a16b412013-03-24 22:06:40 -0500511 case HW_VAR_FW_LPS_ACTION: {
512 bool enter_fwlps = *((bool *)val);
513 u8 rpwm_val, fw_pwrmode;
514 bool fw_current_inps;
515
516 if (enter_fwlps) {
517 rpwm_val = 0x02; /* RF off */
518 fw_current_inps = true;
519 rtlpriv->cfg->ops->set_hw_reg(hw,
520 HW_VAR_FW_PSMODE_STATUS,
521 (u8 *)(&fw_current_inps));
522 rtlpriv->cfg->ops->set_hw_reg(hw,
523 HW_VAR_H2C_FW_PWRMODE,
524 (u8 *)(&ppsc->fwctrl_psmode));
525
526 rtlpriv->cfg->ops->set_hw_reg(hw,
527 HW_VAR_SET_RPWM,
528 (u8 *)(&rpwm_val));
529 } else {
530 rpwm_val = 0x0C; /* RF on */
531 fw_pwrmode = FW_PS_ACTIVE_MODE;
532 fw_current_inps = false;
533 rtlpriv->cfg->ops->set_hw_reg(hw,
534 HW_VAR_SET_RPWM,
535 (u8 *)(&rpwm_val));
536 rtlpriv->cfg->ops->set_hw_reg(hw,
537 HW_VAR_H2C_FW_PWRMODE,
538 (u8 *)(&fw_pwrmode));
539
540 rtlpriv->cfg->ops->set_hw_reg(hw,
541 HW_VAR_FW_PSMODE_STATUS,
542 (u8 *)(&fw_current_inps));
543 }
544 break; }
Larry Finger0c817332010-12-08 11:12:31 -0600545 default:
Joe Perchesf30d7502012-01-04 19:40:41 -0800546 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
547 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600548 break;
549 }
550}
551
552static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
553{
554 struct rtl_priv *rtlpriv = rtl_priv(hw);
555 bool status = true;
556 long count = 0;
557 u32 value = _LLT_INIT_ADDR(address) |
558 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
559
560 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
561
562 do {
563 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
564 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
565 break;
566
567 if (count > POLLING_LLT_THRESHOLD) {
568 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800569 "Failed to polling write LLT done at address %d!\n",
570 address);
Larry Finger0c817332010-12-08 11:12:31 -0600571 status = false;
572 break;
573 }
574 } while (++count);
575
576 return status;
577}
578
579static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
580{
581 struct rtl_priv *rtlpriv = rtl_priv(hw);
582 unsigned short i;
583 u8 txpktbuf_bndy;
584 u8 maxPage;
585 bool status;
586
587#if LLT_CONFIG == 1
588 maxPage = 255;
589 txpktbuf_bndy = 252;
590#elif LLT_CONFIG == 2
591 maxPage = 127;
592 txpktbuf_bndy = 124;
593#elif LLT_CONFIG == 3
594 maxPage = 255;
595 txpktbuf_bndy = 174;
596#elif LLT_CONFIG == 4
597 maxPage = 255;
598 txpktbuf_bndy = 246;
599#elif LLT_CONFIG == 5
600 maxPage = 255;
601 txpktbuf_bndy = 246;
602#endif
603
604#if LLT_CONFIG == 1
605 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
606 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
607#elif LLT_CONFIG == 2
608 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
609#elif LLT_CONFIG == 3
610 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
611#elif LLT_CONFIG == 4
612 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
613#elif LLT_CONFIG == 5
614 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
615
616 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
617#endif
618
619 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
620 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
621
622 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
623 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
624
625 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
626 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
627 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
628
629 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
630 status = _rtl92ce_llt_write(hw, i, i + 1);
631 if (true != status)
632 return status;
633 }
634
635 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
636 if (true != status)
637 return status;
638
639 for (i = txpktbuf_bndy; i < maxPage; i++) {
640 status = _rtl92ce_llt_write(hw, i, (i + 1));
641 if (true != status)
642 return status;
643 }
644
645 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
646 if (true != status)
647 return status;
648
649 return true;
650}
651
652static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
653{
654 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
655 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
656 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
657 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
658
659 if (rtlpci->up_first_time)
660 return;
661
662 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
663 rtl92ce_sw_led_on(hw, pLed0);
664 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
665 rtl92ce_sw_led_on(hw, pLed0);
666 else
667 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600668}
669
670static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
671{
672 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500673 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600674 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
675 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
676
677 unsigned char bytetmp;
678 unsigned short wordtmp;
679 u16 retry;
680
681 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500682 if (rtlpcipriv->bt_coexist.bt_coexistence) {
683 u32 value32;
684 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
685 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
686 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
687 }
Larry Finger0c817332010-12-08 11:12:31 -0600688 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
689 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
690
Chaoming_Lif73b2792011-04-25 12:53:50 -0500691 if (rtlpcipriv->bt_coexist.bt_coexistence) {
692 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
693
694 u4b_tmp &= (~0x00024800);
695 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
696 }
697
Larry Finger0c817332010-12-08 11:12:31 -0600698 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
699 udelay(2);
700
701 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
702 udelay(2);
703
704 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
705 udelay(2);
706
707 retry = 0;
Joe Perchesf30d7502012-01-04 19:40:41 -0800708 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
709 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600710
711 while ((bytetmp & BIT(0)) && retry < 1000) {
712 retry++;
713 udelay(50);
714 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
Joe Perchesf30d7502012-01-04 19:40:41 -0800715 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
716 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600717 udelay(50);
718 }
719
720 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
721
722 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
723 udelay(2);
724
Chaoming_Lif73b2792011-04-25 12:53:50 -0500725 if (rtlpcipriv->bt_coexist.bt_coexistence) {
726 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
727 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
728 }
729
Larry Finger0c817332010-12-08 11:12:31 -0600730 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
731
Joe Perches23677ce2012-02-09 11:17:23 +0000732 if (!_rtl92ce_llt_table_init(hw))
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700733 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600734
735 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
736 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
737
738 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
739
740 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
741 wordtmp &= 0xf;
742 wordtmp |= 0xF771;
743 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
744
745 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
746 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
747 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
748
749 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
750
751 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
752 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
753 DMA_BIT_MASK(32));
754 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
755 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
756 DMA_BIT_MASK(32));
757 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
758 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
759 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
760 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
761 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
762 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
763 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
764 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
765 rtl_write_dword(rtlpriv, REG_HQ_DESA,
766 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
767 DMA_BIT_MASK(32));
768 rtl_write_dword(rtlpriv, REG_RX_DESA,
769 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
770 DMA_BIT_MASK(32));
771
772 if (IS_92C_SERIAL(rtlhal->version))
773 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
774 else
775 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
776
777 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
778
779 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
780 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
781 do {
782 retry++;
783 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
784 } while ((retry < 200) && (bytetmp & BIT(7)));
785
786 _rtl92ce_gen_refresh_led_state(hw);
787
788 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
789
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700790 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600791}
792
793static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
794{
795 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
796 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500797 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600798 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500799 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600800
801 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600802 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
803
804 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
805
806 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
807
808 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
809
810 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
811
812 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
813
814 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
815
816 rtl_write_word(rtlpriv, REG_RL, 0x0707);
817
818 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
819
820 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
821
822 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
823 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
824 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
825 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
826
Chaoming_Lif73b2792011-04-25 12:53:50 -0500827 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
828 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
829 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
830 else
831 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600832
833 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
834
835 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
836
837 rtlpci->reg_bcn_ctrl_val = 0x1f;
838 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
839
840 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
841
842 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
843
844 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
845 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
846
Chaoming_Lif73b2792011-04-25 12:53:50 -0500847 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
848 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
849 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
850 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
851 } else {
852 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
853 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
854 }
Larry Finger0c817332010-12-08 11:12:31 -0600855
Chaoming_Lif73b2792011-04-25 12:53:50 -0500856 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
857 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
858 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
859 else
860 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600861
862 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
863
864 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
865 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
866
867 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
868
869 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
870
871 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
872 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
873
874}
875
876static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
877{
878 struct rtl_priv *rtlpriv = rtl_priv(hw);
879 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
880
881 rtl_write_byte(rtlpriv, 0x34b, 0x93);
882 rtl_write_word(rtlpriv, 0x350, 0x870c);
883 rtl_write_byte(rtlpriv, 0x352, 0x1);
884
Larry Finger7ea47242011-02-19 16:28:57 -0600885 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600886 rtl_write_byte(rtlpriv, 0x349, 0x1b);
887 else
888 rtl_write_byte(rtlpriv, 0x349, 0x03);
889
890 rtl_write_word(rtlpriv, 0x350, 0x2718);
891 rtl_write_byte(rtlpriv, 0x352, 0x1);
892}
893
894void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
895{
896 struct rtl_priv *rtlpriv = rtl_priv(hw);
897 u8 sec_reg_value;
898
899 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800900 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
901 rtlpriv->sec.pairwise_enc_algorithm,
902 rtlpriv->sec.group_enc_algorithm);
Larry Finger0c817332010-12-08 11:12:31 -0600903
904 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800905 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
906 "not open hw encryption\n");
Larry Finger0c817332010-12-08 11:12:31 -0600907 return;
908 }
909
910 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
911
912 if (rtlpriv->sec.use_defaultkey) {
913 sec_reg_value |= SCR_TxUseDK;
914 sec_reg_value |= SCR_RxUseDK;
915 }
916
917 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
918
919 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
920
921 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800922 "The SECR-value %x\n", sec_reg_value);
Larry Finger0c817332010-12-08 11:12:31 -0600923
924 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
925
926}
927
928int rtl92ce_hw_init(struct ieee80211_hw *hw)
929{
930 struct rtl_priv *rtlpriv = rtl_priv(hw);
931 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
932 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
933 struct rtl_phy *rtlphy = &(rtlpriv->phy);
934 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
935 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600936 bool rtstatus = true;
937 bool is92c;
938 int err;
939 u8 tmp_u1b;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500940 unsigned long flags;
Larry Finger0c817332010-12-08 11:12:31 -0600941
942 rtlpci->being_init_adapter = true;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500943
944 /* Since this function can take a very long time (up to 350 ms)
945 * and can be called with irqs disabled, reenable the irqs
946 * to let the other devices continue being serviced.
947 *
948 * It is safe doing so since our own interrupts will only be enabled
949 * in a subsequent step.
950 */
951 local_save_flags(flags);
952 local_irq_enable();
953
Larry Finger0c817332010-12-08 11:12:31 -0600954 rtlpriv->intf_ops->disable_aspm(hw);
955 rtstatus = _rtl92ce_init_mac(hw);
Joe Perches23677ce2012-02-09 11:17:23 +0000956 if (!rtstatus) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800957 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600958 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500959 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600960 }
961
962 err = rtl92c_download_fw(hw);
963 if (err) {
964 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800965 "Failed to download FW. Init HW without FW now..\n");
Larry Finger0c817332010-12-08 11:12:31 -0600966 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500967 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600968 }
969
970 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500971 rtl92c_phy_mac_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500972 /* because last function modify RCR, so we update
973 * rcr var here, or TP will unstable for receive_config
974 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
975 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
976 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
977 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
978 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500979 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600980 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
981 rtl92c_phy_rf_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500982 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
983 !IS_92C_SERIAL(rtlhal->version)) {
984 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
985 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
986 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
987 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
988 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
989 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
990 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
991 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
992 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
993 }
Larry Finger0c817332010-12-08 11:12:31 -0600994 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
995 RF_CHNLBW, RFREG_OFFSET_MASK);
996 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
997 RF_CHNLBW, RFREG_OFFSET_MASK);
998 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
999 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1000 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
1001 _rtl92ce_hw_configure(hw);
1002 rtl_cam_reset_all_entry(hw);
1003 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001004
Larry Finger0c817332010-12-08 11:12:31 -06001005 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001006
Larry Finger0c817332010-12-08 11:12:31 -06001007 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1008 _rtl92ce_enable_aspm_back_door(hw);
1009 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001010
1011 rtl8192ce_bt_hw_init(hw);
1012
Larry Finger0c817332010-12-08 11:12:31 -06001013 if (ppsc->rfpwr_state == ERFON) {
1014 rtl92c_phy_set_rfpath_switch(hw, 1);
Larry Finger0bd899e2012-10-25 13:46:30 -05001015 if (rtlphy->iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -06001016 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001017 } else {
Larry Finger0c817332010-12-08 11:12:31 -06001018 rtl92c_phy_iq_calibrate(hw, false);
Larry Finger0bd899e2012-10-25 13:46:30 -05001019 rtlphy->iqk_initialized = true;
Larry Finger0c817332010-12-08 11:12:31 -06001020 }
1021
1022 rtl92c_dm_check_txpower_tracking(hw);
1023 rtl92c_phy_lc_calibrate(hw);
1024 }
1025
1026 is92c = IS_92C_SERIAL(rtlhal->version);
1027 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1028 if (!(tmp_u1b & BIT(0))) {
1029 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001030 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
Larry Finger0c817332010-12-08 11:12:31 -06001031 }
1032
1033 if (!(tmp_u1b & BIT(1)) && is92c) {
1034 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001035 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
Larry Finger0c817332010-12-08 11:12:31 -06001036 }
1037
1038 if (!(tmp_u1b & BIT(4))) {
1039 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1040 tmp_u1b &= 0x0F;
1041 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1042 udelay(10);
1043 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
Joe Perchesf30d7502012-01-04 19:40:41 -08001044 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
Larry Finger0c817332010-12-08 11:12:31 -06001045 }
1046 rtl92c_dm_init(hw);
Olivier Langloisf78bccd2014-02-01 01:11:09 -05001047exit:
1048 local_irq_restore(flags);
Larry Finger0c817332010-12-08 11:12:31 -06001049 rtlpci->being_init_adapter = false;
1050 return err;
1051}
1052
1053static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
1054{
1055 struct rtl_priv *rtlpriv = rtl_priv(hw);
1056 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1057 enum version_8192c version = VERSION_UNKNOWN;
1058 u32 value32;
Joe Perches07839b12012-01-06 11:31:43 -08001059 const char *versionid;
Larry Finger0c817332010-12-08 11:12:31 -06001060
1061 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1062 if (value32 & TRP_VAUX_EN) {
1063 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1064 VERSION_A_CHIP_88C;
1065 } else {
Larry Finger022e1d02012-09-11 11:11:13 -05001066 version = (enum version_8192c) (CHIP_VER_B |
1067 ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
1068 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1069 if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
1070 CHIP_VER_RTL_MASK)) {
1071 version = (enum version_8192c)(version |
1072 ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
1073 ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
1074 CHIP_VENDOR_UMC));
1075 }
Larry Finger0bd899e2012-10-25 13:46:30 -05001076 if (IS_92C_SERIAL(version)) {
1077 value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
1078 version = (enum version_8192c)(version |
1079 ((CHIP_BONDING_IDENTIFIER(value32)
1080 == CHIP_BONDING_92C_1T2R) ?
1081 RF_TYPE_1T2R : 0));
1082 }
Larry Finger0c817332010-12-08 11:12:31 -06001083 }
1084
1085 switch (version) {
1086 case VERSION_B_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001087 versionid = "B_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001088 break;
1089 case VERSION_B_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001090 versionid = "B_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001091 break;
1092 case VERSION_A_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001093 versionid = "A_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001094 break;
1095 case VERSION_A_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001096 versionid = "A_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001097 break;
Larry Finger0bd899e2012-10-25 13:46:30 -05001098 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
1099 versionid = "A_CUT_92C_1T2R";
1100 break;
1101 case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
1102 versionid = "A_CUT_92C";
1103 break;
1104 case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
1105 versionid = "A_CUT_88C";
1106 break;
1107 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
1108 versionid = "B_CUT_92C_1T2R";
1109 break;
1110 case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
1111 versionid = "B_CUT_92C";
1112 break;
1113 case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
1114 versionid = "B_CUT_88C";
1115 break;
Larry Finger0c817332010-12-08 11:12:31 -06001116 default:
Joe Perches07839b12012-01-06 11:31:43 -08001117 versionid = "Unknown. Bug?";
Larry Finger0c817332010-12-08 11:12:31 -06001118 break;
1119 }
1120
Larry Finger0bd899e2012-10-25 13:46:30 -05001121 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perches07839b12012-01-06 11:31:43 -08001122 "Chip Version ID: %s\n", versionid);
1123
Larry Finger0c817332010-12-08 11:12:31 -06001124 switch (version & 0x3) {
1125 case CHIP_88C:
1126 rtlphy->rf_type = RF_1T1R;
1127 break;
1128 case CHIP_92C:
1129 rtlphy->rf_type = RF_2T2R;
1130 break;
1131 case CHIP_92C_1T2R:
1132 rtlphy->rf_type = RF_1T2R;
1133 break;
1134 default:
1135 rtlphy->rf_type = RF_1T1R;
1136 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001137 "ERROR RF_Type is set!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001138 break;
1139 }
1140
Joe Perchesf30d7502012-01-04 19:40:41 -08001141 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1142 rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
Larry Finger0c817332010-12-08 11:12:31 -06001143
1144 return version;
1145}
1146
1147static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1148 enum nl80211_iftype type)
1149{
1150 struct rtl_priv *rtlpriv = rtl_priv(hw);
1151 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1152 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1153 bt_msr &= 0xfc;
1154
1155 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1156 type == NL80211_IFTYPE_STATION) {
1157 _rtl92ce_stop_tx_beacon(hw);
1158 _rtl92ce_enable_bcn_sub_func(hw);
Larry Finger3a16b412013-03-24 22:06:40 -05001159 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP ||
1160 type == NL80211_IFTYPE_MESH_POINT) {
Larry Finger0c817332010-12-08 11:12:31 -06001161 _rtl92ce_resume_tx_beacon(hw);
1162 _rtl92ce_disable_bcn_sub_func(hw);
1163 } else {
1164 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001165 "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1166 type);
Larry Finger0c817332010-12-08 11:12:31 -06001167 }
1168
1169 switch (type) {
1170 case NL80211_IFTYPE_UNSPECIFIED:
1171 bt_msr |= MSR_NOLINK;
1172 ledaction = LED_CTL_LINK;
1173 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001174 "Set Network type to NO LINK!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001175 break;
1176 case NL80211_IFTYPE_ADHOC:
1177 bt_msr |= MSR_ADHOC;
1178 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001179 "Set Network type to Ad Hoc!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001180 break;
1181 case NL80211_IFTYPE_STATION:
1182 bt_msr |= MSR_INFRA;
1183 ledaction = LED_CTL_LINK;
1184 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001185 "Set Network type to STA!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001186 break;
1187 case NL80211_IFTYPE_AP:
1188 bt_msr |= MSR_AP;
1189 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001190 "Set Network type to AP!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001191 break;
Larry Finger3a16b412013-03-24 22:06:40 -05001192 case NL80211_IFTYPE_MESH_POINT:
1193 bt_msr |= MSR_ADHOC;
1194 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1195 "Set Network type to Mesh Point!\n");
1196 break;
Larry Finger0c817332010-12-08 11:12:31 -06001197 default:
1198 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001199 "Network type %d not supported!\n", type);
Larry Finger0c817332010-12-08 11:12:31 -06001200 return 1;
1201 break;
1202
1203 }
1204
1205 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1206 rtlpriv->cfg->ops->led_control(hw, ledaction);
1207 if ((bt_msr & 0xfc) == MSR_AP)
1208 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1209 else
1210 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1211 return 0;
1212}
1213
Chaoming_Lif73b2792011-04-25 12:53:50 -05001214void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001215{
1216 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001217 u32 reg_rcr;
Larry Finger0c817332010-12-08 11:12:31 -06001218
Chaoming_Lif73b2792011-04-25 12:53:50 -05001219 if (rtlpriv->psc.rfpwr_state != ERFON)
1220 return;
Larry Finger0c817332010-12-08 11:12:31 -06001221
Peter Wue51048c2014-02-14 19:03:44 +01001222 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1223
Mike McCormacke10542c2011-06-20 10:47:51 +09001224 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001225 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1226 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1227 (u8 *) (&reg_rcr));
1228 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Joe Perches23677ce2012-02-09 11:17:23 +00001229 } else if (!check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001230 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1231 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1232 rtlpriv->cfg->ops->set_hw_reg(hw,
1233 HW_VAR_RCR, (u8 *) (&reg_rcr));
1234 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001235
Larry Finger0c817332010-12-08 11:12:31 -06001236}
1237
1238int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1239{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001240 struct rtl_priv *rtlpriv = rtl_priv(hw);
1241
Larry Finger0c817332010-12-08 11:12:31 -06001242 if (_rtl92ce_set_media_status(hw, type))
1243 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001244
1245 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
Larry Finger3a16b412013-03-24 22:06:40 -05001246 if (type != NL80211_IFTYPE_AP &&
1247 type != NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001248 rtl92ce_set_check_bssid(hw, true);
1249 } else {
1250 rtl92ce_set_check_bssid(hw, false);
1251 }
1252
Larry Finger0c817332010-12-08 11:12:31 -06001253 return 0;
1254}
1255
Chaoming_Lif73b2792011-04-25 12:53:50 -05001256/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001257void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1258{
1259 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001260 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001261 switch (aci) {
1262 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001263 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001264 break;
1265 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001266 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001267 break;
1268 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001269 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001270 break;
1271 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001272 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001273 break;
1274 default:
Joe Perches9d833ed2012-01-04 19:40:43 -08001275 RT_ASSERT(false, "invalid aci: %d !\n", aci);
Larry Finger0c817332010-12-08 11:12:31 -06001276 break;
1277 }
1278}
1279
1280void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1281{
1282 struct rtl_priv *rtlpriv = rtl_priv(hw);
1283 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1284
1285 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1286 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
Larry Finger0c817332010-12-08 11:12:31 -06001287}
1288
1289void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1290{
1291 struct rtl_priv *rtlpriv = rtl_priv(hw);
1292 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1293
1294 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1295 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
Mike McCormack2e691672011-05-31 08:48:23 +09001296 synchronize_irq(rtlpci->pdev->irq);
Larry Finger0c817332010-12-08 11:12:31 -06001297}
1298
1299static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1300{
1301 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001302 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001303 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Larry Finger0c817332010-12-08 11:12:31 -06001304 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001305 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001306
1307 rtlpriv->intf_ops->enable_aspm(hw);
1308 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1309 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1310 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1311 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1312 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1313 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001314 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
Larry Finger0c817332010-12-08 11:12:31 -06001315 rtl92c_firmware_selfreset(hw);
1316 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1317 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1318 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1319 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001320 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1321 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1322 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1323 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1324 (u1b_tmp << 8));
1325 } else {
1326 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1327 (u1b_tmp << 8));
1328 }
Larry Finger0c817332010-12-08 11:12:31 -06001329 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1330 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1331 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
Larry Finger0bd899e2012-10-25 13:46:30 -05001332 if (!IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version))
1333 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001334 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1335 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1336 u4b_tmp |= 0x03824800;
1337 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1338 } else {
1339 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1340 }
1341
Larry Finger0c817332010-12-08 11:12:31 -06001342 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1343 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1344}
1345
1346void rtl92ce_card_disable(struct ieee80211_hw *hw)
1347{
1348 struct rtl_priv *rtlpriv = rtl_priv(hw);
1349 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1350 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1351 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1352 enum nl80211_iftype opmode;
1353
1354 mac->link_state = MAC80211_NOLINK;
1355 opmode = NL80211_IFTYPE_UNSPECIFIED;
1356 _rtl92ce_set_media_status(hw, opmode);
1357 if (rtlpci->driver_is_goingto_unload ||
1358 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1359 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1360 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1361 _rtl92ce_poweroff_adapter(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001362
1363 /* after power off we should do iqk again */
1364 rtlpriv->phy.iqk_initialized = false;
Larry Finger0c817332010-12-08 11:12:31 -06001365}
1366
1367void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1368 u32 *p_inta, u32 *p_intb)
1369{
1370 struct rtl_priv *rtlpriv = rtl_priv(hw);
1371 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1372
1373 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1374 rtl_write_dword(rtlpriv, ISR, *p_inta);
1375
1376 /*
1377 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1378 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1379 */
1380}
1381
1382void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1383{
1384
1385 struct rtl_priv *rtlpriv = rtl_priv(hw);
1386 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1387 u16 bcn_interval, atim_window;
1388
1389 bcn_interval = mac->beacon_interval;
1390 atim_window = 2; /*FIX MERGE */
1391 rtl92ce_disable_interrupt(hw);
1392 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1393 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1394 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1395 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1396 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1397 rtl_write_byte(rtlpriv, 0x606, 0x30);
1398 rtl92ce_enable_interrupt(hw);
1399}
1400
1401void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1402{
1403 struct rtl_priv *rtlpriv = rtl_priv(hw);
1404 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1405 u16 bcn_interval = mac->beacon_interval;
1406
1407 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001408 "beacon_interval:%d\n", bcn_interval);
Larry Finger0c817332010-12-08 11:12:31 -06001409 rtl92ce_disable_interrupt(hw);
1410 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1411 rtl92ce_enable_interrupt(hw);
1412}
1413
1414void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1415 u32 add_msr, u32 rm_msr)
1416{
1417 struct rtl_priv *rtlpriv = rtl_priv(hw);
1418 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1419
Joe Perchesf30d7502012-01-04 19:40:41 -08001420 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1421 add_msr, rm_msr);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001422
Larry Finger0c817332010-12-08 11:12:31 -06001423 if (add_msr)
1424 rtlpci->irq_mask[0] |= add_msr;
1425 if (rm_msr)
1426 rtlpci->irq_mask[0] &= (~rm_msr);
1427 rtl92ce_disable_interrupt(hw);
1428 rtl92ce_enable_interrupt(hw);
1429}
1430
Larry Finger0c817332010-12-08 11:12:31 -06001431static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1432 bool autoload_fail,
1433 u8 *hwinfo)
1434{
1435 struct rtl_priv *rtlpriv = rtl_priv(hw);
1436 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1437 u8 rf_path, index, tempval;
1438 u16 i;
1439
1440 for (rf_path = 0; rf_path < 2; rf_path++) {
1441 for (i = 0; i < 3; i++) {
1442 if (!autoload_fail) {
1443 rtlefuse->
1444 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1445 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1446 rtlefuse->
1447 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1448 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1449 i];
1450 } else {
1451 rtlefuse->
1452 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1453 EEPROM_DEFAULT_TXPOWERLEVEL;
1454 rtlefuse->
1455 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1456 EEPROM_DEFAULT_TXPOWERLEVEL;
1457 }
1458 }
1459 }
1460
1461 for (i = 0; i < 3; i++) {
1462 if (!autoload_fail)
1463 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1464 else
1465 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001466 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001467 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001468 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001469 ((tempval & 0xf0) >> 4);
1470 }
1471
1472 for (rf_path = 0; rf_path < 2; rf_path++)
1473 for (i = 0; i < 3; i++)
1474 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001475 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1476 rf_path, i,
1477 rtlefuse->
1478 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001479 for (rf_path = 0; rf_path < 2; rf_path++)
1480 for (i = 0; i < 3; i++)
1481 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001482 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1483 rf_path, i,
1484 rtlefuse->
1485 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001486 for (rf_path = 0; rf_path < 2; rf_path++)
1487 for (i = 0; i < 3; i++)
1488 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001489 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1490 rf_path, i,
1491 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001492 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001493
1494 for (rf_path = 0; rf_path < 2; rf_path++) {
1495 for (i = 0; i < 14; i++) {
1496 index = _rtl92c_get_chnl_group((u8) i);
1497
1498 rtlefuse->txpwrlevel_cck[rf_path][i] =
1499 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1500 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1501 rtlefuse->
1502 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1503
1504 if ((rtlefuse->
1505 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1506 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001507 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Larry Finger0c817332010-12-08 11:12:31 -06001508 > 0) {
1509 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1510 rtlefuse->
1511 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1512 [index] -
1513 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001514 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Larry Finger0c817332010-12-08 11:12:31 -06001515 [index];
1516 } else {
1517 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1518 }
1519 }
1520
1521 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001522 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001523 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1524 rf_path, i,
1525 rtlefuse->txpwrlevel_cck[rf_path][i],
1526 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1527 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001528 }
1529 }
1530
1531 for (i = 0; i < 3; i++) {
1532 if (!autoload_fail) {
1533 rtlefuse->eeprom_pwrlimit_ht40[i] =
1534 hwinfo[EEPROM_TXPWR_GROUP + i];
1535 rtlefuse->eeprom_pwrlimit_ht20[i] =
1536 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1537 } else {
1538 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1539 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1540 }
1541 }
1542
1543 for (rf_path = 0; rf_path < 2; rf_path++) {
1544 for (i = 0; i < 14; i++) {
1545 index = _rtl92c_get_chnl_group((u8) i);
1546
1547 if (rf_path == RF90_PATH_A) {
1548 rtlefuse->pwrgroup_ht20[rf_path][i] =
1549 (rtlefuse->eeprom_pwrlimit_ht20[index]
1550 & 0xf);
1551 rtlefuse->pwrgroup_ht40[rf_path][i] =
1552 (rtlefuse->eeprom_pwrlimit_ht40[index]
1553 & 0xf);
1554 } else if (rf_path == RF90_PATH_B) {
1555 rtlefuse->pwrgroup_ht20[rf_path][i] =
1556 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1557 & 0xf0) >> 4);
1558 rtlefuse->pwrgroup_ht40[rf_path][i] =
1559 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1560 & 0xf0) >> 4);
1561 }
1562
Larry Fingere6deaf82013-03-24 22:06:55 -05001563 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001564 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1565 rf_path, i,
1566 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001567 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001568 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1569 rf_path, i,
1570 rtlefuse->pwrgroup_ht40[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001571 }
1572 }
1573
1574 for (i = 0; i < 14; i++) {
1575 index = _rtl92c_get_chnl_group((u8) i);
1576
1577 if (!autoload_fail)
1578 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1579 else
1580 tempval = EEPROM_DEFAULT_HT20_DIFF;
1581
1582 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1583 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1584 ((tempval >> 4) & 0xF);
1585
1586 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1587 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1588
1589 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1590 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1591
1592 index = _rtl92c_get_chnl_group((u8) i);
1593
1594 if (!autoload_fail)
1595 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1596 else
1597 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1598
1599 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1600 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1601 ((tempval >> 4) & 0xF);
1602 }
1603
1604 rtlefuse->legacy_ht_txpowerdiff =
1605 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1606
1607 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001608 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001609 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1610 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001611 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001612 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001613 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1614 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001615 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001616 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001617 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1618 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001619 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001620 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001621 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1622 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001623
1624 if (!autoload_fail)
1625 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1626 else
1627 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001628 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001629 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Larry Finger0c817332010-12-08 11:12:31 -06001630
1631 if (!autoload_fail) {
1632 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1633 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1634 } else {
1635 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1636 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1637 }
Larry Fingere6deaf82013-03-24 22:06:55 -05001638 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
Joe Perches4c488692012-01-04 19:40:42 -08001639 rtlefuse->eeprom_tssi[RF90_PATH_A],
1640 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Finger0c817332010-12-08 11:12:31 -06001641
1642 if (!autoload_fail)
1643 tempval = hwinfo[EEPROM_THERMAL_METER];
1644 else
1645 tempval = EEPROM_DEFAULT_THERMALMETER;
1646 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1647
1648 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001649 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001650
1651 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001652 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001653 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Larry Finger0c817332010-12-08 11:12:31 -06001654}
1655
1656static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1657{
1658 struct rtl_priv *rtlpriv = rtl_priv(hw);
1659 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1660 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1661 u16 i, usvalue;
1662 u8 hwinfo[HWSET_MAX_SIZE];
1663 u16 eeprom_id;
1664
1665 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1666 rtl_efuse_shadow_map_update(hw);
1667
1668 memcpy((void *)hwinfo,
1669 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1670 HWSET_MAX_SIZE);
1671 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1672 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001673 "RTL819X Not boot from eeprom, check it !!");
Larry Finger0c817332010-12-08 11:12:31 -06001674 }
1675
Joe Perchesaf086872012-01-04 19:40:40 -08001676 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
Larry Finger0c817332010-12-08 11:12:31 -06001677 hwinfo, HWSET_MAX_SIZE);
1678
1679 eeprom_id = *((u16 *)&hwinfo[0]);
1680 if (eeprom_id != RTL8190_EEPROM_ID) {
1681 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001682 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Larry Finger0c817332010-12-08 11:12:31 -06001683 rtlefuse->autoload_failflag = true;
1684 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001685 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001686 rtlefuse->autoload_failflag = false;
1687 }
1688
Mike McCormacke10542c2011-06-20 10:47:51 +09001689 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001690 return;
1691
Larry Finger3a16b412013-03-24 22:06:40 -05001692 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1693 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1694 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1695 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1696 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1697 "EEPROMId = 0x%4x\n", eeprom_id);
1698 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1699 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1700 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1701 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1702 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1703 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1704 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1705 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1706
Larry Finger0c817332010-12-08 11:12:31 -06001707 for (i = 0; i < 6; i += 2) {
1708 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1709 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1710 }
1711
Joe Perchesf30d7502012-01-04 19:40:41 -08001712 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
Larry Finger0c817332010-12-08 11:12:31 -06001713
1714 _rtl92ce_read_txpower_info_from_hwpg(hw,
1715 rtlefuse->autoload_failflag,
1716 hwinfo);
1717
Chaoming_Lif73b2792011-04-25 12:53:50 -05001718 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1719 rtlefuse->autoload_failflag,
1720 hwinfo);
1721
Joe Perches2c208892012-06-04 12:44:17 +00001722 rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
Larry Finger0c817332010-12-08 11:12:31 -06001723 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001724 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +00001725 rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
Larry Finger0c817332010-12-08 11:12:31 -06001726
1727 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001728 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
Larry Finger0c817332010-12-08 11:12:31 -06001729
Chaoming_Lif73b2792011-04-25 12:53:50 -05001730 /* set channel paln to world wide 13 */
1731 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1732
Larry Finger0c817332010-12-08 11:12:31 -06001733 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1734 switch (rtlefuse->eeprom_oemid) {
1735 case EEPROM_CID_DEFAULT:
1736 if (rtlefuse->eeprom_did == 0x8176) {
1737 if ((rtlefuse->eeprom_svid == 0x103C &&
1738 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001739 rtlhal->oem_id = RT_CID_819X_HP;
Larry Finger0c817332010-12-08 11:12:31 -06001740 else
1741 rtlhal->oem_id = RT_CID_DEFAULT;
1742 } else {
1743 rtlhal->oem_id = RT_CID_DEFAULT;
1744 }
1745 break;
1746 case EEPROM_CID_TOSHIBA:
1747 rtlhal->oem_id = RT_CID_TOSHIBA;
1748 break;
1749 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001750 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Finger0c817332010-12-08 11:12:31 -06001751 break;
1752 case EEPROM_CID_WHQL:
1753 default:
1754 rtlhal->oem_id = RT_CID_DEFAULT;
1755 break;
1756
1757 }
1758 }
1759
1760}
1761
1762static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1763{
1764 struct rtl_priv *rtlpriv = rtl_priv(hw);
1765 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1766 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1767
1768 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -06001769 case RT_CID_819X_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001770 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001771 break;
Larry Finger2cddad32014-02-28 15:16:46 -06001772 case RT_CID_819X_LENOVO:
Larry Finger0c817332010-12-08 11:12:31 -06001773 case RT_CID_DEFAULT:
1774 case RT_CID_TOSHIBA:
1775 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -06001776 case RT_CID_819X_ACER:
Larry Finger0c817332010-12-08 11:12:31 -06001777 case RT_CID_WHQL:
1778 default:
1779 break;
1780 }
1781 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001782 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
Larry Finger0c817332010-12-08 11:12:31 -06001783}
1784
1785void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1786{
1787 struct rtl_priv *rtlpriv = rtl_priv(hw);
1788 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1789 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1790 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1791 u8 tmp_u1b;
1792
1793 rtlhal->version = _rtl92ce_read_chip_version(hw);
1794 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001795 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001796 else
Larry Finger7ea47242011-02-19 16:28:57 -06001797 rtlpriv->dm.rfpath_rxenable[0] =
1798 rtlpriv->dm.rfpath_rxenable[1] = true;
Joe Perchesf30d7502012-01-04 19:40:41 -08001799 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1800 rtlhal->version);
Larry Finger0c817332010-12-08 11:12:31 -06001801 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1802 if (tmp_u1b & BIT(4)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001803 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
Larry Finger0c817332010-12-08 11:12:31 -06001804 rtlefuse->epromtype = EEPROM_93C46;
1805 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001806 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
Larry Finger0c817332010-12-08 11:12:31 -06001807 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1808 }
1809 if (tmp_u1b & BIT(5)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001810 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001811 rtlefuse->autoload_failflag = false;
1812 _rtl92ce_read_adapter_info(hw);
1813 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001814 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001815 }
Larry Finger0c817332010-12-08 11:12:31 -06001816 _rtl92ce_hal_customized_behavior(hw);
1817}
1818
Chaoming_Lif73b2792011-04-25 12:53:50 -05001819static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1820 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001821{
1822 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001823 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001824 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1825 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001826 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1827 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001828 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001829 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001830 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001831 u16 shortgi_rate;
1832 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001833 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001834 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1835 1 : 0;
1836 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1837 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001838 enum wireless_mode wirelessmode = mac->mode;
1839
Chaoming_Lif73b2792011-04-25 12:53:50 -05001840 if (rtlhal->current_bandtype == BAND_ON_5G)
1841 ratr_value = sta->supp_rates[1] << 4;
1842 else
1843 ratr_value = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001844 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1845 ratr_value = 0xfff;
1846
Chaoming_Lif73b2792011-04-25 12:53:50 -05001847 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1848 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001849 switch (wirelessmode) {
1850 case WIRELESS_MODE_B:
1851 if (ratr_value & 0x0000000c)
1852 ratr_value &= 0x0000000d;
1853 else
1854 ratr_value &= 0x0000000f;
1855 break;
1856 case WIRELESS_MODE_G:
1857 ratr_value &= 0x00000FF5;
1858 break;
1859 case WIRELESS_MODE_N_24G:
1860 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001861 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001862 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001863 ratr_value &= 0x0007F005;
1864 } else {
1865 u32 ratr_mask;
1866
1867 if (get_rf_type(rtlphy) == RF_1T2R ||
1868 get_rf_type(rtlphy) == RF_1T1R)
1869 ratr_mask = 0x000ff005;
1870 else
1871 ratr_mask = 0x0f0ff005;
1872
1873 ratr_value &= ratr_mask;
1874 }
1875 break;
1876 default:
1877 if (rtlphy->rf_type == RF_1T2R)
1878 ratr_value &= 0x000ff0ff;
1879 else
1880 ratr_value &= 0x0f0ff0ff;
1881
1882 break;
1883 }
1884
Chaoming_Lif73b2792011-04-25 12:53:50 -05001885 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1886 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1887 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1888 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1889 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1890 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1891 ratr_value &= 0x0fffcfc0;
1892 else
1893 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001894
Chaoming_Lif73b2792011-04-25 12:53:50 -05001895 if (nmode && ((curtxbw_40mhz &&
1896 curshortgi_40mhz) || (!curtxbw_40mhz &&
1897 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001898
1899 ratr_value |= 0x10000000;
1900 tmp_ratr_value = (ratr_value >> 12);
1901
1902 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1903 if ((1 << shortgi_rate) & tmp_ratr_value)
1904 break;
1905 }
1906
1907 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1908 (shortgi_rate << 4) | (shortgi_rate);
1909 }
1910
1911 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1912
Joe Perchesf30d7502012-01-04 19:40:41 -08001913 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1914 rtl_read_dword(rtlpriv, REG_ARFR0));
Larry Finger0c817332010-12-08 11:12:31 -06001915}
1916
Chaoming_Lif73b2792011-04-25 12:53:50 -05001917static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1918 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001919{
1920 struct rtl_priv *rtlpriv = rtl_priv(hw);
1921 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1922 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001923 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1924 struct rtl_sta_info *sta_entry = NULL;
1925 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001926 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001927 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1928 u8 curshortgi_40mhz = curtxbw_40mhz &&
1929 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
Chaoming_Lif73b2792011-04-25 12:53:50 -05001930 1 : 0;
1931 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1932 1 : 0;
1933 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001934 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001935 u8 rate_mask[5];
1936 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001937 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001938
Chaoming_Lif73b2792011-04-25 12:53:50 -05001939 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1940 wirelessmode = sta_entry->wireless_mode;
Larry Finger3a16b412013-03-24 22:06:40 -05001941 if (mac->opmode == NL80211_IFTYPE_STATION ||
1942 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001943 curtxbw_40mhz = mac->bw_40;
1944 else if (mac->opmode == NL80211_IFTYPE_AP ||
1945 mac->opmode == NL80211_IFTYPE_ADHOC)
1946 macid = sta->aid + 1;
1947
1948 if (rtlhal->current_bandtype == BAND_ON_5G)
1949 ratr_bitmap = sta->supp_rates[1] << 4;
1950 else
1951 ratr_bitmap = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001952 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1953 ratr_bitmap = 0xfff;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001954 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1955 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001956 switch (wirelessmode) {
1957 case WIRELESS_MODE_B:
1958 ratr_index = RATR_INX_WIRELESS_B;
1959 if (ratr_bitmap & 0x0000000c)
1960 ratr_bitmap &= 0x0000000d;
1961 else
1962 ratr_bitmap &= 0x0000000f;
1963 break;
1964 case WIRELESS_MODE_G:
1965 ratr_index = RATR_INX_WIRELESS_GB;
1966
1967 if (rssi_level == 1)
1968 ratr_bitmap &= 0x00000f00;
1969 else if (rssi_level == 2)
1970 ratr_bitmap &= 0x00000ff0;
1971 else
1972 ratr_bitmap &= 0x00000ff5;
1973 break;
1974 case WIRELESS_MODE_A:
1975 ratr_index = RATR_INX_WIRELESS_A;
1976 ratr_bitmap &= 0x00000ff0;
1977 break;
1978 case WIRELESS_MODE_N_24G:
1979 case WIRELESS_MODE_N_5G:
1980 ratr_index = RATR_INX_WIRELESS_NGB;
1981
Chaoming_Lif73b2792011-04-25 12:53:50 -05001982 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001983 if (rssi_level == 1)
1984 ratr_bitmap &= 0x00070000;
1985 else if (rssi_level == 2)
1986 ratr_bitmap &= 0x0007f000;
1987 else
1988 ratr_bitmap &= 0x0007f005;
1989 } else {
1990 if (rtlphy->rf_type == RF_1T2R ||
1991 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001992 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001993 if (rssi_level == 1)
1994 ratr_bitmap &= 0x000f0000;
1995 else if (rssi_level == 2)
1996 ratr_bitmap &= 0x000ff000;
1997 else
1998 ratr_bitmap &= 0x000ff015;
1999 } else {
2000 if (rssi_level == 1)
2001 ratr_bitmap &= 0x000f0000;
2002 else if (rssi_level == 2)
2003 ratr_bitmap &= 0x000ff000;
2004 else
2005 ratr_bitmap &= 0x000ff005;
2006 }
2007 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06002008 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06002009 if (rssi_level == 1)
2010 ratr_bitmap &= 0x0f0f0000;
2011 else if (rssi_level == 2)
2012 ratr_bitmap &= 0x0f0ff000;
2013 else
2014 ratr_bitmap &= 0x0f0ff015;
2015 } else {
2016 if (rssi_level == 1)
2017 ratr_bitmap &= 0x0f0f0000;
2018 else if (rssi_level == 2)
2019 ratr_bitmap &= 0x0f0ff000;
2020 else
2021 ratr_bitmap &= 0x0f0ff005;
2022 }
2023 }
2024 }
2025
Larry Finger7ea47242011-02-19 16:28:57 -06002026 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2027 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06002028
2029 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06002030 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06002031 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06002032 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06002033 }
2034 break;
2035 default:
2036 ratr_index = RATR_INX_WIRELESS_NGB;
2037
2038 if (rtlphy->rf_type == RF_1T2R)
2039 ratr_bitmap &= 0x000ff0ff;
2040 else
2041 ratr_bitmap &= 0x0f0ff0ff;
2042 break;
2043 }
Larry Finger0bd899e2012-10-25 13:46:30 -05002044 sta_entry->ratr_index = ratr_index;
2045
Larry Finger0c817332010-12-08 11:12:31 -06002046 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002047 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger8e2c4062012-08-31 15:39:00 -05002048 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2049 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06002050 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002051 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002052 "Rate_index:%x, ratr_val:%x, %5phC\n",
2053 ratr_index, ratr_bitmap, rate_mask);
Larry Finger0c817332010-12-08 11:12:31 -06002054 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002055
2056 if (macid != 0)
2057 sta_entry->ratr_index = ratr_index;
2058}
2059
2060void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
2061 struct ieee80211_sta *sta, u8 rssi_level)
2062{
2063 struct rtl_priv *rtlpriv = rtl_priv(hw);
2064
2065 if (rtlpriv->dm.useramask)
2066 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
2067 else
2068 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06002069}
2070
2071void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
2072{
2073 struct rtl_priv *rtlpriv = rtl_priv(hw);
2074 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2075 u16 sifs_timer;
2076
2077 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002078 &mac->slot_time);
Larry Finger0c817332010-12-08 11:12:31 -06002079 if (!mac->ht_enable)
2080 sifs_timer = 0x0a0a;
2081 else
2082 sifs_timer = 0x1010;
2083 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2084}
2085
Chaoming_Lif73b2792011-04-25 12:53:50 -05002086bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06002087{
2088 struct rtl_priv *rtlpriv = rtl_priv(hw);
2089 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2090 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05002091 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06002092 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06002093 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06002094 unsigned long flag;
2095
Chaoming_Lif73b2792011-04-25 12:53:50 -05002096 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06002097 return false;
2098
Larry Finger7ea47242011-02-19 16:28:57 -06002099 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06002100 return false;
2101
2102 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2103 if (ppsc->rfchange_inprogress) {
2104 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2105 return false;
2106 } else {
2107 ppsc->rfchange_inprogress = true;
2108 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2109 }
2110
Larry Finger0c817332010-12-08 11:12:31 -06002111 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2112 REG_MAC_PINMUX_CFG)&~(BIT(3)));
2113
2114 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2115 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2116
Mike McCormacke10542c2011-06-20 10:47:51 +09002117 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06002118 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002119 "GPIOChangeRF - HW Radio ON, RF ON\n");
Larry Finger0c817332010-12-08 11:12:31 -06002120
2121 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06002122 ppsc->hwradiooff = false;
2123 actuallyset = true;
Joe Perches23677ce2012-02-09 11:17:23 +00002124 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Finger0c817332010-12-08 11:12:31 -06002125 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002126 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
Larry Finger0c817332010-12-08 11:12:31 -06002127
2128 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06002129 ppsc->hwradiooff = true;
2130 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002131 }
2132
Larry Finger7ea47242011-02-19 16:28:57 -06002133 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002134 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2135 ppsc->rfchange_inprogress = false;
2136 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2137 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002138 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2139 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2140
Larry Finger0c817332010-12-08 11:12:31 -06002141 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2142 ppsc->rfchange_inprogress = false;
2143 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2144 }
2145
2146 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002147 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002148
2149}
2150
2151void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2152 u8 *p_macaddr, bool is_group, u8 enc_algo,
2153 bool is_wepkey, bool clear_all)
2154{
2155 struct rtl_priv *rtlpriv = rtl_priv(hw);
2156 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2157 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2158 u8 *macaddr = p_macaddr;
2159 u32 entry_id = 0;
2160 bool is_pairwise = false;
2161
2162 static u8 cam_const_addr[4][6] = {
2163 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2164 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2165 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2166 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2167 };
2168 static u8 cam_const_broad[] = {
2169 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2170 };
2171
2172 if (clear_all) {
2173 u8 idx = 0;
2174 u8 cam_offset = 0;
2175 u8 clear_number = 5;
2176
Joe Perchesf30d7502012-01-04 19:40:41 -08002177 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
Larry Finger0c817332010-12-08 11:12:31 -06002178
2179 for (idx = 0; idx < clear_number; idx++) {
2180 rtl_cam_mark_invalid(hw, cam_offset + idx);
2181 rtl_cam_empty_entry(hw, cam_offset + idx);
2182
2183 if (idx < 5) {
2184 memset(rtlpriv->sec.key_buf[idx], 0,
2185 MAX_KEY_LEN);
2186 rtlpriv->sec.key_len[idx] = 0;
2187 }
2188 }
2189
2190 } else {
2191 switch (enc_algo) {
2192 case WEP40_ENCRYPTION:
2193 enc_algo = CAM_WEP40;
2194 break;
2195 case WEP104_ENCRYPTION:
2196 enc_algo = CAM_WEP104;
2197 break;
2198 case TKIP_ENCRYPTION:
2199 enc_algo = CAM_TKIP;
2200 break;
2201 case AESCCMP_ENCRYPTION:
2202 enc_algo = CAM_AES;
2203 break;
2204 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08002205 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2206 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -06002207 enc_algo = CAM_TKIP;
2208 break;
2209 }
2210
2211 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2212 macaddr = cam_const_addr[key_index];
2213 entry_id = key_index;
2214 } else {
2215 if (is_group) {
2216 macaddr = cam_const_broad;
2217 entry_id = key_index;
2218 } else {
Larry Finger3a16b412013-03-24 22:06:40 -05002219 if (mac->opmode == NL80211_IFTYPE_AP ||
2220 mac->opmode == NL80211_IFTYPE_MESH_POINT) {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002221 entry_id = rtl_cam_get_free_entry(hw,
2222 p_macaddr);
2223 if (entry_id >= TOTAL_CAM_ENTRY) {
2224 RT_TRACE(rtlpriv, COMP_SEC,
Joe Perchesf30d7502012-01-04 19:40:41 -08002225 DBG_EMERG,
2226 "Can not find free hw security cam entry\n");
Chaoming_Lif73b2792011-04-25 12:53:50 -05002227 return;
2228 }
2229 } else {
2230 entry_id = CAM_PAIRWISE_KEY_POSITION;
2231 }
2232
Larry Finger0c817332010-12-08 11:12:31 -06002233 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002234 is_pairwise = true;
2235 }
2236 }
2237
2238 if (rtlpriv->sec.key_len[key_index] == 0) {
2239 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002240 "delete one entry, entry_id is %d\n",
2241 entry_id);
Larry Finger3a16b412013-03-24 22:06:40 -05002242 if (mac->opmode == NL80211_IFTYPE_AP ||
2243 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002244 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002245 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2246 } else {
2247 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002248 "The insert KEY length is %d\n",
2249 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
Larry Finger0c817332010-12-08 11:12:31 -06002250 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002251 "The insert KEY is %x %x\n",
2252 rtlpriv->sec.key_buf[0][0],
2253 rtlpriv->sec.key_buf[0][1]);
Larry Finger0c817332010-12-08 11:12:31 -06002254
2255 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002256 "add one entry\n");
Larry Finger0c817332010-12-08 11:12:31 -06002257 if (is_pairwise) {
2258 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesaf086872012-01-04 19:40:40 -08002259 "Pairwise Key content",
Larry Finger0c817332010-12-08 11:12:31 -06002260 rtlpriv->sec.pairwise_key,
2261 rtlpriv->sec.
2262 key_len[PAIRWISE_KEYIDX]);
2263
2264 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002265 "set Pairwise key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002266
2267 rtl_cam_add_one_entry(hw, macaddr, key_index,
2268 entry_id, enc_algo,
2269 CAM_CONFIG_NO_USEDK,
2270 rtlpriv->sec.
2271 key_buf[key_index]);
2272 } else {
2273 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002274 "set group key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002275
2276 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2277 rtl_cam_add_one_entry(hw,
2278 rtlefuse->dev_addr,
2279 PAIRWISE_KEYIDX,
2280 CAM_PAIRWISE_KEY_POSITION,
2281 enc_algo,
2282 CAM_CONFIG_NO_USEDK,
2283 rtlpriv->sec.key_buf
2284 [entry_id]);
2285 }
2286
2287 rtl_cam_add_one_entry(hw, macaddr, key_index,
2288 entry_id, enc_algo,
2289 CAM_CONFIG_NO_USEDK,
2290 rtlpriv->sec.key_buf[entry_id]);
2291 }
2292
2293 }
2294 }
2295}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002296
Larry Fingerd3bb1422011-04-25 13:23:20 -05002297static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002298{
2299 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2300
2301 rtlpcipriv->bt_coexist.bt_coexistence =
2302 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2303 rtlpcipriv->bt_coexist.bt_ant_num =
2304 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2305 rtlpcipriv->bt_coexist.bt_coexist_type =
2306 rtlpcipriv->bt_coexist.eeprom_bt_type;
2307
2308 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2309 rtlpcipriv->bt_coexist.bt_ant_isolation =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002310 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002311 else
2312 rtlpcipriv->bt_coexist.bt_ant_isolation =
2313 rtlpcipriv->bt_coexist.reg_bt_iso;
2314
2315 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2316 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2317
2318 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2319
2320 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2321 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2322 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2323 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2324 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2325 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2326 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2327 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2328 else
2329 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2330
2331 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2332 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2333 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2334 }
2335}
2336
2337void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2338 bool auto_load_fail, u8 *hwinfo)
2339{
2340 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002341 u8 val;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002342
2343 if (!auto_load_fail) {
2344 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2345 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002346 val = hwinfo[RF_OPTION4];
2347 rtlpcipriv->bt_coexist.eeprom_bt_type = ((val & 0xe) >> 1);
2348 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (val & 0x1);
2349 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002350 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002351 ((val & 0x20) >> 5);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002352 } else {
2353 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2354 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2355 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002356 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002357 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2358 }
2359
2360 rtl8192ce_bt_var_init(hw);
2361}
2362
2363void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2364{
2365 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2366
2367 /* 0:Low, 1:High, 2:From Efuse. */
2368 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2369 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2370 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2371 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2372 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2373}
2374
2375
2376void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2377{
2378 struct rtl_priv *rtlpriv = rtl_priv(hw);
2379 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2380 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2381
2382 u8 u1_tmp;
2383
2384 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2385 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2386 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2387
2388 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2389 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2390
2391 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2392 BIT_OFFSET_LEN_MASK_32(0, 1);
2393 u1_tmp = u1_tmp |
2394 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2395 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2396 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2397 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2398 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2399
2400 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2401 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2402 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2403
2404 /* Config to 1T1R. */
2405 if (rtlphy->rf_type == RF_1T1R) {
2406 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2407 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2408 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2409
2410 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2411 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2412 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2413 }
2414 }
2415}
2416
2417void rtl92ce_suspend(struct ieee80211_hw *hw)
2418{
2419}
2420
2421void rtl92ce_resume(struct ieee80211_hw *hw)
2422{
2423}
Larry Finger3a16b412013-03-24 22:06:40 -05002424
2425/* Turn on AAP (RCR:bit 0) for promicuous mode. */
2426void rtl92ce_allow_all_destaddr(struct ieee80211_hw *hw,
2427 bool allow_all_da, bool write_into_reg)
2428{
2429 struct rtl_priv *rtlpriv = rtl_priv(hw);
2430 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2431
2432 if (allow_all_da) {/* Set BIT0 */
2433 rtlpci->receive_config |= RCR_AAP;
2434 } else {/* Clear BIT0 */
2435 rtlpci->receive_config &= ~RCR_AAP;
2436 }
2437
2438 if (write_into_reg)
2439 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2440
2441 RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2442 "receive_config=0x%08X, write_into_reg=%d\n",
2443 rtlpci->receive_config, write_into_reg);
2444}