blob: 5fd4c5febf6c931c8cd893e02f0296993bb10bbc [file] [log] [blame]
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001/*
2 * Driver for sunxi SD/MMC host controllers
3 * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd.
4 * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com>
5 * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch>
6 * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch>
7 * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 */
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/io.h>
18#include <linux/device.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
21#include <linux/err.h>
22
23#include <linux/clk.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020024#include <linux/gpio.h>
25#include <linux/platform_device.h>
26#include <linux/spinlock.h>
27#include <linux/scatterlist.h>
28#include <linux/dma-mapping.h>
29#include <linux/slab.h>
30#include <linux/reset.h>
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +080031#include <linux/regulator/consumer.h>
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +020032
33#include <linux/of_address.h>
34#include <linux/of_gpio.h>
35#include <linux/of_platform.h>
36
37#include <linux/mmc/host.h>
38#include <linux/mmc/sd.h>
39#include <linux/mmc/sdio.h>
40#include <linux/mmc/mmc.h>
41#include <linux/mmc/core.h>
42#include <linux/mmc/card.h>
43#include <linux/mmc/slot-gpio.h>
44
45/* register offset definitions */
46#define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */
47#define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */
48#define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */
49#define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */
50#define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */
51#define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */
52#define SDXC_REG_CMDR (0x18) /* SMC Command Register */
53#define SDXC_REG_CARG (0x1C) /* SMC Argument Register */
54#define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */
55#define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */
56#define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */
57#define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */
58#define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */
59#define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */
60#define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */
61#define SDXC_REG_STAS (0x3C) /* SMC Status Register */
62#define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */
63#define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */
64#define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */
65#define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */
66#define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */
67#define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */
68#define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */
69#define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */
70#define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */
71#define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */
72#define SDXC_REG_CHDA (0x90)
73#define SDXC_REG_CBDA (0x94)
74
75#define mmc_readl(host, reg) \
76 readl((host)->reg_base + SDXC_##reg)
77#define mmc_writel(host, reg, value) \
78 writel((value), (host)->reg_base + SDXC_##reg)
79
80/* global control register bits */
81#define SDXC_SOFT_RESET BIT(0)
82#define SDXC_FIFO_RESET BIT(1)
83#define SDXC_DMA_RESET BIT(2)
84#define SDXC_INTERRUPT_ENABLE_BIT BIT(4)
85#define SDXC_DMA_ENABLE_BIT BIT(5)
86#define SDXC_DEBOUNCE_ENABLE_BIT BIT(8)
87#define SDXC_POSEDGE_LATCH_DATA BIT(9)
88#define SDXC_DDR_MODE BIT(10)
89#define SDXC_MEMORY_ACCESS_DONE BIT(29)
90#define SDXC_ACCESS_DONE_DIRECT BIT(30)
91#define SDXC_ACCESS_BY_AHB BIT(31)
92#define SDXC_ACCESS_BY_DMA (0 << 31)
93#define SDXC_HARDWARE_RESET \
94 (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET)
95
96/* clock control bits */
97#define SDXC_CARD_CLOCK_ON BIT(16)
98#define SDXC_LOW_POWER_ON BIT(17)
99
100/* bus width */
101#define SDXC_WIDTH1 0
102#define SDXC_WIDTH4 1
103#define SDXC_WIDTH8 2
104
105/* smc command bits */
106#define SDXC_RESP_EXPIRE BIT(6)
107#define SDXC_LONG_RESPONSE BIT(7)
108#define SDXC_CHECK_RESPONSE_CRC BIT(8)
109#define SDXC_DATA_EXPIRE BIT(9)
110#define SDXC_WRITE BIT(10)
111#define SDXC_SEQUENCE_MODE BIT(11)
112#define SDXC_SEND_AUTO_STOP BIT(12)
113#define SDXC_WAIT_PRE_OVER BIT(13)
114#define SDXC_STOP_ABORT_CMD BIT(14)
115#define SDXC_SEND_INIT_SEQUENCE BIT(15)
116#define SDXC_UPCLK_ONLY BIT(21)
117#define SDXC_READ_CEATA_DEV BIT(22)
118#define SDXC_CCS_EXPIRE BIT(23)
119#define SDXC_ENABLE_BIT_BOOT BIT(24)
120#define SDXC_ALT_BOOT_OPTIONS BIT(25)
121#define SDXC_BOOT_ACK_EXPIRE BIT(26)
122#define SDXC_BOOT_ABORT BIT(27)
123#define SDXC_VOLTAGE_SWITCH BIT(28)
124#define SDXC_USE_HOLD_REGISTER BIT(29)
125#define SDXC_START BIT(31)
126
127/* interrupt bits */
128#define SDXC_RESP_ERROR BIT(1)
129#define SDXC_COMMAND_DONE BIT(2)
130#define SDXC_DATA_OVER BIT(3)
131#define SDXC_TX_DATA_REQUEST BIT(4)
132#define SDXC_RX_DATA_REQUEST BIT(5)
133#define SDXC_RESP_CRC_ERROR BIT(6)
134#define SDXC_DATA_CRC_ERROR BIT(7)
135#define SDXC_RESP_TIMEOUT BIT(8)
136#define SDXC_DATA_TIMEOUT BIT(9)
137#define SDXC_VOLTAGE_CHANGE_DONE BIT(10)
138#define SDXC_FIFO_RUN_ERROR BIT(11)
139#define SDXC_HARD_WARE_LOCKED BIT(12)
140#define SDXC_START_BIT_ERROR BIT(13)
141#define SDXC_AUTO_COMMAND_DONE BIT(14)
142#define SDXC_END_BIT_ERROR BIT(15)
143#define SDXC_SDIO_INTERRUPT BIT(16)
144#define SDXC_CARD_INSERT BIT(30)
145#define SDXC_CARD_REMOVE BIT(31)
146#define SDXC_INTERRUPT_ERROR_BIT \
147 (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \
148 SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \
149 SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR)
150#define SDXC_INTERRUPT_DONE_BIT \
151 (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \
152 SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE)
153
154/* status */
155#define SDXC_RXWL_FLAG BIT(0)
156#define SDXC_TXWL_FLAG BIT(1)
157#define SDXC_FIFO_EMPTY BIT(2)
158#define SDXC_FIFO_FULL BIT(3)
159#define SDXC_CARD_PRESENT BIT(8)
160#define SDXC_CARD_DATA_BUSY BIT(9)
161#define SDXC_DATA_FSM_BUSY BIT(10)
162#define SDXC_DMA_REQUEST BIT(31)
163#define SDXC_FIFO_SIZE 16
164
165/* Function select */
166#define SDXC_CEATA_ON (0xceaa << 16)
167#define SDXC_SEND_IRQ_RESPONSE BIT(0)
168#define SDXC_SDIO_READ_WAIT BIT(1)
169#define SDXC_ABORT_READ_DATA BIT(2)
170#define SDXC_SEND_CCSD BIT(8)
171#define SDXC_SEND_AUTO_STOPCCSD BIT(9)
172#define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10)
173
174/* IDMA controller bus mod bit field */
175#define SDXC_IDMAC_SOFT_RESET BIT(0)
176#define SDXC_IDMAC_FIX_BURST BIT(1)
177#define SDXC_IDMAC_IDMA_ON BIT(7)
178#define SDXC_IDMAC_REFETCH_DES BIT(31)
179
180/* IDMA status bit field */
181#define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0)
182#define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1)
183#define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2)
184#define SDXC_IDMAC_DESTINATION_INVALID BIT(4)
185#define SDXC_IDMAC_CARD_ERROR_SUM BIT(5)
186#define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8)
187#define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9)
188#define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10)
189#define SDXC_IDMAC_IDLE (0 << 13)
190#define SDXC_IDMAC_SUSPEND (1 << 13)
191#define SDXC_IDMAC_DESC_READ (2 << 13)
192#define SDXC_IDMAC_DESC_CHECK (3 << 13)
193#define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13)
194#define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13)
195#define SDXC_IDMAC_READ (6 << 13)
196#define SDXC_IDMAC_WRITE (7 << 13)
197#define SDXC_IDMAC_DESC_CLOSE (8 << 13)
198
199/*
200* If the idma-des-size-bits of property is ie 13, bufsize bits are:
201* Bits 0-12: buf1 size
202* Bits 13-25: buf2 size
203* Bits 26-31: not used
204* Since we only ever set buf1 size, we can simply store it directly.
205*/
206#define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */
207#define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */
208#define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */
209#define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */
210#define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */
211#define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */
212#define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */
213
Hans de Goede51424b22015-09-23 22:06:48 +0200214#define SDXC_CLK_400K 0
215#define SDXC_CLK_25M 1
216#define SDXC_CLK_50M 2
217#define SDXC_CLK_50M_DDR 3
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800218#define SDXC_CLK_50M_DDR_8BIT 4
Hans de Goede51424b22015-09-23 22:06:48 +0200219
220struct sunxi_mmc_clk_delay {
221 u32 output;
222 u32 sample;
223};
224
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200225struct sunxi_idma_des {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200226 __le32 config;
227 __le32 buf_size;
228 __le32 buf_addr_ptr1;
229 __le32 buf_addr_ptr2;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200230};
231
Hans de Goede86a93312016-07-30 16:25:45 +0200232struct sunxi_mmc_cfg {
233 u32 idma_des_size_bits;
234 const struct sunxi_mmc_clk_delay *clk_delays;
235};
236
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200237struct sunxi_mmc_host {
238 struct mmc_host *mmc;
239 struct reset_control *reset;
Hans de Goede86a93312016-07-30 16:25:45 +0200240 const struct sunxi_mmc_cfg *cfg;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200241
242 /* IO mapping base */
243 void __iomem *reg_base;
244
245 /* clock management */
246 struct clk *clk_ahb;
247 struct clk *clk_mmc;
Maxime Ripard6c09bb82014-07-12 12:01:33 +0200248 struct clk *clk_sample;
249 struct clk *clk_output;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200250
251 /* irq */
252 spinlock_t lock;
253 int irq;
254 u32 int_sum;
255 u32 sdio_imask;
256
257 /* dma */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200258 dma_addr_t sg_dma;
259 void *sg_cpu;
260 bool wait_dma;
261
262 struct mmc_request *mrq;
263 struct mmc_request *manual_stop_mrq;
264 int ferror;
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800265
266 /* vqmmc */
267 bool vqmmc_enabled;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200268};
269
270static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host)
271{
272 unsigned long expire = jiffies + msecs_to_jiffies(250);
273 u32 rval;
274
David Lanzendörfer0f0fcd32014-12-16 15:11:10 +0100275 mmc_writel(host, REG_GCTRL, SDXC_HARDWARE_RESET);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200276 do {
277 rval = mmc_readl(host, REG_GCTRL);
278 } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET));
279
280 if (rval & SDXC_HARDWARE_RESET) {
281 dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n");
282 return -EIO;
283 }
284
285 return 0;
286}
287
288static int sunxi_mmc_init_host(struct mmc_host *mmc)
289{
290 u32 rval;
291 struct sunxi_mmc_host *host = mmc_priv(mmc);
292
293 if (sunxi_mmc_reset_host(host))
294 return -EIO;
295
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800296 /*
297 * Burst 8 transfers, RX trigger level: 7, TX trigger level: 8
298 *
299 * TODO: sun9i has a larger FIFO and supports higher trigger values
300 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200301 mmc_writel(host, REG_FTRGL, 0x20070008);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800302 /* Maximum timeout value */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200303 mmc_writel(host, REG_TMOUT, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800304 /* Unmask SDIO interrupt if needed */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200305 mmc_writel(host, REG_IMASK, host->sdio_imask);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800306 /* Clear all pending interrupts */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200307 mmc_writel(host, REG_RINTR, 0xffffffff);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800308 /* Debug register? undocumented */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200309 mmc_writel(host, REG_DBGC, 0xdeb);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800310 /* Enable CEATA support */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200311 mmc_writel(host, REG_FUNS, SDXC_CEATA_ON);
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800312 /* Set DMA descriptor list base address */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200313 mmc_writel(host, REG_DLBA, host->sg_dma);
314
315 rval = mmc_readl(host, REG_GCTRL);
316 rval |= SDXC_INTERRUPT_ENABLE_BIT;
Chen-Yu Tsai0314cbd2016-01-21 13:26:28 +0800317 /* Undocumented, but found in Allwinner code */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200318 rval &= ~SDXC_ACCESS_DONE_DIRECT;
319 mmc_writel(host, REG_GCTRL, rval);
320
321 return 0;
322}
323
324static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host,
325 struct mmc_data *data)
326{
327 struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu;
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100328 dma_addr_t next_desc = host->sg_dma;
Hans de Goede86a93312016-07-30 16:25:45 +0200329 int i, max_len = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200330
331 for (i = 0; i < data->sg_len; i++) {
Michael Weiser2dd110b2016-08-22 18:42:18 +0200332 pdes[i].config = cpu_to_le32(SDXC_IDMAC_DES0_CH |
333 SDXC_IDMAC_DES0_OWN |
334 SDXC_IDMAC_DES0_DIC);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200335
336 if (data->sg[i].length == max_len)
337 pdes[i].buf_size = 0; /* 0 == max_len */
338 else
Michael Weiser2dd110b2016-08-22 18:42:18 +0200339 pdes[i].buf_size = cpu_to_le32(data->sg[i].length);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200340
Arnd Bergmannd34712d2015-02-24 10:47:27 +0100341 next_desc += sizeof(struct sunxi_idma_des);
Michael Weiser2dd110b2016-08-22 18:42:18 +0200342 pdes[i].buf_addr_ptr1 =
343 cpu_to_le32(sg_dma_address(&data->sg[i]));
344 pdes[i].buf_addr_ptr2 = cpu_to_le32((u32)next_desc);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200345 }
346
Michael Weiser2dd110b2016-08-22 18:42:18 +0200347 pdes[0].config |= cpu_to_le32(SDXC_IDMAC_DES0_FD);
348 pdes[i - 1].config |= cpu_to_le32(SDXC_IDMAC_DES0_LD |
349 SDXC_IDMAC_DES0_ER);
350 pdes[i - 1].config &= cpu_to_le32(~SDXC_IDMAC_DES0_DIC);
Hans de Goedee8a59042014-12-16 15:10:59 +0100351 pdes[i - 1].buf_addr_ptr2 = 0;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200352
353 /*
354 * Avoid the io-store starting the idmac hitting io-mem before the
355 * descriptors hit the main-mem.
356 */
357 wmb();
358}
359
360static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data)
361{
362 if (data->flags & MMC_DATA_WRITE)
363 return DMA_TO_DEVICE;
364 else
365 return DMA_FROM_DEVICE;
366}
367
368static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host,
369 struct mmc_data *data)
370{
371 u32 i, dma_len;
372 struct scatterlist *sg;
373
374 dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
375 sunxi_mmc_get_dma_dir(data));
376 if (dma_len == 0) {
377 dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
378 return -ENOMEM;
379 }
380
381 for_each_sg(data->sg, sg, data->sg_len, i) {
382 if (sg->offset & 3 || sg->length & 3) {
383 dev_err(mmc_dev(host->mmc),
384 "unaligned scatterlist: os %x length %d\n",
385 sg->offset, sg->length);
386 return -EINVAL;
387 }
388 }
389
390 return 0;
391}
392
393static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host,
394 struct mmc_data *data)
395{
396 u32 rval;
397
398 sunxi_mmc_init_idma_des(host, data);
399
400 rval = mmc_readl(host, REG_GCTRL);
401 rval |= SDXC_DMA_ENABLE_BIT;
402 mmc_writel(host, REG_GCTRL, rval);
403 rval |= SDXC_DMA_RESET;
404 mmc_writel(host, REG_GCTRL, rval);
405
406 mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET);
407
408 if (!(data->flags & MMC_DATA_WRITE))
409 mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT);
410
411 mmc_writel(host, REG_DMAC,
412 SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON);
413}
414
415static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host,
416 struct mmc_request *req)
417{
418 u32 arg, cmd_val, ri;
419 unsigned long expire = jiffies + msecs_to_jiffies(1000);
420
421 cmd_val = SDXC_START | SDXC_RESP_EXPIRE |
422 SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC;
423
424 if (req->cmd->opcode == SD_IO_RW_EXTENDED) {
425 cmd_val |= SD_IO_RW_DIRECT;
426 arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
427 ((req->cmd->arg >> 28) & 0x7);
428 } else {
429 cmd_val |= MMC_STOP_TRANSMISSION;
430 arg = 0;
431 }
432
433 mmc_writel(host, REG_CARG, arg);
434 mmc_writel(host, REG_CMDR, cmd_val);
435
436 do {
437 ri = mmc_readl(host, REG_RINTR);
438 } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) &&
439 time_before(jiffies, expire));
440
441 if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) {
442 dev_err(mmc_dev(host->mmc), "send stop command failed\n");
443 if (req->stop)
444 req->stop->resp[0] = -ETIMEDOUT;
445 } else {
446 if (req->stop)
447 req->stop->resp[0] = mmc_readl(host, REG_RESP0);
448 }
449
450 mmc_writel(host, REG_RINTR, 0xffff);
451}
452
453static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host)
454{
455 struct mmc_command *cmd = host->mrq->cmd;
456 struct mmc_data *data = host->mrq->data;
457
458 /* For some cmds timeout is normal with sd/mmc cards */
459 if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) ==
460 SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND ||
461 cmd->opcode == SD_IO_RW_DIRECT))
462 return;
463
464 dev_err(mmc_dev(host->mmc),
465 "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n",
466 host->mmc->index, cmd->opcode,
467 data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "",
468 host->int_sum & SDXC_RESP_ERROR ? " RE" : "",
469 host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "",
470 host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "",
471 host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "",
472 host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "",
473 host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "",
474 host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "",
475 host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "",
476 host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : ""
477 );
478}
479
480/* Called in interrupt context! */
481static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host)
482{
483 struct mmc_request *mrq = host->mrq;
484 struct mmc_data *data = mrq->data;
485 u32 rval;
486
487 mmc_writel(host, REG_IMASK, host->sdio_imask);
488 mmc_writel(host, REG_IDIE, 0);
489
490 if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) {
491 sunxi_mmc_dump_errinfo(host);
492 mrq->cmd->error = -ETIMEDOUT;
493
494 if (data) {
495 data->error = -ETIMEDOUT;
496 host->manual_stop_mrq = mrq;
497 }
498
499 if (mrq->stop)
500 mrq->stop->error = -ETIMEDOUT;
501 } else {
502 if (mrq->cmd->flags & MMC_RSP_136) {
503 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3);
504 mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2);
505 mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1);
506 mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0);
507 } else {
508 mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0);
509 }
510
511 if (data)
512 data->bytes_xfered = data->blocks * data->blksz;
513 }
514
515 if (data) {
516 mmc_writel(host, REG_IDST, 0x337);
517 mmc_writel(host, REG_DMAC, 0);
518 rval = mmc_readl(host, REG_GCTRL);
519 rval |= SDXC_DMA_RESET;
520 mmc_writel(host, REG_GCTRL, rval);
521 rval &= ~SDXC_DMA_ENABLE_BIT;
522 mmc_writel(host, REG_GCTRL, rval);
523 rval |= SDXC_FIFO_RESET;
524 mmc_writel(host, REG_GCTRL, rval);
525 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
526 sunxi_mmc_get_dma_dir(data));
527 }
528
529 mmc_writel(host, REG_RINTR, 0xffff);
530
531 host->mrq = NULL;
532 host->int_sum = 0;
533 host->wait_dma = false;
534
535 return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED;
536}
537
538static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id)
539{
540 struct sunxi_mmc_host *host = dev_id;
541 struct mmc_request *mrq;
542 u32 msk_int, idma_int;
543 bool finalize = false;
544 bool sdio_int = false;
545 irqreturn_t ret = IRQ_HANDLED;
546
547 spin_lock(&host->lock);
548
549 idma_int = mmc_readl(host, REG_IDST);
550 msk_int = mmc_readl(host, REG_MISTA);
551
552 dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n",
553 host->mrq, msk_int, idma_int);
554
555 mrq = host->mrq;
556 if (mrq) {
557 if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT)
558 host->wait_dma = false;
559
560 host->int_sum |= msk_int;
561
562 /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */
563 if ((host->int_sum & SDXC_RESP_TIMEOUT) &&
564 !(host->int_sum & SDXC_COMMAND_DONE))
565 mmc_writel(host, REG_IMASK,
566 host->sdio_imask | SDXC_COMMAND_DONE);
567 /* Don't wait for dma on error */
568 else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT)
569 finalize = true;
570 else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) &&
571 !host->wait_dma)
572 finalize = true;
573 }
574
575 if (msk_int & SDXC_SDIO_INTERRUPT)
576 sdio_int = true;
577
578 mmc_writel(host, REG_RINTR, msk_int);
579 mmc_writel(host, REG_IDST, idma_int);
580
581 if (finalize)
582 ret = sunxi_mmc_finalize_request(host);
583
584 spin_unlock(&host->lock);
585
586 if (finalize && ret == IRQ_HANDLED)
587 mmc_request_done(host->mmc, mrq);
588
589 if (sdio_int)
590 mmc_signal_sdio_irq(host->mmc);
591
592 return ret;
593}
594
595static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id)
596{
597 struct sunxi_mmc_host *host = dev_id;
598 struct mmc_request *mrq;
599 unsigned long iflags;
600
601 spin_lock_irqsave(&host->lock, iflags);
602 mrq = host->manual_stop_mrq;
603 spin_unlock_irqrestore(&host->lock, iflags);
604
605 if (!mrq) {
606 dev_err(mmc_dev(host->mmc), "no request for manual stop\n");
607 return IRQ_HANDLED;
608 }
609
610 dev_err(mmc_dev(host->mmc), "data error, sending stop command\n");
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100611
612 /*
613 * We will never have more than one outstanding request,
614 * and we do not complete the request until after
615 * we've cleared host->manual_stop_mrq so we do not need to
616 * spin lock this function.
617 * Additionally we have wait states within this function
618 * so having it in a lock is a very bad idea.
619 */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200620 sunxi_mmc_send_manual_stop(host, mrq);
621
622 spin_lock_irqsave(&host->lock, iflags);
623 host->manual_stop_mrq = NULL;
624 spin_unlock_irqrestore(&host->lock, iflags);
625
626 mmc_request_done(host->mmc, mrq);
627
628 return IRQ_HANDLED;
629}
630
631static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en)
632{
Michal Suchanek7bb9c242015-08-12 15:29:31 +0200633 unsigned long expire = jiffies + msecs_to_jiffies(750);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200634 u32 rval;
635
636 rval = mmc_readl(host, REG_CLKCR);
637 rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON);
638
639 if (oclk_en)
640 rval |= SDXC_CARD_CLOCK_ON;
641
642 mmc_writel(host, REG_CLKCR, rval);
643
644 rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER;
645 mmc_writel(host, REG_CMDR, rval);
646
647 do {
648 rval = mmc_readl(host, REG_CMDR);
649 } while (time_before(jiffies, expire) && (rval & SDXC_START));
650
651 /* clear irq status bits set by the command */
652 mmc_writel(host, REG_RINTR,
653 mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT);
654
655 if (rval & SDXC_START) {
656 dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n");
657 return -EIO;
658 }
659
660 return 0;
661}
662
Hans de Goedef2cecb72016-07-30 16:25:46 +0200663static int sunxi_mmc_clk_set_phase(struct sunxi_mmc_host *host,
664 struct mmc_ios *ios, u32 rate)
665{
666 int index;
667
Hans de Goedeb4656462016-07-30 16:25:47 +0200668 if (!host->cfg->clk_delays)
669 return 0;
670
Hans de Goedef2cecb72016-07-30 16:25:46 +0200671 /* determine delays */
672 if (rate <= 400000) {
673 index = SDXC_CLK_400K;
674 } else if (rate <= 25000000) {
675 index = SDXC_CLK_25M;
676 } else if (rate <= 52000000) {
677 if (ios->timing != MMC_TIMING_UHS_DDR50 &&
678 ios->timing != MMC_TIMING_MMC_DDR52) {
679 index = SDXC_CLK_50M;
680 } else if (ios->bus_width == MMC_BUS_WIDTH_8) {
681 index = SDXC_CLK_50M_DDR_8BIT;
682 } else {
683 index = SDXC_CLK_50M_DDR;
684 }
685 } else {
686 return -EINVAL;
687 }
688
689 clk_set_phase(host->clk_sample, host->cfg->clk_delays[index].sample);
690 clk_set_phase(host->clk_output, host->cfg->clk_delays[index].output);
691
692 return 0;
693}
694
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200695static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host,
696 struct mmc_ios *ios)
697{
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200698 long rate;
699 u32 rval, clock = ios->clock;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200700 int ret;
701
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800702 /* 8 bit DDR requires a higher module clock */
703 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
704 ios->bus_width == MMC_BUS_WIDTH_8)
705 clock <<= 1;
706
707 rate = clk_round_rate(host->clk_mmc, clock);
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200708 if (rate < 0) {
709 dev_err(mmc_dev(host->mmc), "error rounding clk to %d: %ld\n",
710 clock, rate);
711 return rate;
712 }
713 dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %ld\n",
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800714 clock, rate);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200715
716 /* setting clock rate */
717 ret = clk_set_rate(host->clk_mmc, rate);
718 if (ret) {
Jean-Francois Moine63311be2016-08-23 10:51:04 +0200719 dev_err(mmc_dev(host->mmc), "error setting clk to %ld: %d\n",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200720 rate, ret);
721 return ret;
722 }
723
724 ret = sunxi_mmc_oclk_onoff(host, 0);
725 if (ret)
726 return ret;
727
728 /* clear internal divider */
729 rval = mmc_readl(host, REG_CLKCR);
730 rval &= ~0xff;
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800731 /* set internal divider for 8 bit eMMC DDR, so card clock is right */
732 if (ios->timing == MMC_TIMING_MMC_DDR52 &&
733 ios->bus_width == MMC_BUS_WIDTH_8) {
734 rval |= 1;
735 rate >>= 1;
736 }
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200737 mmc_writel(host, REG_CLKCR, rval);
738
Hans de Goedef2cecb72016-07-30 16:25:46 +0200739 ret = sunxi_mmc_clk_set_phase(host, ios, rate);
740 if (ret)
741 return ret;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200742
743 return sunxi_mmc_oclk_onoff(host, 1);
744}
745
746static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
747{
748 struct sunxi_mmc_host *host = mmc_priv(mmc);
749 u32 rval;
750
751 /* Set the power state */
752 switch (ios->power_mode) {
753 case MMC_POWER_ON:
754 break;
755
756 case MMC_POWER_UP:
Chen-Yu Tsai41592152016-01-21 13:26:29 +0800757 host->ferror = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
758 ios->vdd);
759 if (host->ferror)
760 return;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200761
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800762 if (!IS_ERR(mmc->supply.vqmmc)) {
763 host->ferror = regulator_enable(mmc->supply.vqmmc);
764 if (host->ferror) {
765 dev_err(mmc_dev(mmc),
766 "failed to enable vqmmc\n");
767 return;
768 }
769 host->vqmmc_enabled = true;
770 }
771
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200772 host->ferror = sunxi_mmc_init_host(mmc);
773 if (host->ferror)
774 return;
775
776 dev_dbg(mmc_dev(mmc), "power on!\n");
777 break;
778
779 case MMC_POWER_OFF:
780 dev_dbg(mmc_dev(mmc), "power off!\n");
781 sunxi_mmc_reset_host(host);
782 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800783 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled)
784 regulator_disable(mmc->supply.vqmmc);
785 host->vqmmc_enabled = false;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200786 break;
787 }
788
789 /* set bus width */
790 switch (ios->bus_width) {
791 case MMC_BUS_WIDTH_1:
792 mmc_writel(host, REG_WIDTH, SDXC_WIDTH1);
793 break;
794 case MMC_BUS_WIDTH_4:
795 mmc_writel(host, REG_WIDTH, SDXC_WIDTH4);
796 break;
797 case MMC_BUS_WIDTH_8:
798 mmc_writel(host, REG_WIDTH, SDXC_WIDTH8);
799 break;
800 }
801
802 /* set ddr mode */
803 rval = mmc_readl(host, REG_GCTRL);
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +0800804 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
805 ios->timing == MMC_TIMING_MMC_DDR52)
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200806 rval |= SDXC_DDR_MODE;
807 else
808 rval &= ~SDXC_DDR_MODE;
809 mmc_writel(host, REG_GCTRL, rval);
810
811 /* set up clock */
812 if (ios->clock && ios->power_mode) {
813 host->ferror = sunxi_mmc_clk_set_rate(host, ios);
814 /* Android code had a usleep_range(50000, 55000); here */
815 }
816}
817
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800818static int sunxi_mmc_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
819{
820 /* vqmmc regulator is available */
821 if (!IS_ERR(mmc->supply.vqmmc))
822 return mmc_regulator_set_vqmmc(mmc, ios);
823
824 /* no vqmmc regulator, assume fixed regulator at 3/3.3V */
825 if (mmc->ios.signal_voltage == MMC_SIGNAL_VOLTAGE_330)
826 return 0;
827
828 return -EINVAL;
829}
830
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200831static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
832{
833 struct sunxi_mmc_host *host = mmc_priv(mmc);
834 unsigned long flags;
835 u32 imask;
836
837 spin_lock_irqsave(&host->lock, flags);
838
839 imask = mmc_readl(host, REG_IMASK);
840 if (enable) {
841 host->sdio_imask = SDXC_SDIO_INTERRUPT;
842 imask |= SDXC_SDIO_INTERRUPT;
843 } else {
844 host->sdio_imask = 0;
845 imask &= ~SDXC_SDIO_INTERRUPT;
846 }
847 mmc_writel(host, REG_IMASK, imask);
848 spin_unlock_irqrestore(&host->lock, flags);
849}
850
851static void sunxi_mmc_hw_reset(struct mmc_host *mmc)
852{
853 struct sunxi_mmc_host *host = mmc_priv(mmc);
854 mmc_writel(host, REG_HWRST, 0);
855 udelay(10);
856 mmc_writel(host, REG_HWRST, 1);
857 udelay(300);
858}
859
860static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
861{
862 struct sunxi_mmc_host *host = mmc_priv(mmc);
863 struct mmc_command *cmd = mrq->cmd;
864 struct mmc_data *data = mrq->data;
865 unsigned long iflags;
866 u32 imask = SDXC_INTERRUPT_ERROR_BIT;
867 u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f);
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100868 bool wait_dma = host->wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200869 int ret;
870
871 /* Check for set_ios errors (should never happen) */
872 if (host->ferror) {
873 mrq->cmd->error = host->ferror;
874 mmc_request_done(mmc, mrq);
875 return;
876 }
877
878 if (data) {
879 ret = sunxi_mmc_map_dma(host, data);
880 if (ret < 0) {
881 dev_err(mmc_dev(mmc), "map DMA failed\n");
882 cmd->error = ret;
883 data->error = ret;
884 mmc_request_done(mmc, mrq);
885 return;
886 }
887 }
888
889 if (cmd->opcode == MMC_GO_IDLE_STATE) {
890 cmd_val |= SDXC_SEND_INIT_SEQUENCE;
891 imask |= SDXC_COMMAND_DONE;
892 }
893
894 if (cmd->flags & MMC_RSP_PRESENT) {
895 cmd_val |= SDXC_RESP_EXPIRE;
896 if (cmd->flags & MMC_RSP_136)
897 cmd_val |= SDXC_LONG_RESPONSE;
898 if (cmd->flags & MMC_RSP_CRC)
899 cmd_val |= SDXC_CHECK_RESPONSE_CRC;
900
901 if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) {
902 cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200903
904 if (cmd->data->stop) {
905 imask |= SDXC_AUTO_COMMAND_DONE;
906 cmd_val |= SDXC_SEND_AUTO_STOP;
907 } else {
908 imask |= SDXC_DATA_OVER;
909 }
910
911 if (cmd->data->flags & MMC_DATA_WRITE)
912 cmd_val |= SDXC_WRITE;
913 else
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100914 wait_dma = true;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200915 } else {
916 imask |= SDXC_COMMAND_DONE;
917 }
918 } else {
919 imask |= SDXC_COMMAND_DONE;
920 }
921
922 dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n",
923 cmd_val & 0x3f, cmd_val, cmd->arg, imask,
924 mrq->data ? mrq->data->blksz * mrq->data->blocks : 0);
925
926 spin_lock_irqsave(&host->lock, iflags);
927
928 if (host->mrq || host->manual_stop_mrq) {
929 spin_unlock_irqrestore(&host->lock, iflags);
930
931 if (data)
932 dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len,
933 sunxi_mmc_get_dma_dir(data));
934
935 dev_err(mmc_dev(mmc), "request already pending\n");
936 mrq->cmd->error = -EBUSY;
937 mmc_request_done(mmc, mrq);
938 return;
939 }
940
941 if (data) {
942 mmc_writel(host, REG_BLKSZ, data->blksz);
943 mmc_writel(host, REG_BCNTR, data->blksz * data->blocks);
944 sunxi_mmc_start_dma(host, data);
945 }
946
947 host->mrq = mrq;
David Lanzendörferdd9b3802014-12-16 15:11:04 +0100948 host->wait_dma = wait_dma;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200949 mmc_writel(host, REG_IMASK, host->sdio_imask | imask);
950 mmc_writel(host, REG_CARG, cmd->arg);
951 mmc_writel(host, REG_CMDR, cmd_val);
952
953 spin_unlock_irqrestore(&host->lock, iflags);
954}
955
Hans de Goedec1590dd2015-09-22 17:30:26 +0200956static int sunxi_mmc_card_busy(struct mmc_host *mmc)
957{
958 struct sunxi_mmc_host *host = mmc_priv(mmc);
959
960 return !!(mmc_readl(host, REG_STAS) & SDXC_CARD_DATA_BUSY);
961}
962
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200963static struct mmc_host_ops sunxi_mmc_ops = {
964 .request = sunxi_mmc_request,
965 .set_ios = sunxi_mmc_set_ios,
966 .get_ro = mmc_gpio_get_ro,
967 .get_cd = mmc_gpio_get_cd,
968 .enable_sdio_irq = sunxi_mmc_enable_sdio_irq,
Chen-Yu Tsaif771f6e2016-01-21 13:26:31 +0800969 .start_signal_voltage_switch = sunxi_mmc_volt_switch,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200970 .hw_reset = sunxi_mmc_hw_reset,
Hans de Goedec1590dd2015-09-22 17:30:26 +0200971 .card_busy = sunxi_mmc_card_busy,
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +0200972};
973
Hans de Goede51424b22015-09-23 22:06:48 +0200974static const struct sunxi_mmc_clk_delay sunxi_mmc_clk_delays[] = {
975 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
976 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
977 [SDXC_CLK_50M] = { .output = 90, .sample = 120 },
978 [SDXC_CLK_50M_DDR] = { .output = 60, .sample = 120 },
Chen-Yu Tsai2a7aa632016-01-30 01:21:47 +0800979 /* Value from A83T "new timing mode". Works but might not be right. */
980 [SDXC_CLK_50M_DDR_8BIT] = { .output = 90, .sample = 180 },
Hans de Goede51424b22015-09-23 22:06:48 +0200981};
982
983static const struct sunxi_mmc_clk_delay sun9i_mmc_clk_delays[] = {
984 [SDXC_CLK_400K] = { .output = 180, .sample = 180 },
985 [SDXC_CLK_25M] = { .output = 180, .sample = 75 },
986 [SDXC_CLK_50M] = { .output = 150, .sample = 120 },
Chen-Yu Tsai01752492016-05-29 15:04:43 +0800987 [SDXC_CLK_50M_DDR] = { .output = 54, .sample = 36 },
988 [SDXC_CLK_50M_DDR_8BIT] = { .output = 72, .sample = 72 },
Hans de Goede51424b22015-09-23 22:06:48 +0200989};
990
Hans de Goede86a93312016-07-30 16:25:45 +0200991static const struct sunxi_mmc_cfg sun4i_a10_cfg = {
992 .idma_des_size_bits = 13,
Hans de Goedeb4656462016-07-30 16:25:47 +0200993 .clk_delays = NULL,
Hans de Goede86a93312016-07-30 16:25:45 +0200994};
995
996static const struct sunxi_mmc_cfg sun5i_a13_cfg = {
997 .idma_des_size_bits = 16,
Hans de Goedeb4656462016-07-30 16:25:47 +0200998 .clk_delays = NULL,
999};
1000
1001static const struct sunxi_mmc_cfg sun7i_a20_cfg = {
1002 .idma_des_size_bits = 16,
Hans de Goede86a93312016-07-30 16:25:45 +02001003 .clk_delays = sunxi_mmc_clk_delays,
1004};
1005
1006static const struct sunxi_mmc_cfg sun9i_a80_cfg = {
1007 .idma_des_size_bits = 16,
1008 .clk_delays = sun9i_mmc_clk_delays,
1009};
1010
1011static const struct of_device_id sunxi_mmc_of_match[] = {
1012 { .compatible = "allwinner,sun4i-a10-mmc", .data = &sun4i_a10_cfg },
1013 { .compatible = "allwinner,sun5i-a13-mmc", .data = &sun5i_a13_cfg },
Hans de Goedeb4656462016-07-30 16:25:47 +02001014 { .compatible = "allwinner,sun7i-a20-mmc", .data = &sun7i_a20_cfg },
Hans de Goede86a93312016-07-30 16:25:45 +02001015 { .compatible = "allwinner,sun9i-a80-mmc", .data = &sun9i_a80_cfg },
1016 { /* sentinel */ }
1017};
1018MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match);
1019
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001020static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host,
1021 struct platform_device *pdev)
1022{
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001023 int ret;
1024
Hans de Goede86a93312016-07-30 16:25:45 +02001025 host->cfg = of_device_get_match_data(&pdev->dev);
1026 if (!host->cfg)
1027 return -EINVAL;
Hans de Goede51424b22015-09-23 22:06:48 +02001028
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001029 ret = mmc_regulator_get_supply(host->mmc);
1030 if (ret) {
1031 if (ret != -EPROBE_DEFER)
1032 dev_err(&pdev->dev, "Could not get vmmc supply\n");
1033 return ret;
1034 }
1035
1036 host->reg_base = devm_ioremap_resource(&pdev->dev,
1037 platform_get_resource(pdev, IORESOURCE_MEM, 0));
1038 if (IS_ERR(host->reg_base))
1039 return PTR_ERR(host->reg_base);
1040
1041 host->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1042 if (IS_ERR(host->clk_ahb)) {
1043 dev_err(&pdev->dev, "Could not get ahb clock\n");
1044 return PTR_ERR(host->clk_ahb);
1045 }
1046
1047 host->clk_mmc = devm_clk_get(&pdev->dev, "mmc");
1048 if (IS_ERR(host->clk_mmc)) {
1049 dev_err(&pdev->dev, "Could not get mmc clock\n");
1050 return PTR_ERR(host->clk_mmc);
1051 }
1052
Hans de Goedeb4656462016-07-30 16:25:47 +02001053 if (host->cfg->clk_delays) {
1054 host->clk_output = devm_clk_get(&pdev->dev, "output");
1055 if (IS_ERR(host->clk_output)) {
1056 dev_err(&pdev->dev, "Could not get output clock\n");
1057 return PTR_ERR(host->clk_output);
1058 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001059
Hans de Goedeb4656462016-07-30 16:25:47 +02001060 host->clk_sample = devm_clk_get(&pdev->dev, "sample");
1061 if (IS_ERR(host->clk_sample)) {
1062 dev_err(&pdev->dev, "Could not get sample clock\n");
1063 return PTR_ERR(host->clk_sample);
1064 }
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001065 }
1066
Chen-Yu Tsai9e71c5892015-03-03 09:44:40 +08001067 host->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
1068 if (PTR_ERR(host->reset) == -EPROBE_DEFER)
1069 return PTR_ERR(host->reset);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001070
1071 ret = clk_prepare_enable(host->clk_ahb);
1072 if (ret) {
1073 dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret);
1074 return ret;
1075 }
1076
1077 ret = clk_prepare_enable(host->clk_mmc);
1078 if (ret) {
1079 dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret);
1080 goto error_disable_clk_ahb;
1081 }
1082
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001083 ret = clk_prepare_enable(host->clk_output);
1084 if (ret) {
1085 dev_err(&pdev->dev, "Enable output clk err %d\n", ret);
1086 goto error_disable_clk_mmc;
1087 }
1088
1089 ret = clk_prepare_enable(host->clk_sample);
1090 if (ret) {
1091 dev_err(&pdev->dev, "Enable sample clk err %d\n", ret);
1092 goto error_disable_clk_output;
1093 }
1094
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001095 if (!IS_ERR(host->reset)) {
1096 ret = reset_control_deassert(host->reset);
1097 if (ret) {
1098 dev_err(&pdev->dev, "reset err %d\n", ret);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001099 goto error_disable_clk_sample;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001100 }
1101 }
1102
1103 /*
1104 * Sometimes the controller asserts the irq on boot for some reason,
1105 * make sure the controller is in a sane state before enabling irqs.
1106 */
1107 ret = sunxi_mmc_reset_host(host);
1108 if (ret)
1109 goto error_assert_reset;
1110
1111 host->irq = platform_get_irq(pdev, 0);
1112 return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq,
1113 sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host);
1114
1115error_assert_reset:
1116 if (!IS_ERR(host->reset))
1117 reset_control_assert(host->reset);
Maxime Ripard6c09bb82014-07-12 12:01:33 +02001118error_disable_clk_sample:
1119 clk_disable_unprepare(host->clk_sample);
1120error_disable_clk_output:
1121 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001122error_disable_clk_mmc:
1123 clk_disable_unprepare(host->clk_mmc);
1124error_disable_clk_ahb:
1125 clk_disable_unprepare(host->clk_ahb);
1126 return ret;
1127}
1128
1129static int sunxi_mmc_probe(struct platform_device *pdev)
1130{
1131 struct sunxi_mmc_host *host;
1132 struct mmc_host *mmc;
1133 int ret;
1134
1135 mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev);
1136 if (!mmc) {
1137 dev_err(&pdev->dev, "mmc alloc host failed\n");
1138 return -ENOMEM;
1139 }
1140
1141 host = mmc_priv(mmc);
1142 host->mmc = mmc;
1143 spin_lock_init(&host->lock);
1144
1145 ret = sunxi_mmc_resource_request(host, pdev);
1146 if (ret)
1147 goto error_free_host;
1148
1149 host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1150 &host->sg_dma, GFP_KERNEL);
1151 if (!host->sg_cpu) {
1152 dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n");
1153 ret = -ENOMEM;
1154 goto error_free_host;
1155 }
1156
1157 mmc->ops = &sunxi_mmc_ops;
1158 mmc->max_blk_count = 8192;
1159 mmc->max_blk_size = 4096;
1160 mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des);
Hans de Goede86a93312016-07-30 16:25:45 +02001161 mmc->max_seg_size = (1 << host->cfg->idma_des_size_bits);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001162 mmc->max_req_size = mmc->max_seg_size * mmc->max_segs;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001163 /* 400kHz ~ 52MHz */
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001164 mmc->f_min = 400000;
Chen-Yu Tsai2dcb3052016-01-30 01:21:46 +08001165 mmc->f_max = 52000000;
Chen-Yu Tsai3df01a92014-08-20 21:39:20 +08001166 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Hans de Goedea4101dc2015-03-10 16:36:36 +01001167 MMC_CAP_ERASE | MMC_CAP_SDIO_IRQ;
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001168
Hans de Goedeb4656462016-07-30 16:25:47 +02001169 if (host->cfg->clk_delays)
1170 mmc->caps |= MMC_CAP_1_8V_DDR;
1171
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001172 ret = mmc_of_parse(mmc);
1173 if (ret)
1174 goto error_free_dma;
1175
1176 ret = mmc_add_host(mmc);
1177 if (ret)
1178 goto error_free_dma;
1179
1180 dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq);
1181 platform_set_drvdata(pdev, mmc);
1182 return 0;
1183
1184error_free_dma:
1185 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1186error_free_host:
1187 mmc_free_host(mmc);
1188 return ret;
1189}
1190
1191static int sunxi_mmc_remove(struct platform_device *pdev)
1192{
1193 struct mmc_host *mmc = platform_get_drvdata(pdev);
1194 struct sunxi_mmc_host *host = mmc_priv(mmc);
1195
1196 mmc_remove_host(mmc);
1197 disable_irq(host->irq);
1198 sunxi_mmc_reset_host(host);
1199
1200 if (!IS_ERR(host->reset))
1201 reset_control_assert(host->reset);
1202
Hans de Goede4c5f4bf2016-07-30 16:25:44 +02001203 clk_disable_unprepare(host->clk_sample);
1204 clk_disable_unprepare(host->clk_output);
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001205 clk_disable_unprepare(host->clk_mmc);
1206 clk_disable_unprepare(host->clk_ahb);
1207
1208 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
1209 mmc_free_host(mmc);
1210
1211 return 0;
1212}
1213
1214static struct platform_driver sunxi_mmc_driver = {
1215 .driver = {
1216 .name = "sunxi-mmc",
David Lanzendörfer3cbcb1602014-05-12 14:04:48 +02001217 .of_match_table = of_match_ptr(sunxi_mmc_of_match),
1218 },
1219 .probe = sunxi_mmc_probe,
1220 .remove = sunxi_mmc_remove,
1221};
1222module_platform_driver(sunxi_mmc_driver);
1223
1224MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver");
1225MODULE_LICENSE("GPL v2");
1226MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>");
1227MODULE_ALIAS("platform:sunxi-mmc");