blob: 265fea8a60303de9d46181dd7add7d8f99f9837b [file] [log] [blame]
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001/*
2 * AT86RF230/RF231 driver
3 *
4 * Copyright (C) 2009-2012 Siemens AG
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * Written by:
20 * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
21 * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
22 */
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/interrupt.h>
Alexander Aring4af619a2014-04-24 19:09:05 +020026#include <linux/irq.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000027#include <linux/gpio.h>
28#include <linux/delay.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000029#include <linux/spinlock.h>
30#include <linux/spi/spi.h>
31#include <linux/spi/at86rf230.h>
Alexander Aringf76014f772014-07-03 00:20:44 +020032#include <linux/regmap.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000033#include <linux/skbuff.h>
Alexander Aringfa2d3e92014-03-15 09:29:07 +010034#include <linux/of_gpio.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000035
Alexander Aring1d15d6b2014-07-03 00:20:48 +020036#include <net/ieee802154.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000037#include <net/mac802154.h>
38#include <net/wpan-phy.h>
39
Alexander Aringa53d1f72014-07-03 00:20:46 +020040struct at86rf230_local;
41/* at86rf2xx chip depend data.
42 * All timings are in us.
43 */
44struct at86rf2xx_chip_data {
Alexander Aring2e0571c2014-07-03 00:20:51 +020045 u16 t_off_to_aack;
46 u16 t_off_to_tx_on;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020047 u16 t_frame;
48 u16 t_p_ack;
49 /* short interframe spacing time */
50 u16 t_sifs;
51 /* long interframe spacing time */
52 u16 t_lifs;
53 /* completion timeout for tx in msecs */
54 u16 t_tx_timeout;
Alexander Aringa53d1f72014-07-03 00:20:46 +020055 int rssi_base_val;
56
57 int (*set_channel)(struct at86rf230_local *, int, int);
Alexander Aringa7d7eda2014-07-03 00:20:47 +020058 int (*get_desense_steps)(struct at86rf230_local *, s32);
Alexander Aringa53d1f72014-07-03 00:20:46 +020059};
60
Alexander Aring1d15d6b2014-07-03 00:20:48 +020061#define AT86RF2XX_MAX_BUF (127 + 3)
62
63struct at86rf230_state_change {
64 struct at86rf230_local *lp;
65
66 struct spi_message msg;
67 struct spi_transfer trx;
68 u8 buf[AT86RF2XX_MAX_BUF];
69
70 void (*complete)(void *context);
71 u8 from_state;
72 u8 to_state;
73};
74
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000075struct at86rf230_local {
76 struct spi_device *spi;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000077
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000078 struct ieee802154_dev *dev;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020079 struct at86rf2xx_chip_data *data;
Alexander Aringf76014f772014-07-03 00:20:44 +020080 struct regmap *regmap;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000081
Alexander Aring2e0571c2014-07-03 00:20:51 +020082 struct completion state_complete;
83 struct at86rf230_state_change state;
84
Alexander Aring1d15d6b2014-07-03 00:20:48 +020085 struct at86rf230_state_change irq;
Alexander Aringa53d1f72014-07-03 00:20:46 +020086
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +010087 bool tx_aret;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020088 bool is_tx;
89 /* spinlock for is_tx protection */
90 spinlock_t lock;
91 struct completion tx_complete;
92 struct sk_buff *tx_skb;
93 struct at86rf230_state_change tx;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000094};
95
96#define RG_TRX_STATUS (0x01)
97#define SR_TRX_STATUS 0x01, 0x1f, 0
98#define SR_RESERVED_01_3 0x01, 0x20, 5
99#define SR_CCA_STATUS 0x01, 0x40, 6
100#define SR_CCA_DONE 0x01, 0x80, 7
101#define RG_TRX_STATE (0x02)
102#define SR_TRX_CMD 0x02, 0x1f, 0
103#define SR_TRAC_STATUS 0x02, 0xe0, 5
104#define RG_TRX_CTRL_0 (0x03)
105#define SR_CLKM_CTRL 0x03, 0x07, 0
106#define SR_CLKM_SHA_SEL 0x03, 0x08, 3
107#define SR_PAD_IO_CLKM 0x03, 0x30, 4
108#define SR_PAD_IO 0x03, 0xc0, 6
109#define RG_TRX_CTRL_1 (0x04)
110#define SR_IRQ_POLARITY 0x04, 0x01, 0
111#define SR_IRQ_MASK_MODE 0x04, 0x02, 1
112#define SR_SPI_CMD_MODE 0x04, 0x0c, 2
113#define SR_RX_BL_CTRL 0x04, 0x10, 4
114#define SR_TX_AUTO_CRC_ON 0x04, 0x20, 5
115#define SR_IRQ_2_EXT_EN 0x04, 0x40, 6
116#define SR_PA_EXT_EN 0x04, 0x80, 7
117#define RG_PHY_TX_PWR (0x05)
118#define SR_TX_PWR 0x05, 0x0f, 0
119#define SR_PA_LT 0x05, 0x30, 4
120#define SR_PA_BUF_LT 0x05, 0xc0, 6
121#define RG_PHY_RSSI (0x06)
122#define SR_RSSI 0x06, 0x1f, 0
123#define SR_RND_VALUE 0x06, 0x60, 5
124#define SR_RX_CRC_VALID 0x06, 0x80, 7
125#define RG_PHY_ED_LEVEL (0x07)
126#define SR_ED_LEVEL 0x07, 0xff, 0
127#define RG_PHY_CC_CCA (0x08)
128#define SR_CHANNEL 0x08, 0x1f, 0
129#define SR_CCA_MODE 0x08, 0x60, 5
130#define SR_CCA_REQUEST 0x08, 0x80, 7
131#define RG_CCA_THRES (0x09)
132#define SR_CCA_ED_THRES 0x09, 0x0f, 0
133#define SR_RESERVED_09_1 0x09, 0xf0, 4
134#define RG_RX_CTRL (0x0a)
135#define SR_PDT_THRES 0x0a, 0x0f, 0
136#define SR_RESERVED_0a_1 0x0a, 0xf0, 4
137#define RG_SFD_VALUE (0x0b)
138#define SR_SFD_VALUE 0x0b, 0xff, 0
139#define RG_TRX_CTRL_2 (0x0c)
140#define SR_OQPSK_DATA_RATE 0x0c, 0x03, 0
Phoebe Buckheister8fad3462014-02-17 11:34:06 +0100141#define SR_SUB_MODE 0x0c, 0x04, 2
142#define SR_BPSK_QPSK 0x0c, 0x08, 3
Phoebe Buckheister643e53c2014-02-17 11:34:09 +0100143#define SR_OQPSK_SUB1_RC_EN 0x0c, 0x10, 4
144#define SR_RESERVED_0c_5 0x0c, 0x60, 5
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000145#define SR_RX_SAFE_MODE 0x0c, 0x80, 7
146#define RG_ANT_DIV (0x0d)
147#define SR_ANT_CTRL 0x0d, 0x03, 0
148#define SR_ANT_EXT_SW_EN 0x0d, 0x04, 2
149#define SR_ANT_DIV_EN 0x0d, 0x08, 3
150#define SR_RESERVED_0d_2 0x0d, 0x70, 4
151#define SR_ANT_SEL 0x0d, 0x80, 7
152#define RG_IRQ_MASK (0x0e)
153#define SR_IRQ_MASK 0x0e, 0xff, 0
154#define RG_IRQ_STATUS (0x0f)
155#define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
156#define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
157#define SR_IRQ_2_RX_START 0x0f, 0x04, 2
158#define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
159#define SR_IRQ_4_CCA_ED_DONE 0x0f, 0x10, 4
160#define SR_IRQ_5_AMI 0x0f, 0x20, 5
161#define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
162#define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
163#define RG_VREG_CTRL (0x10)
164#define SR_RESERVED_10_6 0x10, 0x03, 0
165#define SR_DVDD_OK 0x10, 0x04, 2
166#define SR_DVREG_EXT 0x10, 0x08, 3
167#define SR_RESERVED_10_3 0x10, 0x30, 4
168#define SR_AVDD_OK 0x10, 0x40, 6
169#define SR_AVREG_EXT 0x10, 0x80, 7
170#define RG_BATMON (0x11)
171#define SR_BATMON_VTH 0x11, 0x0f, 0
172#define SR_BATMON_HR 0x11, 0x10, 4
173#define SR_BATMON_OK 0x11, 0x20, 5
174#define SR_RESERVED_11_1 0x11, 0xc0, 6
175#define RG_XOSC_CTRL (0x12)
176#define SR_XTAL_TRIM 0x12, 0x0f, 0
177#define SR_XTAL_MODE 0x12, 0xf0, 4
178#define RG_RX_SYN (0x15)
179#define SR_RX_PDT_LEVEL 0x15, 0x0f, 0
180#define SR_RESERVED_15_2 0x15, 0x70, 4
181#define SR_RX_PDT_DIS 0x15, 0x80, 7
182#define RG_XAH_CTRL_1 (0x17)
183#define SR_RESERVED_17_8 0x17, 0x01, 0
184#define SR_AACK_PROM_MODE 0x17, 0x02, 1
185#define SR_AACK_ACK_TIME 0x17, 0x04, 2
186#define SR_RESERVED_17_5 0x17, 0x08, 3
187#define SR_AACK_UPLD_RES_FT 0x17, 0x10, 4
188#define SR_AACK_FLTR_RES_FT 0x17, 0x20, 5
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +0100189#define SR_CSMA_LBT_MODE 0x17, 0x40, 6
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000190#define SR_RESERVED_17_1 0x17, 0x80, 7
191#define RG_FTN_CTRL (0x18)
192#define SR_RESERVED_18_2 0x18, 0x7f, 0
193#define SR_FTN_START 0x18, 0x80, 7
194#define RG_PLL_CF (0x1a)
195#define SR_RESERVED_1a_2 0x1a, 0x7f, 0
196#define SR_PLL_CF_START 0x1a, 0x80, 7
197#define RG_PLL_DCU (0x1b)
198#define SR_RESERVED_1b_3 0x1b, 0x3f, 0
199#define SR_RESERVED_1b_2 0x1b, 0x40, 6
200#define SR_PLL_DCU_START 0x1b, 0x80, 7
201#define RG_PART_NUM (0x1c)
202#define SR_PART_NUM 0x1c, 0xff, 0
203#define RG_VERSION_NUM (0x1d)
204#define SR_VERSION_NUM 0x1d, 0xff, 0
205#define RG_MAN_ID_0 (0x1e)
206#define SR_MAN_ID_0 0x1e, 0xff, 0
207#define RG_MAN_ID_1 (0x1f)
208#define SR_MAN_ID_1 0x1f, 0xff, 0
209#define RG_SHORT_ADDR_0 (0x20)
210#define SR_SHORT_ADDR_0 0x20, 0xff, 0
211#define RG_SHORT_ADDR_1 (0x21)
212#define SR_SHORT_ADDR_1 0x21, 0xff, 0
213#define RG_PAN_ID_0 (0x22)
214#define SR_PAN_ID_0 0x22, 0xff, 0
215#define RG_PAN_ID_1 (0x23)
216#define SR_PAN_ID_1 0x23, 0xff, 0
217#define RG_IEEE_ADDR_0 (0x24)
218#define SR_IEEE_ADDR_0 0x24, 0xff, 0
219#define RG_IEEE_ADDR_1 (0x25)
220#define SR_IEEE_ADDR_1 0x25, 0xff, 0
221#define RG_IEEE_ADDR_2 (0x26)
222#define SR_IEEE_ADDR_2 0x26, 0xff, 0
223#define RG_IEEE_ADDR_3 (0x27)
224#define SR_IEEE_ADDR_3 0x27, 0xff, 0
225#define RG_IEEE_ADDR_4 (0x28)
226#define SR_IEEE_ADDR_4 0x28, 0xff, 0
227#define RG_IEEE_ADDR_5 (0x29)
228#define SR_IEEE_ADDR_5 0x29, 0xff, 0
229#define RG_IEEE_ADDR_6 (0x2a)
230#define SR_IEEE_ADDR_6 0x2a, 0xff, 0
231#define RG_IEEE_ADDR_7 (0x2b)
232#define SR_IEEE_ADDR_7 0x2b, 0xff, 0
233#define RG_XAH_CTRL_0 (0x2c)
234#define SR_SLOTTED_OPERATION 0x2c, 0x01, 0
235#define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
236#define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
237#define RG_CSMA_SEED_0 (0x2d)
238#define SR_CSMA_SEED_0 0x2d, 0xff, 0
239#define RG_CSMA_SEED_1 (0x2e)
240#define SR_CSMA_SEED_1 0x2e, 0x07, 0
241#define SR_AACK_I_AM_COORD 0x2e, 0x08, 3
242#define SR_AACK_DIS_ACK 0x2e, 0x10, 4
243#define SR_AACK_SET_PD 0x2e, 0x20, 5
244#define SR_AACK_FVN_MODE 0x2e, 0xc0, 6
245#define RG_CSMA_BE (0x2f)
246#define SR_MIN_BE 0x2f, 0x0f, 0
247#define SR_MAX_BE 0x2f, 0xf0, 4
248
249#define CMD_REG 0x80
250#define CMD_REG_MASK 0x3f
251#define CMD_WRITE 0x40
252#define CMD_FB 0x20
253
254#define IRQ_BAT_LOW (1 << 7)
255#define IRQ_TRX_UR (1 << 6)
256#define IRQ_AMI (1 << 5)
257#define IRQ_CCA_ED (1 << 4)
258#define IRQ_TRX_END (1 << 3)
259#define IRQ_RX_START (1 << 2)
260#define IRQ_PLL_UNL (1 << 1)
261#define IRQ_PLL_LOCK (1 << 0)
262
Sascha Herrmann43b5abe2013-04-14 22:33:28 +0000263#define IRQ_ACTIVE_HIGH 0
264#define IRQ_ACTIVE_LOW 1
265
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000266#define STATE_P_ON 0x00 /* BUSY */
267#define STATE_BUSY_RX 0x01
268#define STATE_BUSY_TX 0x02
269#define STATE_FORCE_TRX_OFF 0x03
270#define STATE_FORCE_TX_ON 0x04 /* IDLE */
271/* 0x05 */ /* INVALID_PARAMETER */
272#define STATE_RX_ON 0x06
273/* 0x07 */ /* SUCCESS */
274#define STATE_TRX_OFF 0x08
275#define STATE_TX_ON 0x09
276/* 0x0a - 0x0e */ /* 0x0a - UNSUPPORTED_ATTRIBUTE */
277#define STATE_SLEEP 0x0F
Thomas Stilwell48d5dba2014-03-10 19:29:25 -0500278#define STATE_PREP_DEEP_SLEEP 0x10
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000279#define STATE_BUSY_RX_AACK 0x11
280#define STATE_BUSY_TX_ARET 0x12
stefan@datenfreihafen.org028889b2013-03-26 12:41:31 +0000281#define STATE_RX_AACK_ON 0x16
282#define STATE_TX_ARET_ON 0x19
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000283#define STATE_RX_ON_NOCLK 0x1C
284#define STATE_RX_AACK_ON_NOCLK 0x1D
285#define STATE_BUSY_RX_AACK_NOCLK 0x1E
286#define STATE_TRANSITION_IN_PROGRESS 0x1F
287
Alexander Aringf76014f772014-07-03 00:20:44 +0200288#define AT86RF2XX_NUMREGS 0x3F
289
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200290static int
291at86rf230_async_state_change(struct at86rf230_local *lp,
292 struct at86rf230_state_change *ctx,
293 const u8 state, void (*complete)(void *context));
294
Alexander Aringf76014f772014-07-03 00:20:44 +0200295static inline int
296__at86rf230_write(struct at86rf230_local *lp,
297 unsigned int addr, unsigned int data)
298{
299 return regmap_write(lp->regmap, addr, data);
300}
301
302static inline int
303__at86rf230_read(struct at86rf230_local *lp,
304 unsigned int addr, unsigned int *data)
305{
306 return regmap_read(lp->regmap, addr, data);
307}
308
309static inline int
310at86rf230_read_subreg(struct at86rf230_local *lp,
311 unsigned int addr, unsigned int mask,
312 unsigned int shift, unsigned int *data)
313{
314 int rc;
315
316 rc = __at86rf230_read(lp, addr, data);
317 if (rc > 0)
318 *data = (*data & mask) >> shift;
319
320 return rc;
321}
322
323static inline int
324at86rf230_write_subreg(struct at86rf230_local *lp,
325 unsigned int addr, unsigned int mask,
326 unsigned int shift, unsigned int data)
327{
328 return regmap_update_bits(lp->regmap, addr, mask, data << shift);
329}
330
331static bool
332at86rf230_reg_writeable(struct device *dev, unsigned int reg)
333{
334 switch (reg) {
335 case RG_TRX_STATE:
336 case RG_TRX_CTRL_0:
337 case RG_TRX_CTRL_1:
338 case RG_PHY_TX_PWR:
339 case RG_PHY_ED_LEVEL:
340 case RG_PHY_CC_CCA:
341 case RG_CCA_THRES:
342 case RG_RX_CTRL:
343 case RG_SFD_VALUE:
344 case RG_TRX_CTRL_2:
345 case RG_ANT_DIV:
346 case RG_IRQ_MASK:
347 case RG_VREG_CTRL:
348 case RG_BATMON:
349 case RG_XOSC_CTRL:
350 case RG_RX_SYN:
351 case RG_XAH_CTRL_1:
352 case RG_FTN_CTRL:
353 case RG_PLL_CF:
354 case RG_PLL_DCU:
355 case RG_SHORT_ADDR_0:
356 case RG_SHORT_ADDR_1:
357 case RG_PAN_ID_0:
358 case RG_PAN_ID_1:
359 case RG_IEEE_ADDR_0:
360 case RG_IEEE_ADDR_1:
361 case RG_IEEE_ADDR_2:
362 case RG_IEEE_ADDR_3:
363 case RG_IEEE_ADDR_4:
364 case RG_IEEE_ADDR_5:
365 case RG_IEEE_ADDR_6:
366 case RG_IEEE_ADDR_7:
367 case RG_XAH_CTRL_0:
368 case RG_CSMA_SEED_0:
369 case RG_CSMA_SEED_1:
370 case RG_CSMA_BE:
371 return true;
372 default:
373 return false;
374 }
375}
376
377static bool
378at86rf230_reg_readable(struct device *dev, unsigned int reg)
379{
380 bool rc;
381
382 /* all writeable are also readable */
383 rc = at86rf230_reg_writeable(dev, reg);
384 if (rc)
385 return rc;
386
387 /* readonly regs */
388 switch (reg) {
389 case RG_TRX_STATUS:
390 case RG_PHY_RSSI:
391 case RG_IRQ_STATUS:
392 case RG_PART_NUM:
393 case RG_VERSION_NUM:
394 case RG_MAN_ID_1:
395 case RG_MAN_ID_0:
396 return true;
397 default:
398 return false;
399 }
400}
401
402static bool
403at86rf230_reg_volatile(struct device *dev, unsigned int reg)
404{
405 /* can be changed during runtime */
406 switch (reg) {
407 case RG_TRX_STATUS:
408 case RG_TRX_STATE:
409 case RG_PHY_RSSI:
410 case RG_PHY_ED_LEVEL:
411 case RG_IRQ_STATUS:
412 case RG_VREG_CTRL:
413 return true;
414 default:
415 return false;
416 }
417}
418
419static bool
420at86rf230_reg_precious(struct device *dev, unsigned int reg)
421{
422 /* don't clear irq line on read */
423 switch (reg) {
424 case RG_IRQ_STATUS:
425 return true;
426 default:
427 return false;
428 }
429}
430
431static struct regmap_config at86rf230_regmap_spi_config = {
432 .reg_bits = 8,
433 .val_bits = 8,
434 .write_flag_mask = CMD_REG | CMD_WRITE,
435 .read_flag_mask = CMD_REG,
436 .cache_type = REGCACHE_RBTREE,
437 .max_register = AT86RF2XX_NUMREGS,
438 .writeable_reg = at86rf230_reg_writeable,
439 .readable_reg = at86rf230_reg_readable,
440 .volatile_reg = at86rf230_reg_volatile,
441 .precious_reg = at86rf230_reg_precious,
442};
443
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200444static void
445at86rf230_async_error_recover(void *context)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000446{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200447 struct at86rf230_state_change *ctx = context;
448 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000449
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200450 at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON, NULL);
451}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000452
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200453static void
454at86rf230_async_error(struct at86rf230_local *lp,
455 struct at86rf230_state_change *ctx, int rc)
456{
457 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000458
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200459 at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
460 at86rf230_async_error_recover);
461}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000462
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200463/* Generic function to get some register value in async mode */
464static int
465at86rf230_async_read_reg(struct at86rf230_local *lp, const u8 reg,
466 struct at86rf230_state_change *ctx,
467 void (*complete)(void *context))
468{
469 u8 *tx_buf = ctx->buf;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000470
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200471 tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
472 ctx->trx.len = 2;
473 ctx->msg.complete = complete;
474 return spi_async(lp->spi, &ctx->msg);
475}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000476
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200477static void
478at86rf230_async_state_assert(void *context)
479{
480 struct at86rf230_state_change *ctx = context;
481 struct at86rf230_local *lp = ctx->lp;
482 const u8 *buf = ctx->buf;
483 const u8 trx_state = buf[1] & 0x1f;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000484
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200485 /* Assert state change */
486 if (trx_state != ctx->to_state) {
487 /* Special handling if transceiver state is in
488 * STATE_BUSY_RX_AACK and a SHR was detected.
489 */
490 if (trx_state == STATE_BUSY_RX_AACK) {
491 /* Undocumented race condition. If we send a state
492 * change to STATE_RX_AACK_ON the transceiver could
493 * change his state automatically to STATE_BUSY_RX_AACK
494 * if a SHR was detected. This is not an error, but we
495 * can't assert this.
496 */
497 if (ctx->to_state == STATE_RX_AACK_ON)
498 goto done;
499
500 /* If we change to STATE_TX_ON without forcing and
501 * transceiver state is STATE_BUSY_RX_AACK, we wait
502 * 'tFrame + tPAck' receiving time. In this time the
503 * PDU should be received. If the transceiver is still
504 * in STATE_BUSY_RX_AACK, we run a force state change
505 * to STATE_TX_ON. This is a timeout handling, if the
506 * transceiver stucks in STATE_BUSY_RX_AACK.
507 */
508 if (ctx->to_state == STATE_TX_ON) {
509 at86rf230_async_state_change(lp, ctx,
510 STATE_FORCE_TX_ON,
511 ctx->complete);
512 return;
513 }
514 }
515
516
517 dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
518 ctx->from_state, ctx->to_state, trx_state);
519 }
520
521done:
522 if (ctx->complete)
523 ctx->complete(context);
524}
525
526/* Do state change timing delay. */
527static void
528at86rf230_async_state_delay(void *context)
529{
530 struct at86rf230_state_change *ctx = context;
531 struct at86rf230_local *lp = ctx->lp;
532 struct at86rf2xx_chip_data *c = lp->data;
533 bool force = false;
534 int rc;
535
536 /* The force state changes are will show as normal states in the
537 * state status subregister. We change the to_state to the
538 * corresponding one and remember if it was a force change, this
539 * differs if we do a state change from STATE_BUSY_RX_AACK.
540 */
541 switch (ctx->to_state) {
542 case STATE_FORCE_TX_ON:
543 ctx->to_state = STATE_TX_ON;
544 force = true;
545 break;
546 case STATE_FORCE_TRX_OFF:
547 ctx->to_state = STATE_TRX_OFF;
548 force = true;
549 break;
550 default:
551 break;
552 }
553
554 switch (ctx->from_state) {
Alexander Aring2e0571c2014-07-03 00:20:51 +0200555 case STATE_TRX_OFF:
556 switch (ctx->to_state) {
557 case STATE_RX_AACK_ON:
558 usleep_range(c->t_off_to_aack, c->t_off_to_aack + 10);
559 goto change;
560 case STATE_TX_ON:
561 usleep_range(c->t_off_to_tx_on,
562 c->t_off_to_tx_on + 10);
563 goto change;
564 default:
565 break;
566 }
567 break;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200568 case STATE_BUSY_RX_AACK:
569 switch (ctx->to_state) {
570 case STATE_TX_ON:
571 /* Wait for worst case receiving time if we
572 * didn't make a force change from BUSY_RX_AACK
573 * to TX_ON.
574 */
575 if (!force) {
576 usleep_range(c->t_frame + c->t_p_ack,
577 c->t_frame + c->t_p_ack + 1000);
578 goto change;
579 }
580 break;
581 default:
582 break;
583 }
584 break;
585 default:
586 break;
587 }
588
589 /* Default delay is 1us in the most cases */
590 udelay(1);
591
592change:
593 rc = at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
594 at86rf230_async_state_assert);
595 if (rc)
596 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
597}
598
599static void
600at86rf230_async_state_change_start(void *context)
601{
602 struct at86rf230_state_change *ctx = context;
603 struct at86rf230_local *lp = ctx->lp;
604 u8 *buf = ctx->buf;
605 const u8 trx_state = buf[1] & 0x1f;
606 int rc;
607
608 /* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
609 if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
610 udelay(1);
611 rc = at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
612 at86rf230_async_state_change_start);
613 if (rc)
614 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
615 return;
616 }
617
618 /* Check if we already are in the state which we change in */
619 if (trx_state == ctx->to_state) {
620 if (ctx->complete)
621 ctx->complete(context);
622 return;
623 }
624
625 /* Set current state to the context of state change */
626 ctx->from_state = trx_state;
627
628 /* Going into the next step for a state change which do a timing
629 * relevant delay.
630 */
631 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
632 buf[1] = ctx->to_state;
633 ctx->trx.len = 2;
634 ctx->msg.complete = at86rf230_async_state_delay;
635 rc = spi_async(lp->spi, &ctx->msg);
636 if (rc)
637 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000638}
639
640static int
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200641at86rf230_async_state_change(struct at86rf230_local *lp,
642 struct at86rf230_state_change *ctx,
643 const u8 state, void (*complete)(void *context))
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000644{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200645 /* Initialization for the state change context */
646 ctx->to_state = state;
647 ctx->complete = complete;
648 return at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
649 at86rf230_async_state_change_start);
650}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000651
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200652static void
Alexander Aring2e0571c2014-07-03 00:20:51 +0200653at86rf230_sync_state_change_complete(void *context)
654{
655 struct at86rf230_state_change *ctx = context;
656 struct at86rf230_local *lp = ctx->lp;
657
658 complete(&lp->state_complete);
659}
660
661/* This function do a sync framework above the async state change.
662 * Some callbacks of the IEEE 802.15.4 driver interface need to be
663 * handled synchronously.
664 */
665static int
666at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
667{
668 int rc;
669
670 rc = at86rf230_async_state_change(lp, &lp->state, state,
671 at86rf230_sync_state_change_complete);
672 if (rc) {
673 at86rf230_async_error(lp, &lp->state, rc);
674 return rc;
675 }
676
677 rc = wait_for_completion_timeout(&lp->state_complete,
678 msecs_to_jiffies(100));
679 if (!rc)
680 return -ETIMEDOUT;
681
682 return 0;
683}
684
685static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200686at86rf230_tx_complete(void *context)
687{
688 struct at86rf230_state_change *ctx = context;
689 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000690
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200691 complete(&lp->tx_complete);
692}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000693
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200694static void
695at86rf230_tx_on(void *context)
696{
697 struct at86rf230_state_change *ctx = context;
698 struct at86rf230_local *lp = ctx->lp;
699 int rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000700
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200701 rc = at86rf230_async_state_change(lp, &lp->irq, STATE_RX_AACK_ON,
702 at86rf230_tx_complete);
703 if (rc)
704 at86rf230_async_error(lp, ctx, rc);
705}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000706
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200707static void
708at86rf230_tx_trac_error(void *context)
709{
710 struct at86rf230_state_change *ctx = context;
711 struct at86rf230_local *lp = ctx->lp;
712 int rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000713
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200714 rc = at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
715 at86rf230_tx_on);
716 if (rc)
717 at86rf230_async_error(lp, ctx, rc);
718}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000719
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200720static void
721at86rf230_tx_trac_check(void *context)
722{
723 struct at86rf230_state_change *ctx = context;
724 struct at86rf230_local *lp = ctx->lp;
725 const u8 *buf = ctx->buf;
726 const u8 trac = (buf[1] & 0xe0) >> 5;
727 int rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000728
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200729 /* If trac status is different than zero we need to do a state change
730 * to STATE_FORCE_TRX_OFF then STATE_TX_ON to recover the transceiver
731 * state to TX_ON.
732 */
733 if (trac) {
734 rc = at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
735 at86rf230_tx_trac_error);
736 if (rc)
737 at86rf230_async_error(lp, ctx, rc);
738 return;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000739 }
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000740
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200741 at86rf230_tx_on(context);
742}
743
744
745static void
746at86rf230_tx_trac_status(void *context)
747{
748 struct at86rf230_state_change *ctx = context;
749 struct at86rf230_local *lp = ctx->lp;
750 int rc;
751
752 rc = at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
753 at86rf230_tx_trac_check);
754 if (rc)
755 at86rf230_async_error(lp, ctx, rc);
756}
757
758static void
759at86rf230_rx(struct at86rf230_local *lp,
760 const u8 *data, u8 len)
761{
762 u8 lqi;
763 struct sk_buff *skb;
764 u8 rx_local_buf[AT86RF2XX_MAX_BUF];
765
766 if (len < 2)
767 return;
768
769 /* read full frame buffer and invalid lqi value to lowest
770 * indicator if frame was is in a corrupted state.
771 */
772 if (len > IEEE802154_MTU) {
773 lqi = 0;
774 len = IEEE802154_MTU;
775 dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
776 } else {
777 lqi = data[len];
778 }
779
780 memcpy(rx_local_buf, data, len);
781 enable_irq(lp->spi->irq);
782
783 skb = alloc_skb(IEEE802154_MTU, GFP_ATOMIC);
784 if (!skb) {
785 dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
786 return;
787 }
788
789 memcpy(skb_put(skb, len), rx_local_buf, len);
790
791 /* We do not put CRC into the frame */
792 skb_trim(skb, len - 2);
793
794 ieee802154_rx_irqsafe(lp->dev, skb, lqi);
795}
796
797static void
798at86rf230_rx_read_frame_complete(void *context)
799{
800 struct at86rf230_state_change *ctx = context;
801 struct at86rf230_local *lp = ctx->lp;
802 const u8 *buf = lp->irq.buf;
803 const u8 len = buf[1];
804
805 at86rf230_rx(lp, buf + 2, len);
806}
807
808static int
809at86rf230_rx_read_frame(struct at86rf230_local *lp)
810{
811 u8 *buf = lp->irq.buf;
812
813 buf[0] = CMD_FB;
814 lp->irq.trx.len = AT86RF2XX_MAX_BUF;
815 lp->irq.msg.complete = at86rf230_rx_read_frame_complete;
816 return spi_async(lp->spi, &lp->irq.msg);
817}
818
819static void
820at86rf230_rx_trac_check(void *context)
821{
822 struct at86rf230_state_change *ctx = context;
823 struct at86rf230_local *lp = ctx->lp;
824 int rc;
825
826 /* Possible check on trac status here. This could be useful to make
827 * some stats why receive is failed. Not used at the moment, but it's
828 * maybe timing relevant. Datasheet doesn't say anything about this.
829 * The programming guide say do it so.
830 */
831
832 rc = at86rf230_rx_read_frame(lp);
833 if (rc) {
834 enable_irq(lp->spi->irq);
835 at86rf230_async_error(lp, ctx, rc);
836 }
837}
838
839static int
840at86rf230_irq_trx_end(struct at86rf230_local *lp)
841{
842 spin_lock(&lp->lock);
843 if (lp->is_tx) {
844 lp->is_tx = 0;
845 spin_unlock(&lp->lock);
846 enable_irq(lp->spi->irq);
847
848 if (lp->tx_aret)
849 return at86rf230_async_state_change(lp, &lp->irq,
850 STATE_FORCE_TX_ON,
851 at86rf230_tx_trac_status);
852 else
853 return at86rf230_async_state_change(lp, &lp->irq,
854 STATE_RX_AACK_ON,
855 at86rf230_tx_complete);
856 } else {
857 spin_unlock(&lp->lock);
858 return at86rf230_async_read_reg(lp, RG_TRX_STATE, &lp->irq,
859 at86rf230_rx_trac_check);
860 }
861}
862
863static void
864at86rf230_irq_status(void *context)
865{
866 struct at86rf230_state_change *ctx = context;
867 struct at86rf230_local *lp = ctx->lp;
868 const u8 *buf = lp->irq.buf;
869 const u8 irq = buf[1];
870 int rc;
871
872 if (irq & IRQ_TRX_END) {
873 rc = at86rf230_irq_trx_end(lp);
874 if (rc)
875 at86rf230_async_error(lp, ctx, rc);
876 } else {
877 enable_irq(lp->spi->irq);
878 dev_err(&lp->spi->dev, "not supported irq %02x received\n",
879 irq);
880 }
881}
882
883static irqreturn_t at86rf230_isr(int irq, void *data)
884{
885 struct at86rf230_local *lp = data;
886 struct at86rf230_state_change *ctx = &lp->irq;
887 u8 *buf = ctx->buf;
888 int rc;
889
890 disable_irq_nosync(lp->spi->irq);
891
892 buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
893 ctx->trx.len = 2;
894 ctx->msg.complete = at86rf230_irq_status;
895 rc = spi_async(lp->spi, &ctx->msg);
896 if (rc) {
897 at86rf230_async_error(lp, ctx, rc);
898 return IRQ_NONE;
899 }
900
901 return IRQ_HANDLED;
902}
903
904static void
905at86rf230_write_frame_complete(void *context)
906{
907 struct at86rf230_state_change *ctx = context;
908 struct at86rf230_local *lp = ctx->lp;
909 u8 *buf = ctx->buf;
910 int rc;
911
912 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
913 buf[1] = STATE_BUSY_TX;
914 ctx->trx.len = 2;
915 ctx->msg.complete = NULL;
916 rc = spi_async(lp->spi, &ctx->msg);
917 if (rc)
918 at86rf230_async_error(lp, ctx, rc);
919}
920
921static void
922at86rf230_write_frame(void *context)
923{
924 struct at86rf230_state_change *ctx = context;
925 struct at86rf230_local *lp = ctx->lp;
926 struct sk_buff *skb = lp->tx_skb;
927 u8 *buf = lp->tx.buf;
928 int rc;
929
930 spin_lock(&lp->lock);
931 lp->is_tx = 1;
932 spin_unlock(&lp->lock);
933
934 buf[0] = CMD_FB | CMD_WRITE;
935 buf[1] = skb->len + 2;
936 memcpy(buf + 2, skb->data, skb->len);
937 lp->tx.trx.len = skb->len + 2;
938 lp->tx.msg.complete = at86rf230_write_frame_complete;
939 rc = spi_async(lp->spi, &lp->tx.msg);
940 if (rc)
941 at86rf230_async_error(lp, ctx, rc);
942}
943
944static void
945at86rf230_xmit_tx_on(void *context)
946{
947 struct at86rf230_state_change *ctx = context;
948 struct at86rf230_local *lp = ctx->lp;
949 int rc;
950
951 rc = at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
952 at86rf230_write_frame);
953 if (rc)
954 at86rf230_async_error(lp, ctx, rc);
955}
956
957static int
958at86rf230_xmit(struct ieee802154_dev *dev, struct sk_buff *skb)
959{
960 struct at86rf230_local *lp = dev->priv;
961 struct at86rf230_state_change *ctx = &lp->tx;
962
963 void (*tx_complete)(void *context) = at86rf230_write_frame;
964 int rc;
965
966 lp->tx_skb = skb;
967
968 /* In ARET mode we need to go into STATE_TX_ARET_ON after we
969 * are in STATE_TX_ON. The pfad differs here, so we change
970 * the complete handler.
971 */
972 if (lp->tx_aret)
973 tx_complete = at86rf230_xmit_tx_on;
974
975 rc = at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
976 tx_complete);
977 if (rc) {
978 at86rf230_async_error(lp, ctx, rc);
979 return rc;
980 }
981 rc = wait_for_completion_interruptible_timeout(&lp->tx_complete,
982 msecs_to_jiffies(lp->data->t_tx_timeout));
983 if (!rc) {
984 at86rf230_async_error(lp, ctx, rc);
985 return -ETIMEDOUT;
986 }
987
988 /* Interfame spacing time, which is phy depend.
989 * TODO
990 * Move this handling in MAC 802.15.4 layer.
991 * This is currently a workaround to avoid fragmenation issues.
992 */
993 if (skb->len > 18)
994 usleep_range(lp->data->t_lifs, lp->data->t_lifs + 10);
995 else
996 usleep_range(lp->data->t_sifs, lp->data->t_sifs + 10);
997
998 return 0;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000999}
1000
1001static int
1002at86rf230_ed(struct ieee802154_dev *dev, u8 *level)
1003{
1004 might_sleep();
1005 BUG_ON(!level);
1006 *level = 0xbe;
1007 return 0;
1008}
1009
1010static int
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001011at86rf230_start(struct ieee802154_dev *dev)
1012{
Alexander Aring2e0571c2014-07-03 00:20:51 +02001013 return at86rf230_sync_state_change(dev->priv, STATE_RX_AACK_ON);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001014}
1015
1016static void
1017at86rf230_stop(struct ieee802154_dev *dev)
1018{
Alexander Aring2e0571c2014-07-03 00:20:51 +02001019 at86rf230_sync_state_change(dev->priv, STATE_FORCE_TRX_OFF);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001020}
1021
1022static int
Alexander Aringa53d1f72014-07-03 00:20:46 +02001023at86rf23x_set_channel(struct at86rf230_local *lp, int page, int channel)
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001024{
1025 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1026}
1027
1028static int
1029at86rf212_set_channel(struct at86rf230_local *lp, int page, int channel)
1030{
1031 int rc;
1032
1033 if (channel == 0)
1034 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
1035 else
1036 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
1037 if (rc < 0)
1038 return rc;
1039
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001040 if (page == 0) {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001041 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001042 lp->data->rssi_base_val = -100;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001043 } else {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001044 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001045 lp->data->rssi_base_val = -98;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001046 }
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001047 if (rc < 0)
1048 return rc;
1049
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001050 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1051}
1052
1053static int
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001054at86rf230_channel(struct ieee802154_dev *dev, int page, int channel)
1055{
1056 struct at86rf230_local *lp = dev->priv;
1057 int rc;
1058
1059 might_sleep();
1060
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001061 if (page < 0 || page > 31 ||
1062 !(lp->dev->phy->channels_supported[page] & BIT(channel))) {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001063 WARN_ON(1);
1064 return -EINVAL;
1065 }
1066
Alexander Aringa53d1f72014-07-03 00:20:46 +02001067 rc = lp->data->set_channel(lp, page, channel);
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001068 if (rc < 0)
1069 return rc;
1070
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001071 msleep(1); /* Wait for PLL */
1072 dev->phy->current_channel = channel;
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001073 dev->phy->current_page = page;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001074
1075 return 0;
1076}
1077
1078static int
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001079at86rf230_set_hw_addr_filt(struct ieee802154_dev *dev,
1080 struct ieee802154_hw_addr_filt *filt,
1081 unsigned long changed)
1082{
1083 struct at86rf230_local *lp = dev->priv;
1084
1085 if (changed & IEEE802515_AFILT_SADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001086 u16 addr = le16_to_cpu(filt->short_addr);
1087
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001088 dev_vdbg(&lp->spi->dev,
1089 "at86rf230_set_hw_addr_filt called for saddr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001090 __at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
1091 __at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001092 }
1093
1094 if (changed & IEEE802515_AFILT_PANID_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001095 u16 pan = le16_to_cpu(filt->pan_id);
1096
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001097 dev_vdbg(&lp->spi->dev,
1098 "at86rf230_set_hw_addr_filt called for pan id\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001099 __at86rf230_write(lp, RG_PAN_ID_0, pan);
1100 __at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001101 }
1102
1103 if (changed & IEEE802515_AFILT_IEEEADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001104 u8 i, addr[8];
1105
1106 memcpy(addr, &filt->ieee_addr, 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001107 dev_vdbg(&lp->spi->dev,
1108 "at86rf230_set_hw_addr_filt called for IEEE addr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001109 for (i = 0; i < 8; i++)
1110 __at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001111 }
1112
1113 if (changed & IEEE802515_AFILT_PANC_CHANGED) {
1114 dev_vdbg(&lp->spi->dev,
1115 "at86rf230_set_hw_addr_filt called for panc change\n");
1116 if (filt->pan_coord)
1117 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
1118 else
1119 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
1120 }
1121
1122 return 0;
1123}
1124
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001125static int
Alexander Aring640985e2014-07-03 00:20:43 +02001126at86rf230_set_txpower(struct ieee802154_dev *dev, int db)
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001127{
1128 struct at86rf230_local *lp = dev->priv;
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001129
1130 /* typical maximum output is 5dBm with RG_PHY_TX_PWR 0x60, lower five
1131 * bits decrease power in 1dB steps. 0x60 represents extra PA gain of
1132 * 0dB.
1133 * thus, supported values for db range from -26 to 5, for 31dB of
1134 * reduction to 0dB of reduction.
1135 */
1136 if (db > 5 || db < -26)
1137 return -EINVAL;
1138
1139 db = -(db - 5);
1140
Jean Sacren677676c2014-03-01 15:54:36 -07001141 return __at86rf230_write(lp, RG_PHY_TX_PWR, 0x60 | db);
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001142}
1143
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001144static int
Alexander Aring640985e2014-07-03 00:20:43 +02001145at86rf230_set_lbt(struct ieee802154_dev *dev, bool on)
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001146{
1147 struct at86rf230_local *lp = dev->priv;
1148
1149 return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
1150}
1151
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001152static int
Alexander Aring640985e2014-07-03 00:20:43 +02001153at86rf230_set_cca_mode(struct ieee802154_dev *dev, u8 mode)
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001154{
1155 struct at86rf230_local *lp = dev->priv;
1156
1157 return at86rf230_write_subreg(lp, SR_CCA_MODE, mode);
1158}
1159
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001160static int
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001161at86rf212_get_desens_steps(struct at86rf230_local *lp, s32 level)
1162{
1163 return (level - lp->data->rssi_base_val) * 100 / 207;
1164}
1165
1166static int
1167at86rf23x_get_desens_steps(struct at86rf230_local *lp, s32 level)
1168{
1169 return (level - lp->data->rssi_base_val) / 2;
1170}
1171
1172static int
Alexander Aring640985e2014-07-03 00:20:43 +02001173at86rf230_set_cca_ed_level(struct ieee802154_dev *dev, s32 level)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001174{
1175 struct at86rf230_local *lp = dev->priv;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001176
Alexander Aringa53d1f72014-07-03 00:20:46 +02001177 if (level < lp->data->rssi_base_val || level > 30)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001178 return -EINVAL;
1179
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001180 return at86rf230_write_subreg(lp, SR_CCA_ED_THRES,
1181 lp->data->get_desense_steps(lp, level));
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001182}
1183
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001184static int
Alexander Aring640985e2014-07-03 00:20:43 +02001185at86rf230_set_csma_params(struct ieee802154_dev *dev, u8 min_be, u8 max_be,
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001186 u8 retries)
1187{
1188 struct at86rf230_local *lp = dev->priv;
1189 int rc;
1190
1191 if (min_be > max_be || max_be > 8 || retries > 5)
1192 return -EINVAL;
1193
1194 rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
1195 if (rc)
1196 return rc;
1197
1198 rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
1199 if (rc)
1200 return rc;
1201
Alexander Aring39d7f322014-04-05 13:49:26 +02001202 return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001203}
1204
1205static int
Alexander Aring640985e2014-07-03 00:20:43 +02001206at86rf230_set_frame_retries(struct ieee802154_dev *dev, s8 retries)
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001207{
1208 struct at86rf230_local *lp = dev->priv;
1209 int rc = 0;
1210
1211 if (retries < -1 || retries > 15)
1212 return -EINVAL;
1213
1214 lp->tx_aret = retries >= 0;
1215
1216 if (retries >= 0)
1217 rc = at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);
1218
1219 return rc;
1220}
1221
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001222static struct ieee802154_ops at86rf230_ops = {
1223 .owner = THIS_MODULE,
1224 .xmit = at86rf230_xmit,
1225 .ed = at86rf230_ed,
1226 .set_channel = at86rf230_channel,
1227 .start = at86rf230_start,
1228 .stop = at86rf230_stop,
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001229 .set_hw_addr_filt = at86rf230_set_hw_addr_filt,
Alexander Aring640985e2014-07-03 00:20:43 +02001230 .set_txpower = at86rf230_set_txpower,
1231 .set_lbt = at86rf230_set_lbt,
1232 .set_cca_mode = at86rf230_set_cca_mode,
1233 .set_cca_ed_level = at86rf230_set_cca_ed_level,
1234 .set_csma_params = at86rf230_set_csma_params,
1235 .set_frame_retries = at86rf230_set_frame_retries,
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001236};
1237
Alexander Aringa53d1f72014-07-03 00:20:46 +02001238static struct at86rf2xx_chip_data at86rf233_data = {
Alexander Aring2e0571c2014-07-03 00:20:51 +02001239 .t_off_to_aack = 80,
1240 .t_off_to_tx_on = 80,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001241 .t_frame = 4096,
1242 .t_p_ack = 545,
1243 .t_sifs = 192,
1244 .t_lifs = 480,
1245 .t_tx_timeout = 2000,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001246 .rssi_base_val = -91,
1247 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001248 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001249};
1250
1251static struct at86rf2xx_chip_data at86rf231_data = {
Alexander Aring2e0571c2014-07-03 00:20:51 +02001252 .t_off_to_aack = 110,
1253 .t_off_to_tx_on = 110,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001254 .t_frame = 4096,
1255 .t_p_ack = 545,
1256 .t_sifs = 192,
1257 .t_lifs = 480,
1258 .t_tx_timeout = 2000,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001259 .rssi_base_val = -91,
1260 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001261 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001262};
1263
1264static struct at86rf2xx_chip_data at86rf212_data = {
Alexander Aring2e0571c2014-07-03 00:20:51 +02001265 .t_off_to_aack = 200,
1266 .t_off_to_tx_on = 200,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001267 .t_frame = 4096,
1268 .t_p_ack = 545,
1269 .t_sifs = 192,
1270 .t_lifs = 480,
1271 .t_tx_timeout = 2000,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001272 .rssi_base_val = -100,
1273 .set_channel = at86rf212_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001274 .get_desense_steps = at86rf212_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001275};
1276
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001277static int at86rf230_hw_init(struct at86rf230_local *lp)
1278{
Alexander Aring1db05582014-07-03 00:20:50 +02001279 int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
Alexander Aringf76014f772014-07-03 00:20:44 +02001280 unsigned int dvdd;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001281 u8 csma_seed[2];
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001282
Phoebe Buckheister7dcbd222014-02-17 11:34:13 +01001283 rc = at86rf230_write_subreg(lp, SR_TRX_CMD, STATE_FORCE_TRX_OFF);
1284 if (rc)
1285 return rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001286
Alexander Aring4af619a2014-04-24 19:09:05 +02001287 irq_type = irq_get_trigger_type(lp->spi->irq);
Alexander Aring1db05582014-07-03 00:20:50 +02001288 if (irq_type == IRQ_TYPE_EDGE_FALLING)
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001289 irq_pol = IRQ_ACTIVE_LOW;
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001290
Alexander Aring18c65042014-04-24 19:09:18 +02001291 rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001292 if (rc)
1293 return rc;
1294
Alexander Aring6bd2b132014-07-03 00:20:49 +02001295 rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
1296 if (rc)
1297 return rc;
1298
Sascha Herrmann057dad62013-04-14 22:33:29 +00001299 rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001300 if (rc)
1301 return rc;
1302
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001303 get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
1304 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
1305 if (rc)
1306 return rc;
1307 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
1308 if (rc)
1309 return rc;
1310
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001311 /* CLKM changes are applied immediately */
1312 rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
1313 if (rc)
1314 return rc;
1315
1316 /* Turn CLKM Off */
1317 rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
1318 if (rc)
1319 return rc;
1320 /* Wait the next SLEEP cycle */
1321 msleep(100);
1322
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001323 rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001324 if (rc)
1325 return rc;
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001326 if (!dvdd) {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001327 dev_err(&lp->spi->dev, "DVDD error\n");
1328 return -EINVAL;
1329 }
1330
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001331 return 0;
1332}
1333
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001334static struct at86rf230_platform_data *
1335at86rf230_get_pdata(struct spi_device *spi)
1336{
1337 struct at86rf230_platform_data *pdata;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001338
1339 if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node)
1340 return spi->dev.platform_data;
1341
1342 pdata = devm_kzalloc(&spi->dev, sizeof(*pdata), GFP_KERNEL);
1343 if (!pdata)
1344 goto done;
1345
1346 pdata->rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
1347 pdata->slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
1348
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001349 spi->dev.platform_data = pdata;
1350done:
1351 return pdata;
1352}
1353
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001354static int
1355at86rf230_detect_device(struct at86rf230_local *lp)
1356{
1357 unsigned int part, version, val;
1358 u16 man_id = 0;
1359 const char *chip;
1360 int rc;
1361
1362 rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
1363 if (rc)
1364 return rc;
1365 man_id |= val;
1366
1367 rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
1368 if (rc)
1369 return rc;
1370 man_id |= (val << 8);
1371
1372 rc = __at86rf230_read(lp, RG_PART_NUM, &part);
1373 if (rc)
1374 return rc;
1375
1376 rc = __at86rf230_read(lp, RG_PART_NUM, &version);
1377 if (rc)
1378 return rc;
1379
1380 if (man_id != 0x001f) {
1381 dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
1382 man_id >> 8, man_id & 0xFF);
1383 return -EINVAL;
1384 }
1385
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001386 lp->dev->extra_tx_headroom = 0;
1387 lp->dev->flags = IEEE802154_HW_OMIT_CKSUM | IEEE802154_HW_AACK |
1388 IEEE802154_HW_TXPOWER | IEEE802154_HW_CSMA;
1389
1390 switch (part) {
1391 case 2:
1392 chip = "at86rf230";
1393 rc = -ENOTSUPP;
1394 break;
1395 case 3:
1396 chip = "at86rf231";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001397 lp->data = &at86rf231_data;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001398 lp->dev->phy->channels_supported[0] = 0x7FFF800;
1399 break;
1400 case 7:
1401 chip = "at86rf212";
1402 if (version == 1) {
Alexander Aringa53d1f72014-07-03 00:20:46 +02001403 lp->data = &at86rf212_data;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001404 lp->dev->flags |= IEEE802154_HW_LBT;
1405 lp->dev->phy->channels_supported[0] = 0x00007FF;
1406 lp->dev->phy->channels_supported[2] = 0x00007FF;
1407 } else {
1408 rc = -ENOTSUPP;
1409 }
1410 break;
1411 case 11:
1412 chip = "at86rf233";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001413 lp->data = &at86rf233_data;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001414 lp->dev->phy->channels_supported[0] = 0x7FFF800;
1415 break;
1416 default:
1417 chip = "unkown";
1418 rc = -ENOTSUPP;
1419 break;
1420 }
1421
1422 dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);
1423
1424 return rc;
1425}
1426
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001427static void
1428at86rf230_setup_spi_messages(struct at86rf230_local *lp)
1429{
Alexander Aring2e0571c2014-07-03 00:20:51 +02001430 lp->state.lp = lp;
1431 spi_message_init(&lp->state.msg);
1432 lp->state.msg.context = &lp->state;
1433 lp->state.trx.tx_buf = lp->state.buf;
1434 lp->state.trx.rx_buf = lp->state.buf;
1435 spi_message_add_tail(&lp->state.trx, &lp->state.msg);
1436
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001437 lp->irq.lp = lp;
1438 spi_message_init(&lp->irq.msg);
1439 lp->irq.msg.context = &lp->irq;
1440 lp->irq.trx.tx_buf = lp->irq.buf;
1441 lp->irq.trx.rx_buf = lp->irq.buf;
1442 spi_message_add_tail(&lp->irq.trx, &lp->irq.msg);
1443
1444 lp->tx.lp = lp;
1445 spi_message_init(&lp->tx.msg);
1446 lp->tx.msg.context = &lp->tx;
1447 lp->tx.trx.tx_buf = lp->tx.buf;
1448 lp->tx.trx.rx_buf = lp->tx.buf;
1449 spi_message_add_tail(&lp->tx.trx, &lp->tx.msg);
1450}
1451
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001452static int at86rf230_probe(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001453{
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001454 struct at86rf230_platform_data *pdata;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001455 struct ieee802154_dev *dev;
1456 struct at86rf230_local *lp;
Alexander Aringf76014f772014-07-03 00:20:44 +02001457 unsigned int status;
Alexander Aring4af619a2014-04-24 19:09:05 +02001458 int rc, irq_type;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001459
1460 if (!spi->irq) {
1461 dev_err(&spi->dev, "no IRQ specified\n");
1462 return -EINVAL;
1463 }
1464
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001465 pdata = at86rf230_get_pdata(spi);
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001466 if (!pdata) {
1467 dev_err(&spi->dev, "no platform_data\n");
1468 return -EINVAL;
1469 }
1470
Alexander Aring3fa27572014-03-15 09:29:06 +01001471 if (gpio_is_valid(pdata->rstn)) {
Alexander Aring0679e292014-04-24 19:09:09 +02001472 rc = devm_gpio_request_one(&spi->dev, pdata->rstn,
1473 GPIOF_OUT_INIT_HIGH, "rstn");
Alexander Aring3fa27572014-03-15 09:29:06 +01001474 if (rc)
1475 return rc;
1476 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001477
1478 if (gpio_is_valid(pdata->slp_tr)) {
Alexander Aring0679e292014-04-24 19:09:09 +02001479 rc = devm_gpio_request_one(&spi->dev, pdata->slp_tr,
1480 GPIOF_OUT_INIT_LOW, "slp_tr");
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001481 if (rc)
Alexander Aring0679e292014-04-24 19:09:09 +02001482 return rc;
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001483 }
1484
1485 /* Reset */
Alexander Aring3fa27572014-03-15 09:29:06 +01001486 if (gpio_is_valid(pdata->rstn)) {
1487 udelay(1);
1488 gpio_set_value(pdata->rstn, 0);
1489 udelay(1);
1490 gpio_set_value(pdata->rstn, 1);
1491 usleep_range(120, 240);
1492 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001493
Alexander Aring640985e2014-07-03 00:20:43 +02001494 dev = ieee802154_alloc_device(sizeof(*lp), &at86rf230_ops);
Alexander Aring0679e292014-04-24 19:09:09 +02001495 if (!dev)
1496 return -ENOMEM;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001497
1498 lp = dev->priv;
1499 lp->dev = dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001500 lp->spi = spi;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001501 dev->parent = &spi->dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001502
Alexander Aringf76014f772014-07-03 00:20:44 +02001503 lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
1504 if (IS_ERR(lp->regmap)) {
1505 rc = PTR_ERR(lp->regmap);
1506 dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1507 rc);
1508 goto free_dev;
1509 }
1510
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001511 at86rf230_setup_spi_messages(lp);
1512
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001513 rc = at86rf230_detect_device(lp);
1514 if (rc < 0)
1515 goto free_dev;
1516
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001517 spin_lock_init(&lp->lock);
1518 init_completion(&lp->tx_complete);
Alexander Aring2e0571c2014-07-03 00:20:51 +02001519 init_completion(&lp->state_complete);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001520
1521 spi_set_drvdata(spi, lp);
1522
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001523 rc = at86rf230_hw_init(lp);
1524 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001525 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001526
Alexander Aring19626942014-04-24 19:09:15 +02001527 /* Read irq status register to reset irq line */
1528 rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001529 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001530 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001531
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001532 irq_type = irq_get_trigger_type(spi->irq);
1533 if (!irq_type)
1534 irq_type = IRQF_TRIGGER_RISING;
1535
1536 rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
1537 IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
Sascha Herrmann057dad62013-04-14 22:33:29 +00001538 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001539 goto free_dev;
Sascha Herrmann057dad62013-04-14 22:33:29 +00001540
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001541 rc = ieee802154_register_device(lp->dev);
1542 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001543 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001544
1545 return rc;
1546
Alexander Aring640985e2014-07-03 00:20:43 +02001547free_dev:
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001548 ieee802154_free_device(lp->dev);
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001549
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001550 return rc;
1551}
1552
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001553static int at86rf230_remove(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001554{
1555 struct at86rf230_local *lp = spi_get_drvdata(spi);
1556
Alexander Aring17e84a92014-03-31 03:26:51 +02001557 /* mask all at86rf230 irq's */
1558 at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001559 ieee802154_unregister_device(lp->dev);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001560 ieee802154_free_device(lp->dev);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001561 dev_dbg(&spi->dev, "unregistered at86rf230\n");
Alexander Aring0679e292014-04-24 19:09:09 +02001562
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001563 return 0;
1564}
1565
Alexander Aring1086b4f2014-04-24 19:09:11 +02001566static const struct of_device_id at86rf230_of_match[] = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001567 { .compatible = "atmel,at86rf230", },
1568 { .compatible = "atmel,at86rf231", },
1569 { .compatible = "atmel,at86rf233", },
1570 { .compatible = "atmel,at86rf212", },
1571 { },
1572};
Alexander Aring835cb7d2014-04-24 19:09:10 +02001573MODULE_DEVICE_TABLE(of, at86rf230_of_match);
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001574
Alexander Aring90b15522014-04-24 19:09:12 +02001575static const struct spi_device_id at86rf230_device_id[] = {
1576 { .name = "at86rf230", },
1577 { .name = "at86rf231", },
1578 { .name = "at86rf233", },
1579 { .name = "at86rf212", },
1580 { },
1581};
1582MODULE_DEVICE_TABLE(spi, at86rf230_device_id);
1583
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001584static struct spi_driver at86rf230_driver = {
Alexander Aring90b15522014-04-24 19:09:12 +02001585 .id_table = at86rf230_device_id,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001586 .driver = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001587 .of_match_table = of_match_ptr(at86rf230_of_match),
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001588 .name = "at86rf230",
1589 .owner = THIS_MODULE,
1590 },
1591 .probe = at86rf230_probe,
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001592 .remove = at86rf230_remove,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001593};
1594
alex.bluesman.smirnov@gmail.com395a5732012-08-26 05:10:10 +00001595module_spi_driver(at86rf230_driver);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001596
1597MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
1598MODULE_LICENSE("GPL v2");