blob: 5f203c545e002932b3cc2587fab02f962385f667 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
21#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000023#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000024#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000025#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000028#include <sound/initval.h>
29#include <sound/tlv.h>
30
31#include <linux/mfd/wm8994/core.h>
32#include <linux/mfd/wm8994/registers.h>
33#include <linux/mfd/wm8994/pdata.h>
34#include <linux/mfd/wm8994/gpio.h>
35
36#include "wm8994.h"
37#include "wm_hubs.h"
38
Mark Brown9e6e96a2010-01-29 17:47:12 +000039struct fll_config {
40 int src;
41 int in;
42 int out;
43};
44
45#define WM8994_NUM_DRC 3
46#define WM8994_NUM_EQ 3
47
48static int wm8994_drc_base[] = {
49 WM8994_AIF1_DRC1_1,
50 WM8994_AIF1_DRC2_1,
51 WM8994_AIF2_DRC_1,
52};
53
54static int wm8994_retune_mobile_base[] = {
55 WM8994_AIF1_DAC1_EQ_GAINS_1,
56 WM8994_AIF1_DAC2_EQ_GAINS_1,
57 WM8994_AIF2_EQ_GAINS_1,
58};
59
Mark Brown88766982010-03-29 20:57:12 +010060struct wm8994_micdet {
61 struct snd_soc_jack *jack;
62 int det;
63 int shrt;
64};
65
Mark Brown9e6e96a2010-01-29 17:47:12 +000066/* codec private data */
67struct wm8994_priv {
68 struct wm_hubs_data hubs;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000069 enum snd_soc_control_type control_type;
70 void *control_data;
71 struct snd_soc_codec *codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +000072 int sysclk[2];
73 int sysclk_rate[2];
74 int mclk[2];
75 int aifclk[2];
76 struct fll_config fll[2], fll_suspend[2];
77
78 int dac_rates[2];
79 int lrclk_shared[2];
80
Mark Brownd6addcc2010-11-26 15:21:08 +000081 int mbc_ena[3];
82
Mark Brown9e6e96a2010-01-29 17:47:12 +000083 /* Platform dependant DRC configuration */
84 const char **drc_texts;
85 int drc_cfg[WM8994_NUM_DRC];
86 struct soc_enum drc_enum;
87
88 /* Platform dependant ReTune mobile configuration */
89 int num_retune_mobile_texts;
90 const char **retune_mobile_texts;
91 int retune_mobile_cfg[WM8994_NUM_EQ];
92 struct soc_enum retune_mobile_enum;
93
Mark Brown88766982010-03-29 20:57:12 +010094 struct wm8994_micdet micdet[2];
95
Mark Brown821edd22010-11-26 15:21:09 +000096 wm8958_micdet_cb jack_cb;
97 void *jack_cb_data;
98 bool jack_is_mic;
99 bool jack_is_video;
100
Mark Brownb6b05692010-08-13 12:58:20 +0100101 int revision;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000102 struct wm8994_pdata *pdata;
103};
104
Mark Brown9e6e96a2010-01-29 17:47:12 +0000105static int wm8994_readable(unsigned int reg)
106{
Mark Browne88ff1e2010-07-09 00:12:08 +0900107 switch (reg) {
108 case WM8994_GPIO_1:
109 case WM8994_GPIO_2:
110 case WM8994_GPIO_3:
111 case WM8994_GPIO_4:
112 case WM8994_GPIO_5:
113 case WM8994_GPIO_6:
114 case WM8994_GPIO_7:
115 case WM8994_GPIO_8:
116 case WM8994_GPIO_9:
117 case WM8994_GPIO_10:
118 case WM8994_GPIO_11:
119 case WM8994_INTERRUPT_STATUS_1:
120 case WM8994_INTERRUPT_STATUS_2:
121 case WM8994_INTERRUPT_RAW_STATUS_2:
122 return 1;
123 default:
124 break;
125 }
126
Mark Brown7b306da2010-11-16 20:11:40 +0000127 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000128 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +0000129 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000130}
131
132static int wm8994_volatile(unsigned int reg)
133{
Mark Brownca9aef52010-11-26 17:23:41 +0000134 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000135 return 1;
136
137 switch (reg) {
138 case WM8994_SOFTWARE_RESET:
139 case WM8994_CHIP_REVISION:
140 case WM8994_DC_SERVO_1:
141 case WM8994_DC_SERVO_READBACK:
142 case WM8994_RATE_STATUS:
143 case WM8994_LDO_1:
144 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000145 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000146 case WM8958_MIC_DETECT_3:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000147 return 1;
148 default:
149 return 0;
150 }
151}
152
153static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
154 unsigned int value)
155{
Mark Brownca9aef52010-11-26 17:23:41 +0000156 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000157
158 BUG_ON(reg > WM8994_MAX_REGISTER);
159
Mark Brownca9aef52010-11-26 17:23:41 +0000160 if (!wm8994_volatile(reg)) {
161 ret = snd_soc_cache_write(codec, reg, value);
162 if (ret != 0)
163 dev_err(codec->dev, "Cache write to %x failed: %d\n",
164 reg, ret);
165 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000166
167 return wm8994_reg_write(codec->control_data, reg, value);
168}
169
170static unsigned int wm8994_read(struct snd_soc_codec *codec,
171 unsigned int reg)
172{
Mark Brownca9aef52010-11-26 17:23:41 +0000173 unsigned int val;
174 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000175
176 BUG_ON(reg > WM8994_MAX_REGISTER);
177
Mark Brownca9aef52010-11-26 17:23:41 +0000178 if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
179 reg < codec->driver->reg_cache_size) {
180 ret = snd_soc_cache_read(codec, reg, &val);
181 if (ret >= 0)
182 return val;
183 else
184 dev_err(codec->dev, "Cache read from %x failed: %d\n",
185 reg, ret);
186 }
187
188 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000189}
190
191static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
192{
Mark Brownb2c812e2010-04-14 15:35:19 +0900193 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000194 int rate;
195 int reg1 = 0;
196 int offset;
197
198 if (aif)
199 offset = 4;
200 else
201 offset = 0;
202
203 switch (wm8994->sysclk[aif]) {
204 case WM8994_SYSCLK_MCLK1:
205 rate = wm8994->mclk[0];
206 break;
207
208 case WM8994_SYSCLK_MCLK2:
209 reg1 |= 0x8;
210 rate = wm8994->mclk[1];
211 break;
212
213 case WM8994_SYSCLK_FLL1:
214 reg1 |= 0x10;
215 rate = wm8994->fll[0].out;
216 break;
217
218 case WM8994_SYSCLK_FLL2:
219 reg1 |= 0x18;
220 rate = wm8994->fll[1].out;
221 break;
222
223 default:
224 return -EINVAL;
225 }
226
227 if (rate >= 13500000) {
228 rate /= 2;
229 reg1 |= WM8994_AIF1CLK_DIV;
230
231 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
232 aif + 1, rate);
233 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100234
235 if (rate && rate < 3000000)
236 dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
237 aif + 1, rate);
238
Mark Brown9e6e96a2010-01-29 17:47:12 +0000239 wm8994->aifclk[aif] = rate;
240
241 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
242 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
243 reg1);
244
245 return 0;
246}
247
248static int configure_clock(struct snd_soc_codec *codec)
249{
Mark Brownb2c812e2010-04-14 15:35:19 +0900250 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000251 int old, new;
252
253 /* Bring up the AIF clocks first */
254 configure_aif_clock(codec, 0);
255 configure_aif_clock(codec, 1);
256
257 /* Then switch CLK_SYS over to the higher of them; a change
258 * can only happen as a result of a clocking change which can
259 * only be made outside of DAPM so we can safely redo the
260 * clocking.
261 */
262
263 /* If they're equal it doesn't matter which is used */
264 if (wm8994->aifclk[0] == wm8994->aifclk[1])
265 return 0;
266
267 if (wm8994->aifclk[0] < wm8994->aifclk[1])
268 new = WM8994_SYSCLK_SRC;
269 else
270 new = 0;
271
272 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
273
274 /* If there's no change then we're done. */
275 if (old == new)
276 return 0;
277
278 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
279
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200280 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000281
282 return 0;
283}
284
285static int check_clk_sys(struct snd_soc_dapm_widget *source,
286 struct snd_soc_dapm_widget *sink)
287{
288 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
289 const char *clk;
290
291 /* Check what we're currently using for CLK_SYS */
292 if (reg & WM8994_SYSCLK_SRC)
293 clk = "AIF2CLK";
294 else
295 clk = "AIF1CLK";
296
297 return strcmp(source->name, clk) == 0;
298}
299
300static const char *sidetone_hpf_text[] = {
301 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
302};
303
304static const struct soc_enum sidetone_hpf =
305 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
306
307static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
308static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
309static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
310static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
311static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
312
313#define WM8994_DRC_SWITCH(xname, reg, shift) \
314{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
315 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
316 .put = wm8994_put_drc_sw, \
317 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
318
319static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
320 struct snd_ctl_elem_value *ucontrol)
321{
322 struct soc_mixer_control *mc =
323 (struct soc_mixer_control *)kcontrol->private_value;
324 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
325 int mask, ret;
326
327 /* Can't enable both ADC and DAC paths simultaneously */
328 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
329 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
330 WM8994_AIF1ADC1R_DRC_ENA_MASK;
331 else
332 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
333
334 ret = snd_soc_read(codec, mc->reg);
335 if (ret < 0)
336 return ret;
337 if (ret & mask)
338 return -EINVAL;
339
340 return snd_soc_put_volsw(kcontrol, ucontrol);
341}
342
Mark Brown9e6e96a2010-01-29 17:47:12 +0000343static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
344{
Mark Brownb2c812e2010-04-14 15:35:19 +0900345 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000346 struct wm8994_pdata *pdata = wm8994->pdata;
347 int base = wm8994_drc_base[drc];
348 int cfg = wm8994->drc_cfg[drc];
349 int save, i;
350
351 /* Save any enables; the configuration should clear them. */
352 save = snd_soc_read(codec, base);
353 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
354 WM8994_AIF1ADC1R_DRC_ENA;
355
356 for (i = 0; i < WM8994_DRC_REGS; i++)
357 snd_soc_update_bits(codec, base + i, 0xffff,
358 pdata->drc_cfgs[cfg].regs[i]);
359
360 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
361 WM8994_AIF1ADC1L_DRC_ENA |
362 WM8994_AIF1ADC1R_DRC_ENA, save);
363}
364
365/* Icky as hell but saves code duplication */
366static int wm8994_get_drc(const char *name)
367{
368 if (strcmp(name, "AIF1DRC1 Mode") == 0)
369 return 0;
370 if (strcmp(name, "AIF1DRC2 Mode") == 0)
371 return 1;
372 if (strcmp(name, "AIF2DRC Mode") == 0)
373 return 2;
374 return -EINVAL;
375}
376
377static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
378 struct snd_ctl_elem_value *ucontrol)
379{
380 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000381 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000382 struct wm8994_pdata *pdata = wm8994->pdata;
383 int drc = wm8994_get_drc(kcontrol->id.name);
384 int value = ucontrol->value.integer.value[0];
385
386 if (drc < 0)
387 return drc;
388
389 if (value >= pdata->num_drc_cfgs)
390 return -EINVAL;
391
392 wm8994->drc_cfg[drc] = value;
393
394 wm8994_set_drc(codec, drc);
395
396 return 0;
397}
398
399static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
400 struct snd_ctl_elem_value *ucontrol)
401{
402 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900403 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000404 int drc = wm8994_get_drc(kcontrol->id.name);
405
406 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
407
408 return 0;
409}
410
411static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
412{
Mark Brownb2c812e2010-04-14 15:35:19 +0900413 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000414 struct wm8994_pdata *pdata = wm8994->pdata;
415 int base = wm8994_retune_mobile_base[block];
416 int iface, best, best_val, save, i, cfg;
417
418 if (!pdata || !wm8994->num_retune_mobile_texts)
419 return;
420
421 switch (block) {
422 case 0:
423 case 1:
424 iface = 0;
425 break;
426 case 2:
427 iface = 1;
428 break;
429 default:
430 return;
431 }
432
433 /* Find the version of the currently selected configuration
434 * with the nearest sample rate. */
435 cfg = wm8994->retune_mobile_cfg[block];
436 best = 0;
437 best_val = INT_MAX;
438 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
439 if (strcmp(pdata->retune_mobile_cfgs[i].name,
440 wm8994->retune_mobile_texts[cfg]) == 0 &&
441 abs(pdata->retune_mobile_cfgs[i].rate
442 - wm8994->dac_rates[iface]) < best_val) {
443 best = i;
444 best_val = abs(pdata->retune_mobile_cfgs[i].rate
445 - wm8994->dac_rates[iface]);
446 }
447 }
448
449 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
450 block,
451 pdata->retune_mobile_cfgs[best].name,
452 pdata->retune_mobile_cfgs[best].rate,
453 wm8994->dac_rates[iface]);
454
455 /* The EQ will be disabled while reconfiguring it, remember the
456 * current configuration.
457 */
458 save = snd_soc_read(codec, base);
459 save &= WM8994_AIF1DAC1_EQ_ENA;
460
461 for (i = 0; i < WM8994_EQ_REGS; i++)
462 snd_soc_update_bits(codec, base + i, 0xffff,
463 pdata->retune_mobile_cfgs[best].regs[i]);
464
465 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
466}
467
468/* Icky as hell but saves code duplication */
469static int wm8994_get_retune_mobile_block(const char *name)
470{
471 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
472 return 0;
473 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
474 return 1;
475 if (strcmp(name, "AIF2 EQ Mode") == 0)
476 return 2;
477 return -EINVAL;
478}
479
480static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
481 struct snd_ctl_elem_value *ucontrol)
482{
483 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000484 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000485 struct wm8994_pdata *pdata = wm8994->pdata;
486 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
487 int value = ucontrol->value.integer.value[0];
488
489 if (block < 0)
490 return block;
491
492 if (value >= pdata->num_retune_mobile_cfgs)
493 return -EINVAL;
494
495 wm8994->retune_mobile_cfg[block] = value;
496
497 wm8994_set_retune_mobile(codec, block);
498
499 return 0;
500}
501
502static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
503 struct snd_ctl_elem_value *ucontrol)
504{
505 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000506 struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000507 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
508
509 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
510
511 return 0;
512}
513
Mark Brown96b101e2010-11-18 15:49:38 +0000514static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100515 "Left", "Right"
516};
517
Mark Brown96b101e2010-11-18 15:49:38 +0000518static const struct soc_enum aif1adcl_src =
519 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
520
521static const struct soc_enum aif1adcr_src =
522 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
523
524static const struct soc_enum aif2adcl_src =
525 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
526
527static const struct soc_enum aif2adcr_src =
528 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
529
Mark Brownf5548852010-08-31 19:39:48 +0100530static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000531 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100532
533static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000534 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100535
536static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000537 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100538
539static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000540 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100541
Mark Brownd6addcc2010-11-26 15:21:08 +0000542static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
543{
544 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
545 int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
546 int ena, reg, aif;
547
548 switch (mbc) {
549 case 0:
550 pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
551 aif = 0;
552 break;
553 case 1:
554 pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
555 aif = 0;
556 break;
557 case 2:
558 pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
559 aif = 1;
560 break;
561 default:
562 BUG();
563 return;
564 }
565
566 /* We can only enable the MBC if the AIF is enabled and we
567 * want it to be enabled. */
568 ena = pwr_reg && wm8994->mbc_ena[mbc];
569
570 reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
571
572 dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
573 mbc, start, pwr_reg, reg);
574
575 if (start && ena) {
576 /* If the DSP is already running then noop */
577 if (reg & WM8958_DSP2_ENA)
578 return;
579
580 /* Switch the clock over to the appropriate AIF */
581 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
582 WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
583 aif << WM8958_DSP2CLK_SRC_SHIFT |
584 WM8958_DSP2CLK_ENA);
585
586 snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
587 WM8958_DSP2_ENA, WM8958_DSP2_ENA);
588
589 /* TODO: Apply any user specified MBC settings */
590
591 /* Run the DSP */
592 snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
593 WM8958_DSP2_RUNR);
594
595 /* And we're off! */
596 snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
597 WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
598 mbc << WM8958_MBC_SEL_SHIFT |
599 WM8958_MBC_ENA);
600 } else {
601 /* If the DSP is already stopped then noop */
602 if (!(reg & WM8958_DSP2_ENA))
603 return;
604
605 snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
606 WM8958_MBC_ENA, 0);
607 snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
608 WM8958_DSP2_ENA, 0);
609 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
610 WM8958_DSP2CLK_ENA, 0);
611 }
612}
613
614static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
615 struct snd_kcontrol *kcontrol, int event)
616{
617 struct snd_soc_codec *codec = w->codec;
618 int mbc;
619
620 switch (w->shift) {
621 case 13:
622 case 12:
623 mbc = 2;
624 break;
625 case 11:
626 case 10:
627 mbc = 1;
628 break;
629 case 9:
630 case 8:
631 mbc = 0;
632 break;
633 default:
634 BUG();
635 return -EINVAL;
636 }
637
638 switch (event) {
639 case SND_SOC_DAPM_POST_PMU:
640 wm8958_mbc_apply(codec, mbc, 1);
641 break;
642 case SND_SOC_DAPM_POST_PMD:
643 wm8958_mbc_apply(codec, mbc, 0);
644 break;
645 }
646
647 return 0;
648}
649
650static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
651 struct snd_ctl_elem_info *uinfo)
652{
653 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
654 uinfo->count = 1;
655 uinfo->value.integer.min = 0;
656 uinfo->value.integer.max = 1;
657 return 0;
658}
659
660static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
661 struct snd_ctl_elem_value *ucontrol)
662{
663 int mbc = kcontrol->private_value;
664 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
665 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
666
667 ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
668
669 return 0;
670}
671
672static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
673 struct snd_ctl_elem_value *ucontrol)
674{
675 int mbc = kcontrol->private_value;
676 int i;
677 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
678 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
679
680 if (ucontrol->value.integer.value[0] > 1)
681 return -EINVAL;
682
683 for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
684 if (mbc != i && wm8994->mbc_ena[i]) {
685 dev_dbg(codec->dev, "MBC %d active already\n", mbc);
686 return -EBUSY;
687 }
688 }
689
690 wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
691
692 wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
693
694 return 0;
695}
696
697#define WM8958_MBC_SWITCH(xname, xval) {\
698 .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
699 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
700 .info = wm8958_mbc_info, \
701 .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
702 .private_value = xval }
703
Mark Brown9e6e96a2010-01-29 17:47:12 +0000704static const struct snd_kcontrol_new wm8994_snd_controls[] = {
705SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
706 WM8994_AIF1_ADC1_RIGHT_VOLUME,
707 1, 119, 0, digital_tlv),
708SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
709 WM8994_AIF1_ADC2_RIGHT_VOLUME,
710 1, 119, 0, digital_tlv),
711SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
712 WM8994_AIF2_ADC_RIGHT_VOLUME,
713 1, 119, 0, digital_tlv),
714
Mark Brown96b101e2010-11-18 15:49:38 +0000715SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
716SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
717SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
718SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
719
Mark Brownf5548852010-08-31 19:39:48 +0100720SOC_ENUM("AIF1DACL Source", aif1dacl_src),
721SOC_ENUM("AIF1DACR Source", aif1dacr_src),
722SOC_ENUM("AIF2DACL Source", aif1dacl_src),
723SOC_ENUM("AIF2DACR Source", aif1dacr_src),
724
Mark Brown9e6e96a2010-01-29 17:47:12 +0000725SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
726 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
727SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
728 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
729SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
730 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
731
732SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
733SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
734
735SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
736SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
737SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
738
739WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
740WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
741WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
742
743WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
744WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
745WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
746
747WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
748WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
749WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
750
751SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
752 5, 12, 0, st_tlv),
753SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
754 0, 12, 0, st_tlv),
755SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
756 5, 12, 0, st_tlv),
757SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
758 0, 12, 0, st_tlv),
759SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
760SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
761
762SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
763 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
764SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
765 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
766
767SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
768 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
769SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
770 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
771
772SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
773 6, 1, 1, wm_hubs_spkmix_tlv),
774SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
775 2, 1, 1, wm_hubs_spkmix_tlv),
776
777SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
778 6, 1, 1, wm_hubs_spkmix_tlv),
779SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
780 2, 1, 1, wm_hubs_spkmix_tlv),
781
782SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
783 10, 15, 0, wm8994_3d_tlv),
784SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
785 8, 1, 0),
786SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
787 10, 15, 0, wm8994_3d_tlv),
788SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
789 8, 1, 0),
790SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
791 10, 15, 0, wm8994_3d_tlv),
792SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
793 8, 1, 0),
794};
795
796static const struct snd_kcontrol_new wm8994_eq_controls[] = {
797SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
798 eq_tlv),
799SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
800 eq_tlv),
801SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
802 eq_tlv),
803SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
804 eq_tlv),
805SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
806 eq_tlv),
807
808SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
809 eq_tlv),
810SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
811 eq_tlv),
812SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
813 eq_tlv),
814SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
815 eq_tlv),
816SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
817 eq_tlv),
818
819SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
820 eq_tlv),
821SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
822 eq_tlv),
823SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
824 eq_tlv),
825SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
826 eq_tlv),
827SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
828 eq_tlv),
829};
830
Mark Brownc4431df2010-11-26 15:21:07 +0000831static const struct snd_kcontrol_new wm8958_snd_controls[] = {
832SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brownd6addcc2010-11-26 15:21:08 +0000833WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
834WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
835WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
Mark Brownc4431df2010-11-26 15:21:07 +0000836};
837
Mark Brown9e6e96a2010-01-29 17:47:12 +0000838static int clk_sys_event(struct snd_soc_dapm_widget *w,
839 struct snd_kcontrol *kcontrol, int event)
840{
841 struct snd_soc_codec *codec = w->codec;
842
843 switch (event) {
844 case SND_SOC_DAPM_PRE_PMU:
845 return configure_clock(codec);
846
847 case SND_SOC_DAPM_POST_PMD:
848 configure_clock(codec);
849 break;
850 }
851
852 return 0;
853}
854
855static void wm8994_update_class_w(struct snd_soc_codec *codec)
856{
Mark Brownfec6dd82010-10-27 13:48:36 -0700857 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000858 int enable = 1;
859 int source = 0; /* GCC flow analysis can't track enable */
860 int reg, reg_r;
861
862 /* Only support direct DAC->headphone paths */
863 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
864 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900865 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000866 enable = 0;
867 }
868
869 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
870 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900871 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000872 enable = 0;
873 }
874
875 /* We also need the same setting for L/R and only one path */
876 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
877 switch (reg) {
878 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900879 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000880 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
881 break;
882 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900883 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000884 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
885 break;
886 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900887 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000888 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
889 break;
890 default:
Mark Brownee839a22010-04-20 13:57:08 +0900891 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000892 enable = 0;
893 break;
894 }
895
896 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
897 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900898 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000899 enable = 0;
900 }
901
902 if (enable) {
903 dev_dbg(codec->dev, "Class W enabled\n");
904 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
905 WM8994_CP_DYN_PWR |
906 WM8994_CP_DYN_SRC_SEL_MASK,
907 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700908 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000909
910 } else {
911 dev_dbg(codec->dev, "Class W disabled\n");
912 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
913 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700914 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000915 }
916}
917
918static const char *hp_mux_text[] = {
919 "Mixer",
920 "DAC",
921};
922
923#define WM8994_HP_ENUM(xname, xenum) \
924{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
925 .info = snd_soc_info_enum_double, \
926 .get = snd_soc_dapm_get_enum_double, \
927 .put = wm8994_put_hp_enum, \
928 .private_value = (unsigned long)&xenum }
929
930static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
931 struct snd_ctl_elem_value *ucontrol)
932{
933 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
934 struct snd_soc_codec *codec = w->codec;
935 int ret;
936
937 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
938
939 wm8994_update_class_w(codec);
940
941 return ret;
942}
943
944static const struct soc_enum hpl_enum =
945 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
946
947static const struct snd_kcontrol_new hpl_mux =
948 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
949
950static const struct soc_enum hpr_enum =
951 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
952
953static const struct snd_kcontrol_new hpr_mux =
954 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
955
956static const char *adc_mux_text[] = {
957 "ADC",
958 "DMIC",
959};
960
961static const struct soc_enum adc_enum =
962 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
963
964static const struct snd_kcontrol_new adcl_mux =
965 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
966
967static const struct snd_kcontrol_new adcr_mux =
968 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
969
970static const struct snd_kcontrol_new left_speaker_mixer[] = {
971SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
972SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
973SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
974SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
975SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
976};
977
978static const struct snd_kcontrol_new right_speaker_mixer[] = {
979SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
980SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
981SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
982SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
983SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
984};
985
986/* Debugging; dump chip status after DAPM transitions */
987static int post_ev(struct snd_soc_dapm_widget *w,
988 struct snd_kcontrol *kcontrol, int event)
989{
990 struct snd_soc_codec *codec = w->codec;
991 dev_dbg(codec->dev, "SRC status: %x\n",
992 snd_soc_read(codec,
993 WM8994_RATE_STATUS));
994 return 0;
995}
996
997static const struct snd_kcontrol_new aif1adc1l_mix[] = {
998SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
999 1, 1, 0),
1000SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1001 0, 1, 0),
1002};
1003
1004static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1005SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1006 1, 1, 0),
1007SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1008 0, 1, 0),
1009};
1010
Mark Browna3257ba2010-07-19 14:02:34 +01001011static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1012SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1013 1, 1, 0),
1014SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1015 0, 1, 0),
1016};
1017
1018static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1019SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1020 1, 1, 0),
1021SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1022 0, 1, 0),
1023};
1024
Mark Brown9e6e96a2010-01-29 17:47:12 +00001025static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1026SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1027 5, 1, 0),
1028SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1029 4, 1, 0),
1030SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1031 2, 1, 0),
1032SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1033 1, 1, 0),
1034SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1035 0, 1, 0),
1036};
1037
1038static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1039SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1040 5, 1, 0),
1041SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1042 4, 1, 0),
1043SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1044 2, 1, 0),
1045SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1046 1, 1, 0),
1047SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1048 0, 1, 0),
1049};
1050
1051#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1052{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1053 .info = snd_soc_info_volsw, \
1054 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1055 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1056
1057static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1058 struct snd_ctl_elem_value *ucontrol)
1059{
1060 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
1061 struct snd_soc_codec *codec = w->codec;
1062 int ret;
1063
1064 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1065
1066 wm8994_update_class_w(codec);
1067
1068 return ret;
1069}
1070
1071static const struct snd_kcontrol_new dac1l_mix[] = {
1072WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1073 5, 1, 0),
1074WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1075 4, 1, 0),
1076WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1077 2, 1, 0),
1078WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1079 1, 1, 0),
1080WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1081 0, 1, 0),
1082};
1083
1084static const struct snd_kcontrol_new dac1r_mix[] = {
1085WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1086 5, 1, 0),
1087WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1088 4, 1, 0),
1089WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1090 2, 1, 0),
1091WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1092 1, 1, 0),
1093WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1094 0, 1, 0),
1095};
1096
1097static const char *sidetone_text[] = {
1098 "ADC/DMIC1", "DMIC2",
1099};
1100
1101static const struct soc_enum sidetone1_enum =
1102 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1103
1104static const struct snd_kcontrol_new sidetone1_mux =
1105 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1106
1107static const struct soc_enum sidetone2_enum =
1108 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1109
1110static const struct snd_kcontrol_new sidetone2_mux =
1111 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1112
1113static const char *aif1dac_text[] = {
1114 "AIF1DACDAT", "AIF3DACDAT",
1115};
1116
1117static const struct soc_enum aif1dac_enum =
1118 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1119
1120static const struct snd_kcontrol_new aif1dac_mux =
1121 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1122
1123static const char *aif2dac_text[] = {
1124 "AIF2DACDAT", "AIF3DACDAT",
1125};
1126
1127static const struct soc_enum aif2dac_enum =
1128 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1129
1130static const struct snd_kcontrol_new aif2dac_mux =
1131 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1132
1133static const char *aif2adc_text[] = {
1134 "AIF2ADCDAT", "AIF3DACDAT",
1135};
1136
1137static const struct soc_enum aif2adc_enum =
1138 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1139
1140static const struct snd_kcontrol_new aif2adc_mux =
1141 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1142
1143static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001144 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001145};
1146
Mark Brownc4431df2010-11-26 15:21:07 +00001147static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001148 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1149
Mark Brownc4431df2010-11-26 15:21:07 +00001150static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1151 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1152
1153static const struct soc_enum wm8958_aif3adc_enum =
1154 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1155
1156static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1157 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1158
1159static const char *mono_pcm_out_text[] = {
1160 "None", "AIF2ADCL", "AIF2ADCR",
1161};
1162
1163static const struct soc_enum mono_pcm_out_enum =
1164 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1165
1166static const struct snd_kcontrol_new mono_pcm_out_mux =
1167 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1168
1169static const char *aif2dac_src_text[] = {
1170 "AIF2", "AIF3",
1171};
1172
1173/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1174static const struct soc_enum aif2dacl_src_enum =
1175 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1176
1177static const struct snd_kcontrol_new aif2dacl_src_mux =
1178 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1179
1180static const struct soc_enum aif2dacr_src_enum =
1181 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1182
1183static const struct snd_kcontrol_new aif2dacr_src_mux =
1184 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001185
1186static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1187SND_SOC_DAPM_INPUT("DMIC1DAT"),
1188SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001189SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001190
1191SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1192 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1193
1194SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1195SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1196SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1197
1198SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
1199SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1200
1201SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
1202 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
1203SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
1204 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001205SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1206 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
1207 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1208SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1209 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
1210 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001211
1212SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
1213 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
1214SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
1215 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001216SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1217 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
1218 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1219SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1220 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
1221 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001222
1223SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1224 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1225SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1226 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1227
Mark Browna3257ba2010-07-19 14:02:34 +01001228SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1229 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1230SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1231 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1232
Mark Brown9e6e96a2010-01-29 17:47:12 +00001233SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1234 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1235SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1236 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1237
1238SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1239SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1240
1241SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1242 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1243SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1244 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1245
1246SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1247 WM8994_POWER_MANAGEMENT_4, 13, 0),
1248SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1249 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001250SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1251 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1252 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1253SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1254 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1255 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001256
1257SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1258SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
1259SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1260
1261SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1262SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1263SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001264
1265SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1266SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1267
1268SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1269
1270SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1271SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1272SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1273SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1274
1275/* Power is done with the muxes since the ADC power also controls the
1276 * downsampling chain, the chip will automatically manage the analogue
1277 * specific portions.
1278 */
1279SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1280SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1281
1282SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1283SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1284
1285SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
1286SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
1287SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1288SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1289
1290SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1291SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
1292
1293SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1294 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1295SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1296 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1297
1298SND_SOC_DAPM_POST("Debug log", post_ev),
1299};
1300
Mark Brownc4431df2010-11-26 15:21:07 +00001301static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1302SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1303};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001304
Mark Brownc4431df2010-11-26 15:21:07 +00001305static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1306SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1307SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1308SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1309SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1310};
1311
1312static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001313 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1314 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1315
1316 { "DSP1CLK", NULL, "CLK_SYS" },
1317 { "DSP2CLK", NULL, "CLK_SYS" },
1318 { "DSPINTCLK", NULL, "CLK_SYS" },
1319
1320 { "AIF1ADC1L", NULL, "AIF1CLK" },
1321 { "AIF1ADC1L", NULL, "DSP1CLK" },
1322 { "AIF1ADC1R", NULL, "AIF1CLK" },
1323 { "AIF1ADC1R", NULL, "DSP1CLK" },
1324 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1325
1326 { "AIF1DAC1L", NULL, "AIF1CLK" },
1327 { "AIF1DAC1L", NULL, "DSP1CLK" },
1328 { "AIF1DAC1R", NULL, "AIF1CLK" },
1329 { "AIF1DAC1R", NULL, "DSP1CLK" },
1330 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1331
1332 { "AIF1ADC2L", NULL, "AIF1CLK" },
1333 { "AIF1ADC2L", NULL, "DSP1CLK" },
1334 { "AIF1ADC2R", NULL, "AIF1CLK" },
1335 { "AIF1ADC2R", NULL, "DSP1CLK" },
1336 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1337
1338 { "AIF1DAC2L", NULL, "AIF1CLK" },
1339 { "AIF1DAC2L", NULL, "DSP1CLK" },
1340 { "AIF1DAC2R", NULL, "AIF1CLK" },
1341 { "AIF1DAC2R", NULL, "DSP1CLK" },
1342 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1343
1344 { "AIF2ADCL", NULL, "AIF2CLK" },
1345 { "AIF2ADCL", NULL, "DSP2CLK" },
1346 { "AIF2ADCR", NULL, "AIF2CLK" },
1347 { "AIF2ADCR", NULL, "DSP2CLK" },
1348 { "AIF2ADCR", NULL, "DSPINTCLK" },
1349
1350 { "AIF2DACL", NULL, "AIF2CLK" },
1351 { "AIF2DACL", NULL, "DSP2CLK" },
1352 { "AIF2DACR", NULL, "AIF2CLK" },
1353 { "AIF2DACR", NULL, "DSP2CLK" },
1354 { "AIF2DACR", NULL, "DSPINTCLK" },
1355
1356 { "DMIC1L", NULL, "DMIC1DAT" },
1357 { "DMIC1L", NULL, "CLK_SYS" },
1358 { "DMIC1R", NULL, "DMIC1DAT" },
1359 { "DMIC1R", NULL, "CLK_SYS" },
1360 { "DMIC2L", NULL, "DMIC2DAT" },
1361 { "DMIC2L", NULL, "CLK_SYS" },
1362 { "DMIC2R", NULL, "DMIC2DAT" },
1363 { "DMIC2R", NULL, "CLK_SYS" },
1364
1365 { "ADCL", NULL, "AIF1CLK" },
1366 { "ADCL", NULL, "DSP1CLK" },
1367 { "ADCL", NULL, "DSPINTCLK" },
1368
1369 { "ADCR", NULL, "AIF1CLK" },
1370 { "ADCR", NULL, "DSP1CLK" },
1371 { "ADCR", NULL, "DSPINTCLK" },
1372
1373 { "ADCL Mux", "ADC", "ADCL" },
1374 { "ADCL Mux", "DMIC", "DMIC1L" },
1375 { "ADCR Mux", "ADC", "ADCR" },
1376 { "ADCR Mux", "DMIC", "DMIC1R" },
1377
1378 { "DAC1L", NULL, "AIF1CLK" },
1379 { "DAC1L", NULL, "DSP1CLK" },
1380 { "DAC1L", NULL, "DSPINTCLK" },
1381
1382 { "DAC1R", NULL, "AIF1CLK" },
1383 { "DAC1R", NULL, "DSP1CLK" },
1384 { "DAC1R", NULL, "DSPINTCLK" },
1385
1386 { "DAC2L", NULL, "AIF2CLK" },
1387 { "DAC2L", NULL, "DSP2CLK" },
1388 { "DAC2L", NULL, "DSPINTCLK" },
1389
1390 { "DAC2R", NULL, "AIF2DACR" },
1391 { "DAC2R", NULL, "AIF2CLK" },
1392 { "DAC2R", NULL, "DSP2CLK" },
1393 { "DAC2R", NULL, "DSPINTCLK" },
1394
1395 { "TOCLK", NULL, "CLK_SYS" },
1396
1397 /* AIF1 outputs */
1398 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1399 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1400 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1401
1402 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1403 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1404 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1405
Mark Browna3257ba2010-07-19 14:02:34 +01001406 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1407 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1408 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1409
1410 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1411 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1412 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1413
Mark Brown9e6e96a2010-01-29 17:47:12 +00001414 /* Pin level routing for AIF3 */
1415 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1416 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1417 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1418 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1419
Mark Brown9e6e96a2010-01-29 17:47:12 +00001420 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1421 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1422 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1423 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1424 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1425 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1426 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1427
1428 /* DAC1 inputs */
1429 { "DAC1L", NULL, "DAC1L Mixer" },
1430 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1431 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1432 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1433 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1434 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1435
1436 { "DAC1R", NULL, "DAC1R Mixer" },
1437 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1438 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1439 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1440 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1441 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1442
1443 /* DAC2/AIF2 outputs */
1444 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
1445 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1446 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1447 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1448 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1449 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1450 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1451
1452 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
1453 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1454 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1455 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1456 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1457 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1458 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1459
1460 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1461
1462 /* AIF3 output */
1463 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1464 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1465 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1466 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1467 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1468 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1469 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1470 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1471
1472 /* Sidetone */
1473 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1474 { "Left Sidetone", "DMIC2", "DMIC2L" },
1475 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1476 { "Right Sidetone", "DMIC2", "DMIC2R" },
1477
1478 /* Output stages */
1479 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1480 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1481
1482 { "SPKL", "DAC1 Switch", "DAC1L" },
1483 { "SPKL", "DAC2 Switch", "DAC2L" },
1484
1485 { "SPKR", "DAC1 Switch", "DAC1R" },
1486 { "SPKR", "DAC2 Switch", "DAC2R" },
1487
1488 { "Left Headphone Mux", "DAC", "DAC1L" },
1489 { "Right Headphone Mux", "DAC", "DAC1R" },
1490};
1491
Mark Brownc4431df2010-11-26 15:21:07 +00001492static const struct snd_soc_dapm_route wm8994_intercon[] = {
1493 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1494 { "AIF2DACR", NULL, "AIF2DAC Mux" },
1495};
1496
1497static const struct snd_soc_dapm_route wm8958_intercon[] = {
1498 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1499 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1500
1501 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1502 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1503 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1504 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1505
1506 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1507 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1508
1509 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1510};
1511
Mark Brown9e6e96a2010-01-29 17:47:12 +00001512/* The size in bits of the FLL divide multiplied by 10
1513 * to allow rounding later */
1514#define FIXED_FLL_SIZE ((1 << 16) * 10)
1515
1516struct fll_div {
1517 u16 outdiv;
1518 u16 n;
1519 u16 k;
1520 u16 clk_ref_div;
1521 u16 fll_fratio;
1522};
1523
1524static int wm8994_get_fll_config(struct fll_div *fll,
1525 int freq_in, int freq_out)
1526{
1527 u64 Kpart;
1528 unsigned int K, Ndiv, Nmod;
1529
1530 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1531
1532 /* Scale the input frequency down to <= 13.5MHz */
1533 fll->clk_ref_div = 0;
1534 while (freq_in > 13500000) {
1535 fll->clk_ref_div++;
1536 freq_in /= 2;
1537
1538 if (fll->clk_ref_div > 3)
1539 return -EINVAL;
1540 }
1541 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1542
1543 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1544 fll->outdiv = 3;
1545 while (freq_out * (fll->outdiv + 1) < 90000000) {
1546 fll->outdiv++;
1547 if (fll->outdiv > 63)
1548 return -EINVAL;
1549 }
1550 freq_out *= fll->outdiv + 1;
1551 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1552
1553 if (freq_in > 1000000) {
1554 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001555 } else if (freq_in > 256000) {
1556 fll->fll_fratio = 1;
1557 freq_in *= 2;
1558 } else if (freq_in > 128000) {
1559 fll->fll_fratio = 2;
1560 freq_in *= 4;
1561 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001562 fll->fll_fratio = 3;
1563 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001564 } else {
1565 fll->fll_fratio = 4;
1566 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001567 }
1568 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1569
1570 /* Now, calculate N.K */
1571 Ndiv = freq_out / freq_in;
1572
1573 fll->n = Ndiv;
1574 Nmod = freq_out % freq_in;
1575 pr_debug("Nmod=%d\n", Nmod);
1576
1577 /* Calculate fractional part - scale up so we can round. */
1578 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1579
1580 do_div(Kpart, freq_in);
1581
1582 K = Kpart & 0xFFFFFFFF;
1583
1584 if ((K % 10) >= 5)
1585 K += 5;
1586
1587 /* Move down to proper range now rounding is done */
1588 fll->k = K / 10;
1589
1590 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1591
1592 return 0;
1593}
1594
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001595static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001596 unsigned int freq_in, unsigned int freq_out)
1597{
Mark Brownb2c812e2010-04-14 15:35:19 +09001598 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001599 int reg_offset, ret;
1600 struct fll_div fll;
1601 u16 reg, aif1, aif2;
1602
1603 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1604 & WM8994_AIF1CLK_ENA;
1605
1606 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1607 & WM8994_AIF2CLK_ENA;
1608
1609 switch (id) {
1610 case WM8994_FLL1:
1611 reg_offset = 0;
1612 id = 0;
1613 break;
1614 case WM8994_FLL2:
1615 reg_offset = 0x20;
1616 id = 1;
1617 break;
1618 default:
1619 return -EINVAL;
1620 }
1621
Mark Brown136ff2a2010-04-20 12:56:18 +09001622 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001623 case 0:
1624 /* Allow no source specification when stopping */
1625 if (freq_out)
1626 return -EINVAL;
1627 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001628 case WM8994_FLL_SRC_MCLK1:
1629 case WM8994_FLL_SRC_MCLK2:
1630 case WM8994_FLL_SRC_LRCLK:
1631 case WM8994_FLL_SRC_BCLK:
1632 break;
1633 default:
1634 return -EINVAL;
1635 }
1636
Mark Brown9e6e96a2010-01-29 17:47:12 +00001637 /* Are we changing anything? */
1638 if (wm8994->fll[id].src == src &&
1639 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1640 return 0;
1641
1642 /* If we're stopping the FLL redo the old config - no
1643 * registers will actually be written but we avoid GCC flow
1644 * analysis bugs spewing warnings.
1645 */
1646 if (freq_out)
1647 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1648 else
1649 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1650 wm8994->fll[id].out);
1651 if (ret < 0)
1652 return ret;
1653
1654 /* Gate the AIF clocks while we reclock */
1655 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1656 WM8994_AIF1CLK_ENA, 0);
1657 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1658 WM8994_AIF2CLK_ENA, 0);
1659
1660 /* We always need to disable the FLL while reconfiguring */
1661 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1662 WM8994_FLL1_ENA, 0);
1663
1664 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1665 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1666 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1667 WM8994_FLL1_OUTDIV_MASK |
1668 WM8994_FLL1_FRATIO_MASK, reg);
1669
1670 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1671
1672 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1673 WM8994_FLL1_N_MASK,
1674 fll.n << WM8994_FLL1_N_SHIFT);
1675
1676 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001677 WM8994_FLL1_REFCLK_DIV_MASK |
1678 WM8994_FLL1_REFCLK_SRC_MASK,
1679 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1680 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001681
1682 /* Enable (with fractional mode if required) */
1683 if (freq_out) {
1684 if (fll.k)
1685 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1686 else
1687 reg = WM8994_FLL1_ENA;
1688 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1689 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1690 reg);
1691 }
1692
1693 wm8994->fll[id].in = freq_in;
1694 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001695 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001696
1697 /* Enable any gated AIF clocks */
1698 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1699 WM8994_AIF1CLK_ENA, aif1);
1700 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1701 WM8994_AIF2CLK_ENA, aif2);
1702
1703 configure_clock(codec);
1704
1705 return 0;
1706}
1707
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001708
Mark Brown66b47fd2010-07-08 11:25:43 +09001709static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1710
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001711static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1712 unsigned int freq_in, unsigned int freq_out)
1713{
1714 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1715}
1716
Mark Brown9e6e96a2010-01-29 17:47:12 +00001717static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1718 int clk_id, unsigned int freq, int dir)
1719{
1720 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001721 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001722 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001723
1724 switch (dai->id) {
1725 case 1:
1726 case 2:
1727 break;
1728
1729 default:
1730 /* AIF3 shares clocking with AIF1/2 */
1731 return -EINVAL;
1732 }
1733
1734 switch (clk_id) {
1735 case WM8994_SYSCLK_MCLK1:
1736 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1737 wm8994->mclk[0] = freq;
1738 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1739 dai->id, freq);
1740 break;
1741
1742 case WM8994_SYSCLK_MCLK2:
1743 /* TODO: Set GPIO AF */
1744 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1745 wm8994->mclk[1] = freq;
1746 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1747 dai->id, freq);
1748 break;
1749
1750 case WM8994_SYSCLK_FLL1:
1751 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1752 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1753 break;
1754
1755 case WM8994_SYSCLK_FLL2:
1756 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1757 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1758 break;
1759
Mark Brown66b47fd2010-07-08 11:25:43 +09001760 case WM8994_SYSCLK_OPCLK:
1761 /* Special case - a division (times 10) is given and
1762 * no effect on main clocking.
1763 */
1764 if (freq) {
1765 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1766 if (opclk_divs[i] == freq)
1767 break;
1768 if (i == ARRAY_SIZE(opclk_divs))
1769 return -EINVAL;
1770 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1771 WM8994_OPCLK_DIV_MASK, i);
1772 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1773 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1774 } else {
1775 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1776 WM8994_OPCLK_ENA, 0);
1777 }
1778
Mark Brown9e6e96a2010-01-29 17:47:12 +00001779 default:
1780 return -EINVAL;
1781 }
1782
1783 configure_clock(codec);
1784
1785 return 0;
1786}
1787
1788static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1789 enum snd_soc_bias_level level)
1790{
Mark Brown3a423152010-11-26 15:21:06 +00001791 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001792 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1793
Mark Brown9e6e96a2010-01-29 17:47:12 +00001794 switch (level) {
1795 case SND_SOC_BIAS_ON:
1796 break;
1797
1798 case SND_SOC_BIAS_PREPARE:
1799 /* VMID=2x40k */
1800 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1801 WM8994_VMID_SEL_MASK, 0x2);
1802 break;
1803
1804 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001805 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown0c17b392010-08-11 18:03:54 +01001806 /* Tweak DC servo and DSP configuration for
1807 * improved performance. */
Mark Brown3a423152010-11-26 15:21:06 +00001808 if (control->type == WM8994 && wm8994->revision < 4) {
Mark Brownb6b05692010-08-13 12:58:20 +01001809 /* Tweak DC servo and DSP configuration for
1810 * improved performance. */
1811 snd_soc_write(codec, 0x102, 0x3);
1812 snd_soc_write(codec, 0x56, 0x3);
1813 snd_soc_write(codec, 0x817, 0);
1814 snd_soc_write(codec, 0x102, 0);
1815 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001816
1817 /* Discharge LINEOUT1 & 2 */
1818 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1819 WM8994_LINEOUT1_DISCH |
1820 WM8994_LINEOUT2_DISCH,
1821 WM8994_LINEOUT1_DISCH |
1822 WM8994_LINEOUT2_DISCH);
1823
1824 /* Startup bias, VMID ramp & buffer */
1825 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1826 WM8994_STARTUP_BIAS_ENA |
1827 WM8994_VMID_BUF_ENA |
1828 WM8994_VMID_RAMP_MASK,
1829 WM8994_STARTUP_BIAS_ENA |
1830 WM8994_VMID_BUF_ENA |
1831 (0x11 << WM8994_VMID_RAMP_SHIFT));
1832
1833 /* Main bias enable, VMID=2x40k */
1834 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1835 WM8994_BIAS_ENA |
1836 WM8994_VMID_SEL_MASK,
1837 WM8994_BIAS_ENA | 0x2);
1838
1839 msleep(20);
1840 }
1841
1842 /* VMID=2x500k */
1843 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1844 WM8994_VMID_SEL_MASK, 0x4);
1845
1846 break;
1847
1848 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001849 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownd522ffb2010-03-30 14:29:14 +01001850 /* Switch over to startup biases */
1851 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1852 WM8994_BIAS_SRC |
1853 WM8994_STARTUP_BIAS_ENA |
1854 WM8994_VMID_BUF_ENA |
1855 WM8994_VMID_RAMP_MASK,
1856 WM8994_BIAS_SRC |
1857 WM8994_STARTUP_BIAS_ENA |
1858 WM8994_VMID_BUF_ENA |
1859 (1 << WM8994_VMID_RAMP_SHIFT));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001860
Mark Brownd522ffb2010-03-30 14:29:14 +01001861 /* Disable main biases */
1862 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1863 WM8994_BIAS_ENA |
1864 WM8994_VMID_SEL_MASK, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001865
Mark Brownd522ffb2010-03-30 14:29:14 +01001866 /* Discharge line */
1867 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1868 WM8994_LINEOUT1_DISCH |
1869 WM8994_LINEOUT2_DISCH,
1870 WM8994_LINEOUT1_DISCH |
1871 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001872
Mark Brownd522ffb2010-03-30 14:29:14 +01001873 msleep(5);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001874
Mark Brownd522ffb2010-03-30 14:29:14 +01001875 /* Switch off startup biases */
1876 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1877 WM8994_BIAS_SRC |
1878 WM8994_STARTUP_BIAS_ENA |
1879 WM8994_VMID_BUF_ENA |
1880 WM8994_VMID_RAMP_MASK, 0);
1881 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001882 break;
1883 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001884 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001885 return 0;
1886}
1887
1888static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1889{
1890 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00001891 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001892 int ms_reg;
1893 int aif1_reg;
1894 int ms = 0;
1895 int aif1 = 0;
1896
1897 switch (dai->id) {
1898 case 1:
1899 ms_reg = WM8994_AIF1_MASTER_SLAVE;
1900 aif1_reg = WM8994_AIF1_CONTROL_1;
1901 break;
1902 case 2:
1903 ms_reg = WM8994_AIF2_MASTER_SLAVE;
1904 aif1_reg = WM8994_AIF2_CONTROL_1;
1905 break;
1906 default:
1907 return -EINVAL;
1908 }
1909
1910 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1911 case SND_SOC_DAIFMT_CBS_CFS:
1912 break;
1913 case SND_SOC_DAIFMT_CBM_CFM:
1914 ms = WM8994_AIF1_MSTR;
1915 break;
1916 default:
1917 return -EINVAL;
1918 }
1919
1920 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1921 case SND_SOC_DAIFMT_DSP_B:
1922 aif1 |= WM8994_AIF1_LRCLK_INV;
1923 case SND_SOC_DAIFMT_DSP_A:
1924 aif1 |= 0x18;
1925 break;
1926 case SND_SOC_DAIFMT_I2S:
1927 aif1 |= 0x10;
1928 break;
1929 case SND_SOC_DAIFMT_RIGHT_J:
1930 break;
1931 case SND_SOC_DAIFMT_LEFT_J:
1932 aif1 |= 0x8;
1933 break;
1934 default:
1935 return -EINVAL;
1936 }
1937
1938 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1939 case SND_SOC_DAIFMT_DSP_A:
1940 case SND_SOC_DAIFMT_DSP_B:
1941 /* frame inversion not valid for DSP modes */
1942 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1943 case SND_SOC_DAIFMT_NB_NF:
1944 break;
1945 case SND_SOC_DAIFMT_IB_NF:
1946 aif1 |= WM8994_AIF1_BCLK_INV;
1947 break;
1948 default:
1949 return -EINVAL;
1950 }
1951 break;
1952
1953 case SND_SOC_DAIFMT_I2S:
1954 case SND_SOC_DAIFMT_RIGHT_J:
1955 case SND_SOC_DAIFMT_LEFT_J:
1956 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1957 case SND_SOC_DAIFMT_NB_NF:
1958 break;
1959 case SND_SOC_DAIFMT_IB_IF:
1960 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
1961 break;
1962 case SND_SOC_DAIFMT_IB_NF:
1963 aif1 |= WM8994_AIF1_BCLK_INV;
1964 break;
1965 case SND_SOC_DAIFMT_NB_IF:
1966 aif1 |= WM8994_AIF1_LRCLK_INV;
1967 break;
1968 default:
1969 return -EINVAL;
1970 }
1971 break;
1972 default:
1973 return -EINVAL;
1974 }
1975
Mark Brownc4431df2010-11-26 15:21:07 +00001976 /* The AIF2 format configuration needs to be mirrored to AIF3
1977 * on WM8958 if it's in use so just do it all the time. */
1978 if (control->type == WM8958 && dai->id == 2)
1979 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
1980 WM8994_AIF1_LRCLK_INV |
1981 WM8958_AIF3_FMT_MASK, aif1);
1982
Mark Brown9e6e96a2010-01-29 17:47:12 +00001983 snd_soc_update_bits(codec, aif1_reg,
1984 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
1985 WM8994_AIF1_FMT_MASK,
1986 aif1);
1987 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
1988 ms);
1989
1990 return 0;
1991}
1992
1993static struct {
1994 int val, rate;
1995} srs[] = {
1996 { 0, 8000 },
1997 { 1, 11025 },
1998 { 2, 12000 },
1999 { 3, 16000 },
2000 { 4, 22050 },
2001 { 5, 24000 },
2002 { 6, 32000 },
2003 { 7, 44100 },
2004 { 8, 48000 },
2005 { 9, 88200 },
2006 { 10, 96000 },
2007};
2008
2009static int fs_ratios[] = {
2010 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2011};
2012
2013static int bclk_divs[] = {
2014 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2015 640, 880, 960, 1280, 1760, 1920
2016};
2017
2018static int wm8994_hw_params(struct snd_pcm_substream *substream,
2019 struct snd_pcm_hw_params *params,
2020 struct snd_soc_dai *dai)
2021{
2022 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002023 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002024 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002025 int aif1_reg;
2026 int bclk_reg;
2027 int lrclk_reg;
2028 int rate_reg;
2029 int aif1 = 0;
2030 int bclk = 0;
2031 int lrclk = 0;
2032 int rate_val = 0;
2033 int id = dai->id - 1;
2034
2035 int i, cur_val, best_val, bclk_rate, best;
2036
2037 switch (dai->id) {
2038 case 1:
2039 aif1_reg = WM8994_AIF1_CONTROL_1;
2040 bclk_reg = WM8994_AIF1_BCLK;
2041 rate_reg = WM8994_AIF1_RATE;
2042 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002043 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002044 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002045 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002046 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002047 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2048 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002049 break;
2050 case 2:
2051 aif1_reg = WM8994_AIF2_CONTROL_1;
2052 bclk_reg = WM8994_AIF2_BCLK;
2053 rate_reg = WM8994_AIF2_RATE;
2054 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002055 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002056 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002057 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002058 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002059 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2060 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002061 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002062 case 3:
2063 switch (control->type) {
2064 case WM8958:
2065 aif1_reg = WM8958_AIF3_CONTROL_1;
2066 break;
2067 default:
2068 return 0;
2069 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002070 default:
2071 return -EINVAL;
2072 }
2073
2074 bclk_rate = params_rate(params) * 2;
2075 switch (params_format(params)) {
2076 case SNDRV_PCM_FORMAT_S16_LE:
2077 bclk_rate *= 16;
2078 break;
2079 case SNDRV_PCM_FORMAT_S20_3LE:
2080 bclk_rate *= 20;
2081 aif1 |= 0x20;
2082 break;
2083 case SNDRV_PCM_FORMAT_S24_LE:
2084 bclk_rate *= 24;
2085 aif1 |= 0x40;
2086 break;
2087 case SNDRV_PCM_FORMAT_S32_LE:
2088 bclk_rate *= 32;
2089 aif1 |= 0x60;
2090 break;
2091 default:
2092 return -EINVAL;
2093 }
2094
2095 /* Try to find an appropriate sample rate; look for an exact match. */
2096 for (i = 0; i < ARRAY_SIZE(srs); i++)
2097 if (srs[i].rate == params_rate(params))
2098 break;
2099 if (i == ARRAY_SIZE(srs))
2100 return -EINVAL;
2101 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2102
2103 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2104 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2105 dai->id, wm8994->aifclk[id], bclk_rate);
2106
2107 if (wm8994->aifclk[id] == 0) {
2108 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2109 return -EINVAL;
2110 }
2111
2112 /* AIFCLK/fs ratio; look for a close match in either direction */
2113 best = 0;
2114 best_val = abs((fs_ratios[0] * params_rate(params))
2115 - wm8994->aifclk[id]);
2116 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2117 cur_val = abs((fs_ratios[i] * params_rate(params))
2118 - wm8994->aifclk[id]);
2119 if (cur_val >= best_val)
2120 continue;
2121 best = i;
2122 best_val = cur_val;
2123 }
2124 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2125 dai->id, fs_ratios[best]);
2126 rate_val |= best;
2127
2128 /* We may not get quite the right frequency if using
2129 * approximate clocks so look for the closest match that is
2130 * higher than the target (we need to ensure that there enough
2131 * BCLKs to clock out the samples).
2132 */
2133 best = 0;
2134 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002135 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002136 if (cur_val < 0) /* BCLK table is sorted */
2137 break;
2138 best = i;
2139 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002140 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002141 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2142 bclk_divs[best], bclk_rate);
2143 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2144
2145 lrclk = bclk_rate / params_rate(params);
2146 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2147 lrclk, bclk_rate / lrclk);
2148
2149 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2150 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2151 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2152 lrclk);
2153 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2154 WM8994_AIF1CLK_RATE_MASK, rate_val);
2155
2156 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2157 switch (dai->id) {
2158 case 1:
2159 wm8994->dac_rates[0] = params_rate(params);
2160 wm8994_set_retune_mobile(codec, 0);
2161 wm8994_set_retune_mobile(codec, 1);
2162 break;
2163 case 2:
2164 wm8994->dac_rates[1] = params_rate(params);
2165 wm8994_set_retune_mobile(codec, 2);
2166 break;
2167 }
2168 }
2169
2170 return 0;
2171}
2172
Mark Brownc4431df2010-11-26 15:21:07 +00002173static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2174 struct snd_pcm_hw_params *params,
2175 struct snd_soc_dai *dai)
2176{
2177 struct snd_soc_codec *codec = dai->codec;
2178 struct wm8994 *control = codec->control_data;
2179 int aif1_reg;
2180 int aif1 = 0;
2181
2182 switch (dai->id) {
2183 case 3:
2184 switch (control->type) {
2185 case WM8958:
2186 aif1_reg = WM8958_AIF3_CONTROL_1;
2187 break;
2188 default:
2189 return 0;
2190 }
2191 default:
2192 return 0;
2193 }
2194
2195 switch (params_format(params)) {
2196 case SNDRV_PCM_FORMAT_S16_LE:
2197 break;
2198 case SNDRV_PCM_FORMAT_S20_3LE:
2199 aif1 |= 0x20;
2200 break;
2201 case SNDRV_PCM_FORMAT_S24_LE:
2202 aif1 |= 0x40;
2203 break;
2204 case SNDRV_PCM_FORMAT_S32_LE:
2205 aif1 |= 0x60;
2206 break;
2207 default:
2208 return -EINVAL;
2209 }
2210
2211 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2212}
2213
Mark Brown9e6e96a2010-01-29 17:47:12 +00002214static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2215{
2216 struct snd_soc_codec *codec = codec_dai->codec;
2217 int mute_reg;
2218 int reg;
2219
2220 switch (codec_dai->id) {
2221 case 1:
2222 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2223 break;
2224 case 2:
2225 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2226 break;
2227 default:
2228 return -EINVAL;
2229 }
2230
2231 if (mute)
2232 reg = WM8994_AIF1DAC1_MUTE;
2233 else
2234 reg = 0;
2235
2236 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2237
2238 return 0;
2239}
2240
Mark Brown778a76e2010-03-22 22:05:10 +00002241static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2242{
2243 struct snd_soc_codec *codec = codec_dai->codec;
2244 int reg, val, mask;
2245
2246 switch (codec_dai->id) {
2247 case 1:
2248 reg = WM8994_AIF1_MASTER_SLAVE;
2249 mask = WM8994_AIF1_TRI;
2250 break;
2251 case 2:
2252 reg = WM8994_AIF2_MASTER_SLAVE;
2253 mask = WM8994_AIF2_TRI;
2254 break;
2255 case 3:
2256 reg = WM8994_POWER_MANAGEMENT_6;
2257 mask = WM8994_AIF3_TRI;
2258 break;
2259 default:
2260 return -EINVAL;
2261 }
2262
2263 if (tristate)
2264 val = mask;
2265 else
2266 val = 0;
2267
2268 return snd_soc_update_bits(codec, reg, mask, reg);
2269}
2270
Mark Brown9e6e96a2010-01-29 17:47:12 +00002271#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2272
2273#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002274 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002275
2276static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2277 .set_sysclk = wm8994_set_dai_sysclk,
2278 .set_fmt = wm8994_set_dai_fmt,
2279 .hw_params = wm8994_hw_params,
2280 .digital_mute = wm8994_aif_mute,
2281 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002282 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002283};
2284
2285static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2286 .set_sysclk = wm8994_set_dai_sysclk,
2287 .set_fmt = wm8994_set_dai_fmt,
2288 .hw_params = wm8994_hw_params,
2289 .digital_mute = wm8994_aif_mute,
2290 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002291 .set_tristate = wm8994_set_tristate,
2292};
2293
2294static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002295 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002296 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002297};
2298
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002299static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002300 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002301 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002302 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002303 .playback = {
2304 .stream_name = "AIF1 Playback",
2305 .channels_min = 2,
2306 .channels_max = 2,
2307 .rates = WM8994_RATES,
2308 .formats = WM8994_FORMATS,
2309 },
2310 .capture = {
2311 .stream_name = "AIF1 Capture",
2312 .channels_min = 2,
2313 .channels_max = 2,
2314 .rates = WM8994_RATES,
2315 .formats = WM8994_FORMATS,
2316 },
2317 .ops = &wm8994_aif1_dai_ops,
2318 },
2319 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002320 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002321 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002322 .playback = {
2323 .stream_name = "AIF2 Playback",
2324 .channels_min = 2,
2325 .channels_max = 2,
2326 .rates = WM8994_RATES,
2327 .formats = WM8994_FORMATS,
2328 },
2329 .capture = {
2330 .stream_name = "AIF2 Capture",
2331 .channels_min = 2,
2332 .channels_max = 2,
2333 .rates = WM8994_RATES,
2334 .formats = WM8994_FORMATS,
2335 },
2336 .ops = &wm8994_aif2_dai_ops,
2337 },
2338 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002339 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002340 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002341 .playback = {
2342 .stream_name = "AIF3 Playback",
2343 .channels_min = 2,
2344 .channels_max = 2,
2345 .rates = WM8994_RATES,
2346 .formats = WM8994_FORMATS,
2347 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002348 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002349 .stream_name = "AIF3 Capture",
2350 .channels_min = 2,
2351 .channels_max = 2,
2352 .rates = WM8994_RATES,
2353 .formats = WM8994_FORMATS,
2354 },
Mark Brown778a76e2010-03-22 22:05:10 +00002355 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002356 }
2357};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002358
2359#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002360static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002361{
Mark Brownb2c812e2010-04-14 15:35:19 +09002362 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002363 int i, ret;
2364
2365 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2366 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
2367 sizeof(struct fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002368 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002369 if (ret < 0)
2370 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2371 i + 1, ret);
2372 }
2373
2374 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2375
2376 return 0;
2377}
2378
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002379static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002380{
Mark Brownb2c812e2010-04-14 15:35:19 +09002381 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002382 int i, ret;
2383
2384 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002385 ret = snd_soc_cache_sync(codec);
2386 if (ret != 0)
2387 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002388
2389 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2390
2391 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002392 if (!wm8994->fll_suspend[i].out)
2393 continue;
2394
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002395 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002396 wm8994->fll_suspend[i].src,
2397 wm8994->fll_suspend[i].in,
2398 wm8994->fll_suspend[i].out);
2399 if (ret < 0)
2400 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2401 i + 1, ret);
2402 }
2403
2404 return 0;
2405}
2406#else
2407#define wm8994_suspend NULL
2408#define wm8994_resume NULL
2409#endif
2410
2411static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2412{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002413 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002414 struct wm8994_pdata *pdata = wm8994->pdata;
2415 struct snd_kcontrol_new controls[] = {
2416 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2417 wm8994->retune_mobile_enum,
2418 wm8994_get_retune_mobile_enum,
2419 wm8994_put_retune_mobile_enum),
2420 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2421 wm8994->retune_mobile_enum,
2422 wm8994_get_retune_mobile_enum,
2423 wm8994_put_retune_mobile_enum),
2424 SOC_ENUM_EXT("AIF2 EQ Mode",
2425 wm8994->retune_mobile_enum,
2426 wm8994_get_retune_mobile_enum,
2427 wm8994_put_retune_mobile_enum),
2428 };
2429 int ret, i, j;
2430 const char **t;
2431
2432 /* We need an array of texts for the enum API but the number
2433 * of texts is likely to be less than the number of
2434 * configurations due to the sample rate dependency of the
2435 * configurations. */
2436 wm8994->num_retune_mobile_texts = 0;
2437 wm8994->retune_mobile_texts = NULL;
2438 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2439 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2440 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2441 wm8994->retune_mobile_texts[j]) == 0)
2442 break;
2443 }
2444
2445 if (j != wm8994->num_retune_mobile_texts)
2446 continue;
2447
2448 /* Expand the array... */
2449 t = krealloc(wm8994->retune_mobile_texts,
2450 sizeof(char *) *
2451 (wm8994->num_retune_mobile_texts + 1),
2452 GFP_KERNEL);
2453 if (t == NULL)
2454 continue;
2455
2456 /* ...store the new entry... */
2457 t[wm8994->num_retune_mobile_texts] =
2458 pdata->retune_mobile_cfgs[i].name;
2459
2460 /* ...and remember the new version. */
2461 wm8994->num_retune_mobile_texts++;
2462 wm8994->retune_mobile_texts = t;
2463 }
2464
2465 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2466 wm8994->num_retune_mobile_texts);
2467
2468 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2469 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2470
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002471 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002472 ARRAY_SIZE(controls));
2473 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002474 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002475 "Failed to add ReTune Mobile controls: %d\n", ret);
2476}
2477
2478static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2479{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002480 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002481 struct wm8994_pdata *pdata = wm8994->pdata;
2482 int ret, i;
2483
2484 if (!pdata)
2485 return;
2486
2487 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2488 pdata->lineout2_diff,
2489 pdata->lineout1fb,
2490 pdata->lineout2fb,
2491 pdata->jd_scthr,
2492 pdata->jd_thr,
2493 pdata->micbias1_lvl,
2494 pdata->micbias2_lvl);
2495
2496 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2497
2498 if (pdata->num_drc_cfgs) {
2499 struct snd_kcontrol_new controls[] = {
2500 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2501 wm8994_get_drc_enum, wm8994_put_drc_enum),
2502 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2503 wm8994_get_drc_enum, wm8994_put_drc_enum),
2504 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2505 wm8994_get_drc_enum, wm8994_put_drc_enum),
2506 };
2507
2508 /* We need an array of texts for the enum API */
2509 wm8994->drc_texts = kmalloc(sizeof(char *)
2510 * pdata->num_drc_cfgs, GFP_KERNEL);
2511 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002512 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002513 "Failed to allocate %d DRC config texts\n",
2514 pdata->num_drc_cfgs);
2515 return;
2516 }
2517
2518 for (i = 0; i < pdata->num_drc_cfgs; i++)
2519 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2520
2521 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2522 wm8994->drc_enum.texts = wm8994->drc_texts;
2523
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002524 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002525 ARRAY_SIZE(controls));
2526 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002527 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002528 "Failed to add DRC mode controls: %d\n", ret);
2529
2530 for (i = 0; i < WM8994_NUM_DRC; i++)
2531 wm8994_set_drc(codec, i);
2532 }
2533
2534 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2535 pdata->num_retune_mobile_cfgs);
2536
2537 if (pdata->num_retune_mobile_cfgs)
2538 wm8994_handle_retune_mobile_pdata(wm8994);
2539 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002540 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002541 ARRAY_SIZE(wm8994_eq_controls));
2542}
2543
Mark Brown88766982010-03-29 20:57:12 +01002544/**
2545 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2546 *
2547 * @codec: WM8994 codec
2548 * @jack: jack to report detection events on
2549 * @micbias: microphone bias to detect on
2550 * @det: value to report for presence detection
2551 * @shrt: value to report for short detection
2552 *
2553 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2554 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002555 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002556 * be configured using snd_soc_jack_add_gpios() instead.
2557 *
2558 * Configuration of detection levels is available via the micbias1_lvl
2559 * and micbias2_lvl platform data members.
2560 */
2561int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2562 int micbias, int det, int shrt)
2563{
Mark Brownb2c812e2010-04-14 15:35:19 +09002564 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002565 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002566 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002567 int reg;
2568
Mark Brown3a423152010-11-26 15:21:06 +00002569 if (control->type != WM8994)
2570 return -EINVAL;
2571
Mark Brown88766982010-03-29 20:57:12 +01002572 switch (micbias) {
2573 case 1:
2574 micdet = &wm8994->micdet[0];
2575 break;
2576 case 2:
2577 micdet = &wm8994->micdet[1];
2578 break;
2579 default:
2580 return -EINVAL;
2581 }
2582
2583 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2584 micbias, det, shrt);
2585
2586 /* Store the configuration */
2587 micdet->jack = jack;
2588 micdet->det = det;
2589 micdet->shrt = shrt;
2590
2591 /* If either of the jacks is set up then enable detection */
2592 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2593 reg = WM8994_MICD_ENA;
2594 else
2595 reg = 0;
2596
2597 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2598
2599 return 0;
2600}
2601EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2602
2603static irqreturn_t wm8994_mic_irq(int irq, void *data)
2604{
2605 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002606 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002607 int reg;
2608 int report;
2609
2610 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2611 if (reg < 0) {
2612 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2613 reg);
2614 return IRQ_HANDLED;
2615 }
2616
2617 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2618
2619 report = 0;
2620 if (reg & WM8994_MIC1_DET_STS)
2621 report |= priv->micdet[0].det;
2622 if (reg & WM8994_MIC1_SHRT_STS)
2623 report |= priv->micdet[0].shrt;
2624 snd_soc_jack_report(priv->micdet[0].jack, report,
2625 priv->micdet[0].det | priv->micdet[0].shrt);
2626
2627 report = 0;
2628 if (reg & WM8994_MIC2_DET_STS)
2629 report |= priv->micdet[1].det;
2630 if (reg & WM8994_MIC2_SHRT_STS)
2631 report |= priv->micdet[1].shrt;
2632 snd_soc_jack_report(priv->micdet[1].jack, report,
2633 priv->micdet[1].det | priv->micdet[1].shrt);
2634
2635 return IRQ_HANDLED;
2636}
2637
Mark Brown821edd22010-11-26 15:21:09 +00002638/* Default microphone detection handler for WM8958 - the user can
2639 * override this if they wish.
2640 */
2641static void wm8958_default_micdet(u16 status, void *data)
2642{
2643 struct snd_soc_codec *codec = data;
2644 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2645 int report = 0;
2646
2647 /* If nothing present then clear our statuses */
2648 if (!(status & WM8958_MICD_STS)) {
2649 wm8994->jack_is_video = false;
2650 wm8994->jack_is_mic = false;
2651 goto done;
2652 }
2653
2654 /* Assume anything over 475 ohms is a microphone and remember
2655 * that we've seen one (since buttons override it) */
2656 if (status & 0x600)
2657 wm8994->jack_is_mic = true;
2658 if (wm8994->jack_is_mic)
2659 report |= SND_JACK_MICROPHONE;
2660
2661 /* Video has an impedence of approximately 75 ohms; assume
2662 * this isn't used as a button and remember it since buttons
2663 * override it. */
2664 if (status & 0x40)
2665 wm8994->jack_is_video = true;
2666 if (wm8994->jack_is_video)
2667 report |= SND_JACK_VIDEOOUT;
2668
2669 /* Everything else is buttons; just assign slots */
2670 if (status & 0x4)
2671 report |= SND_JACK_BTN_0;
2672 if (status & 0x8)
2673 report |= SND_JACK_BTN_1;
2674 if (status & 0x10)
2675 report |= SND_JACK_BTN_2;
2676 if (status & 0x20)
2677 report |= SND_JACK_BTN_3;
2678 if (status & 0x80)
2679 report |= SND_JACK_BTN_4;
2680 if (status & 0x100)
2681 report |= SND_JACK_BTN_5;
2682
2683done:
2684 snd_soc_jack_report(wm8994->micdet[0].jack,
2685 SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
2686 SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
2687 SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
2688 report);
2689}
2690
2691/**
2692 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2693 *
2694 * @codec: WM8958 codec
2695 * @jack: jack to report detection events on
2696 *
2697 * Enable microphone detection functionality for the WM8958. By
2698 * default simple detection which supports the detection of up to 6
2699 * buttons plus video and microphone functionality is supported.
2700 *
2701 * The WM8958 has an advanced jack detection facility which is able to
2702 * support complex accessory detection, especially when used in
2703 * conjunction with external circuitry. In order to provide maximum
2704 * flexiblity a callback is provided which allows a completely custom
2705 * detection algorithm.
2706 */
2707int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2708 wm8958_micdet_cb cb, void *cb_data)
2709{
2710 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2711 struct wm8994 *control = codec->control_data;
2712
2713 if (control->type != WM8958)
2714 return -EINVAL;
2715
2716 if (jack) {
2717 if (!cb) {
2718 dev_dbg(codec->dev, "Using default micdet callback\n");
2719 cb = wm8958_default_micdet;
2720 cb_data = codec;
2721 }
2722
2723 wm8994->micdet[0].jack = jack;
2724 wm8994->jack_cb = cb;
2725 wm8994->jack_cb_data = cb_data;
2726
2727 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2728 WM8958_MICD_ENA, WM8958_MICD_ENA);
2729 } else {
2730 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2731 WM8958_MICD_ENA, 0);
2732 }
2733
2734 return 0;
2735}
2736EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2737
2738static irqreturn_t wm8958_mic_irq(int irq, void *data)
2739{
2740 struct wm8994_priv *wm8994 = data;
2741 struct snd_soc_codec *codec = wm8994->codec;
2742 int reg;
2743
2744 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2745 if (reg < 0) {
2746 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2747 reg);
2748 return IRQ_NONE;
2749 }
2750
2751 if (!(reg & WM8958_MICD_VALID)) {
2752 dev_dbg(codec->dev, "Mic detect data not valid\n");
2753 goto out;
2754 }
2755
2756 if (wm8994->jack_cb)
2757 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2758 else
2759 dev_warn(codec->dev, "Accessory detection with no callback\n");
2760
2761out:
2762 return IRQ_HANDLED;
2763}
2764
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002765static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002766{
Mark Brown3a423152010-11-26 15:21:06 +00002767 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002768 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002769 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01002770 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002771
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002772 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00002773 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002774
2775 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002776 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002777 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09002778 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002779
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002780 wm8994->pdata = dev_get_platdata(codec->dev->parent);
2781 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002782
Mark Brownca9aef52010-11-26 17:23:41 +00002783 /* Read our current status back from the chip - we don't want to
2784 * reset as this may interfere with the GPIO or LDO operation. */
2785 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
2786 if (!wm8994_readable(i) || wm8994_volatile(i))
2787 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002788
Mark Brownca9aef52010-11-26 17:23:41 +00002789 ret = wm8994_reg_read(codec->control_data, i);
2790 if (ret <= 0)
2791 continue;
2792
2793 ret = snd_soc_cache_write(codec, i, ret);
2794 if (ret != 0) {
2795 dev_err(codec->dev,
2796 "Failed to initialise cache for 0x%x: %d\n",
2797 i, ret);
2798 goto err;
2799 }
2800 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002801
2802 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01002803 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00002804 switch (control->type) {
2805 case WM8994:
2806 switch (wm8994->revision) {
2807 case 2:
2808 case 3:
2809 wm8994->hubs.dcs_codes = -5;
2810 wm8994->hubs.hp_startup_mode = 1;
2811 wm8994->hubs.dcs_readback_mode = 1;
2812 break;
2813 default:
2814 wm8994->hubs.dcs_readback_mode = 1;
2815 break;
2816 }
2817
2818 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01002819 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002820 break;
Mark Brown3a423152010-11-26 15:21:06 +00002821
Mark Brown9e6e96a2010-01-29 17:47:12 +00002822 default:
2823 break;
2824 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002825
Mark Brown3a423152010-11-26 15:21:06 +00002826 switch (control->type) {
2827 case WM8994:
2828 ret = wm8994_request_irq(codec->control_data,
2829 WM8994_IRQ_MIC1_DET,
2830 wm8994_mic_irq, "Mic 1 detect",
2831 wm8994);
2832 if (ret != 0)
2833 dev_warn(codec->dev,
2834 "Failed to request Mic1 detect IRQ: %d\n",
2835 ret);
Mark Brown88766982010-03-29 20:57:12 +01002836
Mark Brown3a423152010-11-26 15:21:06 +00002837 ret = wm8994_request_irq(codec->control_data,
2838 WM8994_IRQ_MIC1_SHRT,
2839 wm8994_mic_irq, "Mic 1 short",
2840 wm8994);
2841 if (ret != 0)
2842 dev_warn(codec->dev,
2843 "Failed to request Mic1 short IRQ: %d\n",
2844 ret);
Mark Brown88766982010-03-29 20:57:12 +01002845
Mark Brown3a423152010-11-26 15:21:06 +00002846 ret = wm8994_request_irq(codec->control_data,
2847 WM8994_IRQ_MIC2_DET,
2848 wm8994_mic_irq, "Mic 2 detect",
2849 wm8994);
2850 if (ret != 0)
2851 dev_warn(codec->dev,
2852 "Failed to request Mic2 detect IRQ: %d\n",
2853 ret);
Mark Brown88766982010-03-29 20:57:12 +01002854
Mark Brown3a423152010-11-26 15:21:06 +00002855 ret = wm8994_request_irq(codec->control_data,
2856 WM8994_IRQ_MIC2_SHRT,
2857 wm8994_mic_irq, "Mic 2 short",
2858 wm8994);
2859 if (ret != 0)
2860 dev_warn(codec->dev,
2861 "Failed to request Mic2 short IRQ: %d\n",
2862 ret);
2863 break;
Mark Brown821edd22010-11-26 15:21:09 +00002864
2865 case WM8958:
2866 ret = wm8994_request_irq(codec->control_data,
2867 WM8994_IRQ_MIC1_DET,
2868 wm8958_mic_irq, "Mic detect",
2869 wm8994);
2870 if (ret != 0)
2871 dev_warn(codec->dev,
2872 "Failed to request Mic detect IRQ: %d\n",
2873 ret);
2874 break;
Mark Brown3a423152010-11-26 15:21:06 +00002875 }
Mark Brown88766982010-03-29 20:57:12 +01002876
Mark Brown9e6e96a2010-01-29 17:47:12 +00002877 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
2878 * configured on init - if a system wants to do this dynamically
2879 * at runtime we can deal with that then.
2880 */
2881 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
2882 if (ret < 0) {
2883 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002884 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002885 }
2886 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2887 wm8994->lrclk_shared[0] = 1;
2888 wm8994_dai[0].symmetric_rates = 1;
2889 } else {
2890 wm8994->lrclk_shared[0] = 0;
2891 }
2892
2893 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
2894 if (ret < 0) {
2895 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01002896 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002897 }
2898 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
2899 wm8994->lrclk_shared[1] = 1;
2900 wm8994_dai[1].symmetric_rates = 1;
2901 } else {
2902 wm8994->lrclk_shared[1] = 0;
2903 }
2904
Mark Brown9e6e96a2010-01-29 17:47:12 +00002905 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2906
Mark Brown9e6e96a2010-01-29 17:47:12 +00002907 /* Latch volume updates (right only; we always do left then right). */
2908 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
2909 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
2910 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
2911 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
2912 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
2913 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
2914 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
2915 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
2916 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
2917 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
2918 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
2919 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
2920 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
2921 WM8994_DAC1_VU, WM8994_DAC1_VU);
2922 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
2923 WM8994_DAC2_VU, WM8994_DAC2_VU);
2924
2925 /* Set the low bit of the 3D stereo depth so TLV matches */
2926 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
2927 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
2928 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
2929 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
2930 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
2931 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
2932 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
2933 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
2934 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
2935
Mark Brownd1ce6b22010-07-20 10:13:14 +01002936 /* Unconditionally enable AIF1 ADC TDM mode; it only affects
2937 * behaviour on idle TDM clock cycles. */
2938 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
2939 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
2940
Mark Brown9e6e96a2010-01-29 17:47:12 +00002941 wm8994_update_class_w(codec);
2942
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002943 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002944
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002945 wm_hubs_add_analogue_controls(codec);
2946 snd_soc_add_controls(codec, wm8994_snd_controls,
2947 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002948 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002949 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00002950
2951 switch (control->type) {
2952 case WM8994:
2953 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
2954 ARRAY_SIZE(wm8994_specific_dapm_widgets));
2955 break;
2956 case WM8958:
2957 snd_soc_add_controls(codec, wm8958_snd_controls,
2958 ARRAY_SIZE(wm8958_snd_controls));
2959 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
2960 ARRAY_SIZE(wm8958_dapm_widgets));
2961 break;
2962 }
2963
2964
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002965 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002966 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002967
Mark Brownc4431df2010-11-26 15:21:07 +00002968 switch (control->type) {
2969 case WM8994:
2970 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
2971 ARRAY_SIZE(wm8994_intercon));
2972 break;
2973 case WM8958:
2974 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
2975 ARRAY_SIZE(wm8958_intercon));
2976 break;
2977 }
2978
Mark Brown9e6e96a2010-01-29 17:47:12 +00002979 return 0;
2980
Mark Brown88766982010-03-29 20:57:12 +01002981err_irq:
2982 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
2983 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
2984 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
2985 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002986err:
2987 kfree(wm8994);
2988 return ret;
2989}
2990
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002991static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002992{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002993 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00002994 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002995
2996 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002997
Mark Brown3a423152010-11-26 15:21:06 +00002998 switch (control->type) {
2999 case WM8994:
3000 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
3001 wm8994);
3002 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3003 wm8994);
3004 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3005 wm8994);
3006 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3007 wm8994);
3008 break;
Mark Brown821edd22010-11-26 15:21:09 +00003009
3010 case WM8958:
3011 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3012 wm8994);
3013 break;
Mark Brown3a423152010-11-26 15:21:06 +00003014 }
Axel Lin24fb2b12010-11-23 15:58:39 +08003015 kfree(wm8994->retune_mobile_texts);
3016 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003017 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003018
3019 return 0;
3020}
3021
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003022static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3023 .probe = wm8994_codec_probe,
3024 .remove = wm8994_codec_remove,
3025 .suspend = wm8994_suspend,
3026 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003027 .read = wm8994_read,
3028 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003029 .readable_register = wm8994_readable,
3030 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003031 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003032
3033 .reg_cache_size = WM8994_CACHE_SIZE,
3034 .reg_cache_default = wm8994_reg_defaults,
3035 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003036 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003037};
3038
3039static int __devinit wm8994_probe(struct platform_device *pdev)
3040{
3041 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3042 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3043}
3044
3045static int __devexit wm8994_remove(struct platform_device *pdev)
3046{
3047 snd_soc_unregister_codec(&pdev->dev);
3048 return 0;
3049}
3050
Mark Brown9e6e96a2010-01-29 17:47:12 +00003051static struct platform_driver wm8994_codec_driver = {
3052 .driver = {
3053 .name = "wm8994-codec",
3054 .owner = THIS_MODULE,
3055 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003056 .probe = wm8994_probe,
3057 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003058};
3059
3060static __init int wm8994_init(void)
3061{
3062 return platform_driver_register(&wm8994_codec_driver);
3063}
3064module_init(wm8994_init);
3065
3066static __exit void wm8994_exit(void)
3067{
3068 platform_driver_unregister(&wm8994_codec_driver);
3069}
3070module_exit(wm8994_exit);
3071
3072
3073MODULE_DESCRIPTION("ASoC WM8994 driver");
3074MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3075MODULE_LICENSE("GPL");
3076MODULE_ALIAS("platform:wm8994-codec");