blob: e76941db231214f405e6251c7d0918ceebaeb208 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * BRIEF MODULE DESCRIPTION
4 * Include file for Alchemy Semiconductor's Au1k CPU.
5 *
Sergei Shtylyov01675092008-03-24 23:15:50 +03006 * Copyright 2000-2001, 2006-2008 MontaVista Software Inc.
7 * Author: MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
15 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
16 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
17 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
20 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
21 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24 *
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, write to the Free Software Foundation, Inc.,
27 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 */
29
30 /*
31 * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp
32 */
33
34#ifndef _AU1000_H_
35#define _AU1000_H_
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#ifndef _LANGUAGE_ASSEMBLY
39
40#include <linux/delay.h>
Ralf Baechle786d7cd2006-11-07 09:58:30 +000041#include <linux/types.h>
Ralf Baechle9d360ab2007-10-17 15:38:30 +010042
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040043#include <linux/io.h>
44#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* cpu pipeline flush */
47void static inline au_sync(void)
48{
49 __asm__ volatile ("sync");
50}
51
52void static inline au_sync_udelay(int us)
53{
54 __asm__ volatile ("sync");
55 udelay(us);
56}
57
58void static inline au_sync_delay(int ms)
59{
60 __asm__ volatile ("sync");
61 mdelay(ms);
62}
63
Pete Popov7de8d2322005-04-21 05:31:59 +000064void static inline au_writeb(u8 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070065{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040066 *(volatile u8 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067}
68
Pete Popov7de8d2322005-04-21 05:31:59 +000069void static inline au_writew(u16 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040071 *(volatile u16 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072}
73
Pete Popov7de8d2322005-04-21 05:31:59 +000074void static inline au_writel(u32 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040076 *(volatile u32 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Pete Popov7de8d2322005-04-21 05:31:59 +000079static inline u8 au_readb(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040081 return *(volatile u8 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082}
83
Pete Popov7de8d2322005-04-21 05:31:59 +000084static inline u16 au_readw(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040086 return *(volatile u16 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087}
88
Pete Popov7de8d2322005-04-21 05:31:59 +000089static inline u32 au_readl(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040091 return *(volatile u32 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092}
93
Manuel Lauss074cf652008-12-21 09:26:21 +010094/* Early Au1000 have a write-only SYS_CPUPLL register. */
95static inline int au1xxx_cpu_has_pll_wo(void)
96{
97 switch (read_c0_prid()) {
98 case 0x00030100: /* Au1000 DA */
99 case 0x00030201: /* Au1000 HA */
100 case 0x00030202: /* Au1000 HB */
101 return 1;
102 }
103 return 0;
104}
105
106/* does CPU need CONFIG[OD] set to fix tons of errata? */
107static inline int au1xxx_cpu_needs_config_od(void)
108{
109 /*
110 * c0_config.od (bit 19) was write only (and read as 0) on the
111 * early revisions of Alchemy SOCs. It disables the bus trans-
112 * action overlapping and needs to be set to fix various errata.
113 */
114 switch (read_c0_prid()) {
115 case 0x00030100: /* Au1000 DA */
116 case 0x00030201: /* Au1000 HA */
117 case 0x00030202: /* Au1000 HB */
118 case 0x01030200: /* Au1500 AB */
119 /*
120 * Au1100/Au1200 errata actually keep silence about this bit,
121 * so we set it just in case for those revisions that require
122 * it to be set according to the (now gone) cpu_table.
123 */
124 case 0x02030200: /* Au1100 AB */
125 case 0x02030201: /* Au1100 BA */
126 case 0x02030202: /* Au1100 BC */
127 case 0x04030201: /* Au1200 AC */
128 return 1;
129 }
130 return 0;
131}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Manuel Lauss93e9cd82009-10-07 20:15:14 +0200133#define ALCHEMY_CPU_UNKNOWN -1
134#define ALCHEMY_CPU_AU1000 0
135#define ALCHEMY_CPU_AU1500 1
136#define ALCHEMY_CPU_AU1100 2
137#define ALCHEMY_CPU_AU1550 3
138#define ALCHEMY_CPU_AU1200 4
139
140static inline int alchemy_get_cputype(void)
141{
142 switch (read_c0_prid() & 0xffff0000) {
143 case 0x00030000:
144 return ALCHEMY_CPU_AU1000;
145 break;
146 case 0x01030000:
147 return ALCHEMY_CPU_AU1500;
148 break;
149 case 0x02030000:
150 return ALCHEMY_CPU_AU1100;
151 break;
152 case 0x03030000:
153 return ALCHEMY_CPU_AU1550;
154 break;
155 case 0x04030000:
156 case 0x05030000:
157 return ALCHEMY_CPU_AU1200;
158 break;
159 }
160
161 return ALCHEMY_CPU_UNKNOWN;
162}
163
Manuel Lauss8402a152009-10-15 18:49:27 +0200164static inline void alchemy_uart_putchar(u32 uart_phys, u8 c)
165{
166 void __iomem *base = (void __iomem *)KSEG1ADDR(uart_phys);
167 int timeout, i;
168
169 /* check LSR TX_EMPTY bit */
170 timeout = 0xffffff;
171 do {
172 if (__raw_readl(base + 0x1c) & 0x20)
173 break;
174 /* slow down */
175 for (i = 10000; i; i--)
176 asm volatile ("nop");
177 } while (--timeout);
178
179 __raw_writel(c, base + 0x04); /* tx */
180 wmb();
181}
182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183/* arch/mips/au1000/common/clocks.c */
184extern void set_au1x00_speed(unsigned int new_freq);
185extern unsigned int get_au1x00_speed(void);
186extern void set_au1x00_uart_baud_base(unsigned long new_baud_base);
187extern unsigned long get_au1x00_uart_baud_base(void);
Manuel Lauss2699cdf2008-12-21 09:26:24 +0100188extern unsigned long au1xxx_calc_clock(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Manuel Lauss564365b2008-12-21 09:26:25 +0100190/* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */
191void au1xxx_save_and_sleep(void);
192void au_sleep(void);
Manuel Lauss564365b2008-12-21 09:26:25 +0100193
Manuel Lauss78814462009-10-07 20:15:15 +0200194
195/* SOC Interrupt numbers */
196
197#define AU1000_INTC0_INT_BASE (MIPS_CPU_IRQ_BASE + 8)
198#define AU1000_INTC0_INT_LAST (AU1000_INTC0_INT_BASE + 31)
199#define AU1000_INTC1_INT_BASE (AU1000_INTC0_INT_LAST + 1)
200#define AU1000_INTC1_INT_LAST (AU1000_INTC1_INT_BASE + 31)
201#define AU1000_MAX_INTR AU1000_INTC1_INT_LAST
202
203enum soc_au1000_ints {
204 AU1000_FIRST_INT = AU1000_INTC0_INT_BASE,
205 AU1000_UART0_INT = AU1000_FIRST_INT,
206 AU1000_UART1_INT,
207 AU1000_UART2_INT,
208 AU1000_UART3_INT,
209 AU1000_SSI0_INT,
210 AU1000_SSI1_INT,
211 AU1000_DMA_INT_BASE,
212
213 AU1000_TOY_INT = AU1000_FIRST_INT + 14,
214 AU1000_TOY_MATCH0_INT,
215 AU1000_TOY_MATCH1_INT,
216 AU1000_TOY_MATCH2_INT,
217 AU1000_RTC_INT,
218 AU1000_RTC_MATCH0_INT,
219 AU1000_RTC_MATCH1_INT,
220 AU1000_RTC_MATCH2_INT,
221 AU1000_IRDA_TX_INT,
222 AU1000_IRDA_RX_INT,
223 AU1000_USB_DEV_REQ_INT,
224 AU1000_USB_DEV_SUS_INT,
225 AU1000_USB_HOST_INT,
226 AU1000_ACSYNC_INT,
227 AU1000_MAC0_DMA_INT,
228 AU1000_MAC1_DMA_INT,
229 AU1000_I2S_UO_INT,
230 AU1000_AC97C_INT,
231 AU1000_GPIO0_INT,
232 AU1000_GPIO1_INT,
233 AU1000_GPIO2_INT,
234 AU1000_GPIO3_INT,
235 AU1000_GPIO4_INT,
236 AU1000_GPIO5_INT,
237 AU1000_GPIO6_INT,
238 AU1000_GPIO7_INT,
239 AU1000_GPIO8_INT,
240 AU1000_GPIO9_INT,
241 AU1000_GPIO10_INT,
242 AU1000_GPIO11_INT,
243 AU1000_GPIO12_INT,
244 AU1000_GPIO13_INT,
245 AU1000_GPIO14_INT,
246 AU1000_GPIO15_INT,
247 AU1000_GPIO16_INT,
248 AU1000_GPIO17_INT,
249 AU1000_GPIO18_INT,
250 AU1000_GPIO19_INT,
251 AU1000_GPIO20_INT,
252 AU1000_GPIO21_INT,
253 AU1000_GPIO22_INT,
254 AU1000_GPIO23_INT,
255 AU1000_GPIO24_INT,
256 AU1000_GPIO25_INT,
257 AU1000_GPIO26_INT,
258 AU1000_GPIO27_INT,
259 AU1000_GPIO28_INT,
260 AU1000_GPIO29_INT,
261 AU1000_GPIO30_INT,
262 AU1000_GPIO31_INT,
263};
264
265enum soc_au1100_ints {
266 AU1100_FIRST_INT = AU1000_INTC0_INT_BASE,
267 AU1100_UART0_INT = AU1100_FIRST_INT,
268 AU1100_UART1_INT,
269 AU1100_SD_INT,
270 AU1100_UART3_INT,
271 AU1100_SSI0_INT,
272 AU1100_SSI1_INT,
273 AU1100_DMA_INT_BASE,
274
275 AU1100_TOY_INT = AU1100_FIRST_INT + 14,
276 AU1100_TOY_MATCH0_INT,
277 AU1100_TOY_MATCH1_INT,
278 AU1100_TOY_MATCH2_INT,
279 AU1100_RTC_INT,
280 AU1100_RTC_MATCH0_INT,
281 AU1100_RTC_MATCH1_INT,
282 AU1100_RTC_MATCH2_INT,
283 AU1100_IRDA_TX_INT,
284 AU1100_IRDA_RX_INT,
285 AU1100_USB_DEV_REQ_INT,
286 AU1100_USB_DEV_SUS_INT,
287 AU1100_USB_HOST_INT,
288 AU1100_ACSYNC_INT,
289 AU1100_MAC0_DMA_INT,
290 AU1100_GPIO208_215_INT,
291 AU1100_LCD_INT,
292 AU1100_AC97C_INT,
293 AU1100_GPIO0_INT,
294 AU1100_GPIO1_INT,
295 AU1100_GPIO2_INT,
296 AU1100_GPIO3_INT,
297 AU1100_GPIO4_INT,
298 AU1100_GPIO5_INT,
299 AU1100_GPIO6_INT,
300 AU1100_GPIO7_INT,
301 AU1100_GPIO8_INT,
302 AU1100_GPIO9_INT,
303 AU1100_GPIO10_INT,
304 AU1100_GPIO11_INT,
305 AU1100_GPIO12_INT,
306 AU1100_GPIO13_INT,
307 AU1100_GPIO14_INT,
308 AU1100_GPIO15_INT,
309 AU1100_GPIO16_INT,
310 AU1100_GPIO17_INT,
311 AU1100_GPIO18_INT,
312 AU1100_GPIO19_INT,
313 AU1100_GPIO20_INT,
314 AU1100_GPIO21_INT,
315 AU1100_GPIO22_INT,
316 AU1100_GPIO23_INT,
317 AU1100_GPIO24_INT,
318 AU1100_GPIO25_INT,
319 AU1100_GPIO26_INT,
320 AU1100_GPIO27_INT,
321 AU1100_GPIO28_INT,
322 AU1100_GPIO29_INT,
323 AU1100_GPIO30_INT,
324 AU1100_GPIO31_INT,
325};
326
327enum soc_au1500_ints {
328 AU1500_FIRST_INT = AU1000_INTC0_INT_BASE,
329 AU1500_UART0_INT = AU1500_FIRST_INT,
330 AU1500_PCI_INTA,
331 AU1500_PCI_INTB,
332 AU1500_UART3_INT,
333 AU1500_PCI_INTC,
334 AU1500_PCI_INTD,
335 AU1500_DMA_INT_BASE,
336
337 AU1500_TOY_INT = AU1500_FIRST_INT + 14,
338 AU1500_TOY_MATCH0_INT,
339 AU1500_TOY_MATCH1_INT,
340 AU1500_TOY_MATCH2_INT,
341 AU1500_RTC_INT,
342 AU1500_RTC_MATCH0_INT,
343 AU1500_RTC_MATCH1_INT,
344 AU1500_RTC_MATCH2_INT,
345 AU1500_PCI_ERR_INT,
346 AU1500_RESERVED_INT,
347 AU1500_USB_DEV_REQ_INT,
348 AU1500_USB_DEV_SUS_INT,
349 AU1500_USB_HOST_INT,
350 AU1500_ACSYNC_INT,
351 AU1500_MAC0_DMA_INT,
352 AU1500_MAC1_DMA_INT,
353 AU1500_AC97C_INT = AU1500_FIRST_INT + 31,
354 AU1500_GPIO0_INT,
355 AU1500_GPIO1_INT,
356 AU1500_GPIO2_INT,
357 AU1500_GPIO3_INT,
358 AU1500_GPIO4_INT,
359 AU1500_GPIO5_INT,
360 AU1500_GPIO6_INT,
361 AU1500_GPIO7_INT,
362 AU1500_GPIO8_INT,
363 AU1500_GPIO9_INT,
364 AU1500_GPIO10_INT,
365 AU1500_GPIO11_INT,
366 AU1500_GPIO12_INT,
367 AU1500_GPIO13_INT,
368 AU1500_GPIO14_INT,
369 AU1500_GPIO15_INT,
370 AU1500_GPIO200_INT,
371 AU1500_GPIO201_INT,
372 AU1500_GPIO202_INT,
373 AU1500_GPIO203_INT,
374 AU1500_GPIO20_INT,
375 AU1500_GPIO204_INT,
376 AU1500_GPIO205_INT,
377 AU1500_GPIO23_INT,
378 AU1500_GPIO24_INT,
379 AU1500_GPIO25_INT,
380 AU1500_GPIO26_INT,
381 AU1500_GPIO27_INT,
382 AU1500_GPIO28_INT,
383 AU1500_GPIO206_INT,
384 AU1500_GPIO207_INT,
385 AU1500_GPIO208_215_INT,
386};
387
388enum soc_au1550_ints {
389 AU1550_FIRST_INT = AU1000_INTC0_INT_BASE,
390 AU1550_UART0_INT = AU1550_FIRST_INT,
391 AU1550_PCI_INTA,
392 AU1550_PCI_INTB,
393 AU1550_DDMA_INT,
394 AU1550_CRYPTO_INT,
395 AU1550_PCI_INTC,
396 AU1550_PCI_INTD,
397 AU1550_PCI_RST_INT,
398 AU1550_UART1_INT,
399 AU1550_UART3_INT,
400 AU1550_PSC0_INT,
401 AU1550_PSC1_INT,
402 AU1550_PSC2_INT,
403 AU1550_PSC3_INT,
404 AU1550_TOY_INT,
405 AU1550_TOY_MATCH0_INT,
406 AU1550_TOY_MATCH1_INT,
407 AU1550_TOY_MATCH2_INT,
408 AU1550_RTC_INT,
409 AU1550_RTC_MATCH0_INT,
410 AU1550_RTC_MATCH1_INT,
411 AU1550_RTC_MATCH2_INT,
412
413 AU1550_NAND_INT = AU1550_FIRST_INT + 23,
414 AU1550_USB_DEV_REQ_INT,
415 AU1550_USB_DEV_SUS_INT,
416 AU1550_USB_HOST_INT,
417 AU1550_MAC0_DMA_INT,
418 AU1550_MAC1_DMA_INT,
419 AU1550_GPIO0_INT = AU1550_FIRST_INT + 32,
420 AU1550_GPIO1_INT,
421 AU1550_GPIO2_INT,
422 AU1550_GPIO3_INT,
423 AU1550_GPIO4_INT,
424 AU1550_GPIO5_INT,
425 AU1550_GPIO6_INT,
426 AU1550_GPIO7_INT,
427 AU1550_GPIO8_INT,
428 AU1550_GPIO9_INT,
429 AU1550_GPIO10_INT,
430 AU1550_GPIO11_INT,
431 AU1550_GPIO12_INT,
432 AU1550_GPIO13_INT,
433 AU1550_GPIO14_INT,
434 AU1550_GPIO15_INT,
435 AU1550_GPIO200_INT,
436 AU1550_GPIO201_205_INT, /* Logical or of GPIO201:205 */
437 AU1550_GPIO16_INT,
438 AU1550_GPIO17_INT,
439 AU1550_GPIO20_INT,
440 AU1550_GPIO21_INT,
441 AU1550_GPIO22_INT,
442 AU1550_GPIO23_INT,
443 AU1550_GPIO24_INT,
444 AU1550_GPIO25_INT,
445 AU1550_GPIO26_INT,
446 AU1550_GPIO27_INT,
447 AU1550_GPIO28_INT,
448 AU1550_GPIO206_INT,
449 AU1550_GPIO207_INT,
450 AU1550_GPIO208_215_INT, /* Logical or of GPIO208:215 */
451};
452
453enum soc_au1200_ints {
454 AU1200_FIRST_INT = AU1000_INTC0_INT_BASE,
455 AU1200_UART0_INT = AU1200_FIRST_INT,
456 AU1200_SWT_INT,
457 AU1200_SD_INT,
458 AU1200_DDMA_INT,
459 AU1200_MAE_BE_INT,
460 AU1200_GPIO200_INT,
461 AU1200_GPIO201_INT,
462 AU1200_GPIO202_INT,
463 AU1200_UART1_INT,
464 AU1200_MAE_FE_INT,
465 AU1200_PSC0_INT,
466 AU1200_PSC1_INT,
467 AU1200_AES_INT,
468 AU1200_CAMERA_INT,
469 AU1200_TOY_INT,
470 AU1200_TOY_MATCH0_INT,
471 AU1200_TOY_MATCH1_INT,
472 AU1200_TOY_MATCH2_INT,
473 AU1200_RTC_INT,
474 AU1200_RTC_MATCH0_INT,
475 AU1200_RTC_MATCH1_INT,
476 AU1200_RTC_MATCH2_INT,
477 AU1200_GPIO203_INT,
478 AU1200_NAND_INT,
479 AU1200_GPIO204_INT,
480 AU1200_GPIO205_INT,
481 AU1200_GPIO206_INT,
482 AU1200_GPIO207_INT,
483 AU1200_GPIO208_215_INT, /* Logical OR of 208:215 */
484 AU1200_USB_INT,
485 AU1200_LCD_INT,
486 AU1200_MAE_BOTH_INT,
487 AU1200_GPIO0_INT,
488 AU1200_GPIO1_INT,
489 AU1200_GPIO2_INT,
490 AU1200_GPIO3_INT,
491 AU1200_GPIO4_INT,
492 AU1200_GPIO5_INT,
493 AU1200_GPIO6_INT,
494 AU1200_GPIO7_INT,
495 AU1200_GPIO8_INT,
496 AU1200_GPIO9_INT,
497 AU1200_GPIO10_INT,
498 AU1200_GPIO11_INT,
499 AU1200_GPIO12_INT,
500 AU1200_GPIO13_INT,
501 AU1200_GPIO14_INT,
502 AU1200_GPIO15_INT,
503 AU1200_GPIO16_INT,
504 AU1200_GPIO17_INT,
505 AU1200_GPIO18_INT,
506 AU1200_GPIO19_INT,
507 AU1200_GPIO20_INT,
508 AU1200_GPIO21_INT,
509 AU1200_GPIO22_INT,
510 AU1200_GPIO23_INT,
511 AU1200_GPIO24_INT,
512 AU1200_GPIO25_INT,
513 AU1200_GPIO26_INT,
514 AU1200_GPIO27_INT,
515 AU1200_GPIO28_INT,
516 AU1200_GPIO29_INT,
517 AU1200_GPIO30_INT,
518 AU1200_GPIO31_INT,
519};
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521#endif /* !defined (_LANGUAGE_ASSEMBLY) */
522
Pete Popove3ad1c22005-03-01 06:33:16 +0000523/*
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400524 * SDRAM register offsets
Pete Popove3ad1c22005-03-01 06:33:16 +0000525 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400526#if defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1500) || \
527 defined(CONFIG_SOC_AU1100)
528#define MEM_SDMODE0 0x0000
529#define MEM_SDMODE1 0x0004
530#define MEM_SDMODE2 0x0008
531#define MEM_SDADDR0 0x000C
532#define MEM_SDADDR1 0x0010
533#define MEM_SDADDR2 0x0014
534#define MEM_SDREFCFG 0x0018
535#define MEM_SDPRECMD 0x001C
536#define MEM_SDAUTOREF 0x0020
537#define MEM_SDWRMD0 0x0024
538#define MEM_SDWRMD1 0x0028
539#define MEM_SDWRMD2 0x002C
540#define MEM_SDSLEEP 0x0030
541#define MEM_SDSMCKE 0x0034
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Pete Popove3ad1c22005-03-01 06:33:16 +0000543/*
544 * MEM_SDMODE register content definitions
545 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400546#define MEM_SDMODE_F (1 << 22)
547#define MEM_SDMODE_SR (1 << 21)
548#define MEM_SDMODE_BS (1 << 20)
549#define MEM_SDMODE_RS (3 << 18)
550#define MEM_SDMODE_CS (7 << 15)
551#define MEM_SDMODE_TRAS (15 << 11)
552#define MEM_SDMODE_TMRD (3 << 9)
553#define MEM_SDMODE_TWR (3 << 7)
554#define MEM_SDMODE_TRP (3 << 5)
555#define MEM_SDMODE_TRCD (3 << 3)
556#define MEM_SDMODE_TCL (7 << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000557
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400558#define MEM_SDMODE_BS_2Bank (0 << 20)
559#define MEM_SDMODE_BS_4Bank (1 << 20)
560#define MEM_SDMODE_RS_11Row (0 << 18)
561#define MEM_SDMODE_RS_12Row (1 << 18)
562#define MEM_SDMODE_RS_13Row (2 << 18)
563#define MEM_SDMODE_RS_N(N) ((N) << 18)
564#define MEM_SDMODE_CS_7Col (0 << 15)
565#define MEM_SDMODE_CS_8Col (1 << 15)
566#define MEM_SDMODE_CS_9Col (2 << 15)
567#define MEM_SDMODE_CS_10Col (3 << 15)
568#define MEM_SDMODE_CS_11Col (4 << 15)
569#define MEM_SDMODE_CS_N(N) ((N) << 15)
570#define MEM_SDMODE_TRAS_N(N) ((N) << 11)
571#define MEM_SDMODE_TMRD_N(N) ((N) << 9)
572#define MEM_SDMODE_TWR_N(N) ((N) << 7)
573#define MEM_SDMODE_TRP_N(N) ((N) << 5)
574#define MEM_SDMODE_TRCD_N(N) ((N) << 3)
575#define MEM_SDMODE_TCL_N(N) ((N) << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000576
577/*
578 * MEM_SDADDR register contents definitions
579 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400580#define MEM_SDADDR_E (1 << 20)
581#define MEM_SDADDR_CSBA (0x03FF << 10)
582#define MEM_SDADDR_CSMASK (0x03FF << 0)
583#define MEM_SDADDR_CSBA_N(N) ((N) & (0x03FF << 22) >> 12)
584#define MEM_SDADDR_CSMASK_N(N) ((N)&(0x03FF << 22) >> 22)
Pete Popove3ad1c22005-03-01 06:33:16 +0000585
586/*
587 * MEM_SDREFCFG register content definitions
588 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400589#define MEM_SDREFCFG_TRC (15 << 28)
590#define MEM_SDREFCFG_TRPM (3 << 26)
591#define MEM_SDREFCFG_E (1 << 25)
592#define MEM_SDREFCFG_RE (0x1ffffff << 0)
593#define MEM_SDREFCFG_TRC_N(N) ((N) << MEM_SDREFCFG_TRC)
594#define MEM_SDREFCFG_TRPM_N(N) ((N) << MEM_SDREFCFG_TRPM)
Pete Popove3ad1c22005-03-01 06:33:16 +0000595#define MEM_SDREFCFG_REF_N(N) (N)
596#endif
597
598/***********************************************************************/
599
600/*
601 * Au1550 SDRAM Register Offsets
602 */
603
604/***********************************************************************/
605
606#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400607#define MEM_SDMODE0 0x0800
608#define MEM_SDMODE1 0x0808
609#define MEM_SDMODE2 0x0810
610#define MEM_SDADDR0 0x0820
611#define MEM_SDADDR1 0x0828
612#define MEM_SDADDR2 0x0830
613#define MEM_SDCONFIGA 0x0840
614#define MEM_SDCONFIGB 0x0848
615#define MEM_SDSTAT 0x0850
616#define MEM_SDERRADDR 0x0858
617#define MEM_SDSTRIDE0 0x0860
618#define MEM_SDSTRIDE1 0x0868
619#define MEM_SDSTRIDE2 0x0870
620#define MEM_SDWRMD0 0x0880
621#define MEM_SDWRMD1 0x0888
622#define MEM_SDWRMD2 0x0890
623#define MEM_SDPRECMD 0x08C0
624#define MEM_SDAUTOREF 0x08C8
625#define MEM_SDSREF 0x08D0
Pete Popove3ad1c22005-03-01 06:33:16 +0000626#define MEM_SDSLEEP MEM_SDSREF
627
Pete Popove3ad1c22005-03-01 06:33:16 +0000628#endif
629
630/*
631 * Physical base addresses for integrated peripherals
632 */
633
634#ifdef CONFIG_SOC_AU1000
635#define MEM_PHYS_ADDR 0x14000000
636#define STATIC_MEM_PHYS_ADDR 0x14001000
637#define DMA0_PHYS_ADDR 0x14002000
638#define DMA1_PHYS_ADDR 0x14002100
639#define DMA2_PHYS_ADDR 0x14002200
640#define DMA3_PHYS_ADDR 0x14002300
641#define DMA4_PHYS_ADDR 0x14002400
642#define DMA5_PHYS_ADDR 0x14002500
643#define DMA6_PHYS_ADDR 0x14002600
644#define DMA7_PHYS_ADDR 0x14002700
645#define IC0_PHYS_ADDR 0x10400000
646#define IC1_PHYS_ADDR 0x11800000
647#define AC97_PHYS_ADDR 0x10000000
648#define USBH_PHYS_ADDR 0x10100000
649#define USBD_PHYS_ADDR 0x10200000
650#define IRDA_PHYS_ADDR 0x10300000
651#define MAC0_PHYS_ADDR 0x10500000
652#define MAC1_PHYS_ADDR 0x10510000
653#define MACEN_PHYS_ADDR 0x10520000
654#define MACDMA0_PHYS_ADDR 0x14004000
655#define MACDMA1_PHYS_ADDR 0x14004200
656#define I2S_PHYS_ADDR 0x11000000
657#define UART0_PHYS_ADDR 0x11100000
658#define UART1_PHYS_ADDR 0x11200000
659#define UART2_PHYS_ADDR 0x11300000
660#define UART3_PHYS_ADDR 0x11400000
661#define SSI0_PHYS_ADDR 0x11600000
662#define SSI1_PHYS_ADDR 0x11680000
663#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400664#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
665#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
666#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000667#endif
668
669/********************************************************************/
670
671#ifdef CONFIG_SOC_AU1500
672#define MEM_PHYS_ADDR 0x14000000
673#define STATIC_MEM_PHYS_ADDR 0x14001000
674#define DMA0_PHYS_ADDR 0x14002000
675#define DMA1_PHYS_ADDR 0x14002100
676#define DMA2_PHYS_ADDR 0x14002200
677#define DMA3_PHYS_ADDR 0x14002300
678#define DMA4_PHYS_ADDR 0x14002400
679#define DMA5_PHYS_ADDR 0x14002500
680#define DMA6_PHYS_ADDR 0x14002600
681#define DMA7_PHYS_ADDR 0x14002700
682#define IC0_PHYS_ADDR 0x10400000
683#define IC1_PHYS_ADDR 0x11800000
684#define AC97_PHYS_ADDR 0x10000000
685#define USBH_PHYS_ADDR 0x10100000
686#define USBD_PHYS_ADDR 0x10200000
687#define PCI_PHYS_ADDR 0x14005000
688#define MAC0_PHYS_ADDR 0x11500000
689#define MAC1_PHYS_ADDR 0x11510000
690#define MACEN_PHYS_ADDR 0x11520000
691#define MACDMA0_PHYS_ADDR 0x14004000
692#define MACDMA1_PHYS_ADDR 0x14004200
693#define I2S_PHYS_ADDR 0x11000000
694#define UART0_PHYS_ADDR 0x11100000
695#define UART3_PHYS_ADDR 0x11400000
696#define GPIO2_PHYS_ADDR 0x11700000
697#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400698#define PCI_MEM_PHYS_ADDR 0x400000000ULL
699#define PCI_IO_PHYS_ADDR 0x500000000ULL
700#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
701#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
702#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
703#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
704#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000705#endif
706
707/********************************************************************/
708
709#ifdef CONFIG_SOC_AU1100
710#define MEM_PHYS_ADDR 0x14000000
711#define STATIC_MEM_PHYS_ADDR 0x14001000
712#define DMA0_PHYS_ADDR 0x14002000
713#define DMA1_PHYS_ADDR 0x14002100
714#define DMA2_PHYS_ADDR 0x14002200
715#define DMA3_PHYS_ADDR 0x14002300
716#define DMA4_PHYS_ADDR 0x14002400
717#define DMA5_PHYS_ADDR 0x14002500
718#define DMA6_PHYS_ADDR 0x14002600
719#define DMA7_PHYS_ADDR 0x14002700
720#define IC0_PHYS_ADDR 0x10400000
721#define SD0_PHYS_ADDR 0x10600000
722#define SD1_PHYS_ADDR 0x10680000
723#define IC1_PHYS_ADDR 0x11800000
724#define AC97_PHYS_ADDR 0x10000000
725#define USBH_PHYS_ADDR 0x10100000
726#define USBD_PHYS_ADDR 0x10200000
727#define IRDA_PHYS_ADDR 0x10300000
728#define MAC0_PHYS_ADDR 0x10500000
729#define MACEN_PHYS_ADDR 0x10520000
730#define MACDMA0_PHYS_ADDR 0x14004000
731#define MACDMA1_PHYS_ADDR 0x14004200
732#define I2S_PHYS_ADDR 0x11000000
733#define UART0_PHYS_ADDR 0x11100000
734#define UART1_PHYS_ADDR 0x11200000
735#define UART3_PHYS_ADDR 0x11400000
736#define SSI0_PHYS_ADDR 0x11600000
737#define SSI1_PHYS_ADDR 0x11680000
738#define GPIO2_PHYS_ADDR 0x11700000
739#define SYS_PHYS_ADDR 0x11900000
740#define LCD_PHYS_ADDR 0x15000000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400741#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
742#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
743#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000744#endif
745
746/***********************************************************************/
747
748#ifdef CONFIG_SOC_AU1550
749#define MEM_PHYS_ADDR 0x14000000
750#define STATIC_MEM_PHYS_ADDR 0x14001000
751#define IC0_PHYS_ADDR 0x10400000
752#define IC1_PHYS_ADDR 0x11800000
753#define USBH_PHYS_ADDR 0x14020000
754#define USBD_PHYS_ADDR 0x10200000
755#define PCI_PHYS_ADDR 0x14005000
756#define MAC0_PHYS_ADDR 0x10500000
757#define MAC1_PHYS_ADDR 0x10510000
758#define MACEN_PHYS_ADDR 0x10520000
759#define MACDMA0_PHYS_ADDR 0x14004000
760#define MACDMA1_PHYS_ADDR 0x14004200
761#define UART0_PHYS_ADDR 0x11100000
762#define UART1_PHYS_ADDR 0x11200000
763#define UART3_PHYS_ADDR 0x11400000
764#define GPIO2_PHYS_ADDR 0x11700000
765#define SYS_PHYS_ADDR 0x11900000
766#define DDMA_PHYS_ADDR 0x14002000
767#define PE_PHYS_ADDR 0x14008000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400768#define PSC0_PHYS_ADDR 0x11A00000
769#define PSC1_PHYS_ADDR 0x11B00000
770#define PSC2_PHYS_ADDR 0x10A00000
771#define PSC3_PHYS_ADDR 0x10B00000
772#define PCI_MEM_PHYS_ADDR 0x400000000ULL
773#define PCI_IO_PHYS_ADDR 0x500000000ULL
774#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
775#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
776#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
777#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
778#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000779#endif
780
781/***********************************************************************/
782
783#ifdef CONFIG_SOC_AU1200
784#define MEM_PHYS_ADDR 0x14000000
785#define STATIC_MEM_PHYS_ADDR 0x14001000
786#define AES_PHYS_ADDR 0x10300000
787#define CIM_PHYS_ADDR 0x14004000
788#define IC0_PHYS_ADDR 0x10400000
789#define IC1_PHYS_ADDR 0x11800000
790#define USBM_PHYS_ADDR 0x14020000
791#define USBH_PHYS_ADDR 0x14020100
792#define UART0_PHYS_ADDR 0x11100000
793#define UART1_PHYS_ADDR 0x11200000
794#define GPIO2_PHYS_ADDR 0x11700000
795#define SYS_PHYS_ADDR 0x11900000
796#define DDMA_PHYS_ADDR 0x14002000
797#define PSC0_PHYS_ADDR 0x11A00000
798#define PSC1_PHYS_ADDR 0x11B00000
Pete Popove3ad1c22005-03-01 06:33:16 +0000799#define SD0_PHYS_ADDR 0x10600000
800#define SD1_PHYS_ADDR 0x10680000
801#define LCD_PHYS_ADDR 0x15000000
802#define SWCNT_PHYS_ADDR 0x1110010C
803#define MAEFE_PHYS_ADDR 0x14012000
804#define MAEBE_PHYS_ADDR 0x14010000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400805#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
806#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
807#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000808#endif
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810/* Static Bus Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400811#define MEM_STCFG0 0xB4001000
812#define MEM_STTIME0 0xB4001004
813#define MEM_STADDR0 0xB4001008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400815#define MEM_STCFG1 0xB4001010
816#define MEM_STTIME1 0xB4001014
817#define MEM_STADDR1 0xB4001018
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400819#define MEM_STCFG2 0xB4001020
820#define MEM_STTIME2 0xB4001024
821#define MEM_STADDR2 0xB4001028
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400823#define MEM_STCFG3 0xB4001030
824#define MEM_STTIME3 0xB4001034
825#define MEM_STADDR3 0xB4001038
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400828#define MEM_STNDCTL 0xB4001100
829#define MEM_STSTAT 0xB4001104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400831#define MEM_STNAND_CMD 0x0
832#define MEM_STNAND_ADDR 0x4
833#define MEM_STNAND_DATA 0x20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834#endif
835
Manuel Lauss0f0d85b2010-04-13 20:49:14 +0200836
837/* Interrupt Controller register offsets */
838#define IC_CFG0RD 0x40
839#define IC_CFG0SET 0x40
840#define IC_CFG0CLR 0x44
841#define IC_CFG1RD 0x48
842#define IC_CFG1SET 0x48
843#define IC_CFG1CLR 0x4C
844#define IC_CFG2RD 0x50
845#define IC_CFG2SET 0x50
846#define IC_CFG2CLR 0x54
847#define IC_REQ0INT 0x54
848#define IC_SRCRD 0x58
849#define IC_SRCSET 0x58
850#define IC_SRCCLR 0x5C
851#define IC_REQ1INT 0x5C
852#define IC_ASSIGNRD 0x60
853#define IC_ASSIGNSET 0x60
854#define IC_ASSIGNCLR 0x64
855#define IC_WAKERD 0x68
856#define IC_WAKESET 0x68
857#define IC_WAKECLR 0x6C
858#define IC_MASKRD 0x70
859#define IC_MASKSET 0x70
860#define IC_MASKCLR 0x74
861#define IC_RISINGRD 0x78
862#define IC_RISINGCLR 0x78
863#define IC_FALLINGRD 0x7C
864#define IC_FALLINGCLR 0x7C
865#define IC_TESTBIT 0x80
866
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868/* Interrupt Controller 0 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400869#define IC0_CFG0RD 0xB0400040
870#define IC0_CFG0SET 0xB0400040
871#define IC0_CFG0CLR 0xB0400044
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400873#define IC0_CFG1RD 0xB0400048
874#define IC0_CFG1SET 0xB0400048
875#define IC0_CFG1CLR 0xB040004C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400877#define IC0_CFG2RD 0xB0400050
878#define IC0_CFG2SET 0xB0400050
879#define IC0_CFG2CLR 0xB0400054
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400881#define IC0_REQ0INT 0xB0400054
882#define IC0_SRCRD 0xB0400058
883#define IC0_SRCSET 0xB0400058
884#define IC0_SRCCLR 0xB040005C
885#define IC0_REQ1INT 0xB040005C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400887#define IC0_ASSIGNRD 0xB0400060
888#define IC0_ASSIGNSET 0xB0400060
889#define IC0_ASSIGNCLR 0xB0400064
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400891#define IC0_WAKERD 0xB0400068
892#define IC0_WAKESET 0xB0400068
893#define IC0_WAKECLR 0xB040006C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400895#define IC0_MASKRD 0xB0400070
896#define IC0_MASKSET 0xB0400070
897#define IC0_MASKCLR 0xB0400074
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400899#define IC0_RISINGRD 0xB0400078
900#define IC0_RISINGCLR 0xB0400078
901#define IC0_FALLINGRD 0xB040007C
902#define IC0_FALLINGCLR 0xB040007C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400904#define IC0_TESTBIT 0xB0400080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
906/* Interrupt Controller 1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400907#define IC1_CFG0RD 0xB1800040
908#define IC1_CFG0SET 0xB1800040
909#define IC1_CFG0CLR 0xB1800044
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400911#define IC1_CFG1RD 0xB1800048
912#define IC1_CFG1SET 0xB1800048
913#define IC1_CFG1CLR 0xB180004C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400915#define IC1_CFG2RD 0xB1800050
916#define IC1_CFG2SET 0xB1800050
917#define IC1_CFG2CLR 0xB1800054
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400919#define IC1_REQ0INT 0xB1800054
920#define IC1_SRCRD 0xB1800058
921#define IC1_SRCSET 0xB1800058
922#define IC1_SRCCLR 0xB180005C
923#define IC1_REQ1INT 0xB180005C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400925#define IC1_ASSIGNRD 0xB1800060
926#define IC1_ASSIGNSET 0xB1800060
927#define IC1_ASSIGNCLR 0xB1800064
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400929#define IC1_WAKERD 0xB1800068
930#define IC1_WAKESET 0xB1800068
931#define IC1_WAKECLR 0xB180006C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400933#define IC1_MASKRD 0xB1800070
934#define IC1_MASKSET 0xB1800070
935#define IC1_MASKCLR 0xB1800074
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400937#define IC1_RISINGRD 0xB1800078
938#define IC1_RISINGCLR 0xB1800078
939#define IC1_FALLINGRD 0xB180007C
940#define IC1_FALLINGCLR 0xB180007C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400942#define IC1_TESTBIT 0xB1800080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
Manuel Lauss78814462009-10-07 20:15:15 +0200944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945/* Au1000 */
946#ifdef CONFIG_SOC_AU1000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400948#define UART0_ADDR 0xB1100000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400949#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400951#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
952#define USB_HOST_CONFIG 0xB017FFFC
Manuel Lauss78814462009-10-07 20:15:15 +0200953#define FOR_PLATFORM_C_USB_HOST_INT AU1000_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400955#define AU1000_ETH0_BASE 0xB0500000
956#define AU1000_ETH1_BASE 0xB0510000
957#define AU1000_MAC0_ENABLE 0xB0520000
958#define AU1000_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000960#endif /* CONFIG_SOC_AU1000 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962/* Au1500 */
963#ifdef CONFIG_SOC_AU1500
Pete Popov2d32ffa2005-03-01 07:54:50 +0000964
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400965#define UART0_ADDR 0xB1100000
966#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400968#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
969#define USB_HOST_CONFIG 0xB017fffc
Manuel Lauss78814462009-10-07 20:15:15 +0200970#define FOR_PLATFORM_C_USB_HOST_INT AU1500_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400972#define AU1500_ETH0_BASE 0xB1500000
973#define AU1500_ETH1_BASE 0xB1510000
974#define AU1500_MAC0_ENABLE 0xB1520000
975#define AU1500_MAC1_ENABLE 0xB1520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000977#endif /* CONFIG_SOC_AU1500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979/* Au1100 */
980#ifdef CONFIG_SOC_AU1100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400982#define UART0_ADDR 0xB1100000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400983#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400985#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
986#define USB_HOST_CONFIG 0xB017FFFC
Manuel Lauss78814462009-10-07 20:15:15 +0200987#define FOR_PLATFORM_C_USB_HOST_INT AU1100_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400989#define AU1100_ETH0_BASE 0xB0500000
990#define AU1100_MAC0_ENABLE 0xB0520000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991#define NUM_ETH_INTERFACES 1
Pete Popove3ad1c22005-03-01 06:33:16 +0000992#endif /* CONFIG_SOC_AU1100 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994#ifdef CONFIG_SOC_AU1550
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400995#define UART0_ADDR 0xB1100000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400997#define USB_OHCI_BASE 0x14020000 /* phys addr for ioremap */
998#define USB_OHCI_LEN 0x00060000
999#define USB_HOST_CONFIG 0xB4027ffc
Manuel Lauss78814462009-10-07 20:15:15 +02001000#define FOR_PLATFORM_C_USB_HOST_INT AU1550_USB_HOST_INT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001002#define AU1550_ETH0_BASE 0xB0500000
1003#define AU1550_ETH1_BASE 0xB0510000
1004#define AU1550_MAC0_ENABLE 0xB0520000
1005#define AU1550_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +00001007#endif /* CONFIG_SOC_AU1550 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
Manuel Lauss78814462009-10-07 20:15:15 +02001009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010#ifdef CONFIG_SOC_AU1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001012#define UART0_ADDR 0xB1100000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001014#define USB_UOC_BASE 0x14020020
1015#define USB_UOC_LEN 0x20
1016#define USB_OHCI_BASE 0x14020100
1017#define USB_OHCI_LEN 0x100
1018#define USB_EHCI_BASE 0x14020200
1019#define USB_EHCI_LEN 0x100
1020#define USB_UDC_BASE 0x14022000
1021#define USB_UDC_LEN 0x2000
1022#define USB_MSR_BASE 0xB4020000
1023#define USB_MSR_MCFG 4
1024#define USBMSRMCFG_OMEMEN 0
1025#define USBMSRMCFG_OBMEN 1
1026#define USBMSRMCFG_EMEMEN 2
1027#define USBMSRMCFG_EBMEN 3
1028#define USBMSRMCFG_DMEMEN 4
1029#define USBMSRMCFG_DBMEN 5
1030#define USBMSRMCFG_GMEMEN 6
1031#define USBMSRMCFG_OHCCLKEN 16
1032#define USBMSRMCFG_EHCCLKEN 17
1033#define USBMSRMCFG_UDCCLKEN 18
1034#define USBMSRMCFG_PHYPLLEN 19
1035#define USBMSRMCFG_RDCOMB 30
1036#define USBMSRMCFG_PFEN 31
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037
Manuel Lauss78814462009-10-07 20:15:15 +02001038#define FOR_PLATFORM_C_USB_HOST_INT AU1200_USB_INT
1039
Pete Popove3ad1c22005-03-01 06:33:16 +00001040#endif /* CONFIG_SOC_AU1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042/* Programmable Counters 0 and 1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001043#define SYS_BASE 0xB1900000
1044#define SYS_COUNTER_CNTRL (SYS_BASE + 0x14)
1045# define SYS_CNTRL_E1S (1 << 23)
1046# define SYS_CNTRL_T1S (1 << 20)
1047# define SYS_CNTRL_M21 (1 << 19)
1048# define SYS_CNTRL_M11 (1 << 18)
1049# define SYS_CNTRL_M01 (1 << 17)
1050# define SYS_CNTRL_C1S (1 << 16)
1051# define SYS_CNTRL_BP (1 << 14)
1052# define SYS_CNTRL_EN1 (1 << 13)
1053# define SYS_CNTRL_BT1 (1 << 12)
1054# define SYS_CNTRL_EN0 (1 << 11)
1055# define SYS_CNTRL_BT0 (1 << 10)
1056# define SYS_CNTRL_E0 (1 << 8)
1057# define SYS_CNTRL_E0S (1 << 7)
1058# define SYS_CNTRL_32S (1 << 5)
1059# define SYS_CNTRL_T0S (1 << 4)
1060# define SYS_CNTRL_M20 (1 << 3)
1061# define SYS_CNTRL_M10 (1 << 2)
1062# define SYS_CNTRL_M00 (1 << 1)
1063# define SYS_CNTRL_C0S (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065/* Programmable Counter 0 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001066#define SYS_TOYTRIM (SYS_BASE + 0)
1067#define SYS_TOYWRITE (SYS_BASE + 4)
1068#define SYS_TOYMATCH0 (SYS_BASE + 8)
1069#define SYS_TOYMATCH1 (SYS_BASE + 0xC)
1070#define SYS_TOYMATCH2 (SYS_BASE + 0x10)
1071#define SYS_TOYREAD (SYS_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073/* Programmable Counter 1 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001074#define SYS_RTCTRIM (SYS_BASE + 0x44)
1075#define SYS_RTCWRITE (SYS_BASE + 0x48)
1076#define SYS_RTCMATCH0 (SYS_BASE + 0x4C)
1077#define SYS_RTCMATCH1 (SYS_BASE + 0x50)
1078#define SYS_RTCMATCH2 (SYS_BASE + 0x54)
1079#define SYS_RTCREAD (SYS_BASE + 0x58)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
1081/* I2S Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001082#define I2S_DATA 0xB1000000
1083# define I2S_DATA_MASK 0xffffff
1084#define I2S_CONFIG 0xB1000004
1085# define I2S_CONFIG_XU (1 << 25)
1086# define I2S_CONFIG_XO (1 << 24)
1087# define I2S_CONFIG_RU (1 << 23)
1088# define I2S_CONFIG_RO (1 << 22)
1089# define I2S_CONFIG_TR (1 << 21)
1090# define I2S_CONFIG_TE (1 << 20)
1091# define I2S_CONFIG_TF (1 << 19)
1092# define I2S_CONFIG_RR (1 << 18)
1093# define I2S_CONFIG_RE (1 << 17)
1094# define I2S_CONFIG_RF (1 << 16)
1095# define I2S_CONFIG_PD (1 << 11)
1096# define I2S_CONFIG_LB (1 << 10)
1097# define I2S_CONFIG_IC (1 << 9)
1098# define I2S_CONFIG_FM_BIT 7
1099# define I2S_CONFIG_FM_MASK (0x3 << I2S_CONFIG_FM_BIT)
1100# define I2S_CONFIG_FM_I2S (0x0 << I2S_CONFIG_FM_BIT)
1101# define I2S_CONFIG_FM_LJ (0x1 << I2S_CONFIG_FM_BIT)
1102# define I2S_CONFIG_FM_RJ (0x2 << I2S_CONFIG_FM_BIT)
1103# define I2S_CONFIG_TN (1 << 6)
1104# define I2S_CONFIG_RN (1 << 5)
1105# define I2S_CONFIG_SZ_BIT 0
1106# define I2S_CONFIG_SZ_MASK (0x1F << I2S_CONFIG_SZ_BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001108#define I2S_CONTROL 0xB1000008
1109# define I2S_CONTROL_D (1 << 1)
1110# define I2S_CONTROL_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112/* USB Host Controller */
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001113#ifndef USB_OHCI_LEN
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001114#define USB_OHCI_LEN 0x00100000
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001115#endif
1116
1117#ifndef CONFIG_SOC_AU1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119/* USB Device Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001120#define USBD_EP0RD 0xB0200000
1121#define USBD_EP0WR 0xB0200004
1122#define USBD_EP2WR 0xB0200008
1123#define USBD_EP3WR 0xB020000C
1124#define USBD_EP4RD 0xB0200010
1125#define USBD_EP5RD 0xB0200014
1126#define USBD_INTEN 0xB0200018
1127#define USBD_INTSTAT 0xB020001C
1128# define USBDEV_INT_SOF (1 << 12)
1129# define USBDEV_INT_HF_BIT 6
Mariusz Kozlowski25829b02008-05-23 13:04:28 -07001130# define USBDEV_INT_HF_MASK (0x3f << USBDEV_INT_HF_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001131# define USBDEV_INT_CMPLT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001132# define USBDEV_INT_CMPLT_MASK (0x3f << USBDEV_INT_CMPLT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001133#define USBD_CONFIG 0xB0200020
1134#define USBD_EP0CS 0xB0200024
1135#define USBD_EP2CS 0xB0200028
1136#define USBD_EP3CS 0xB020002C
1137#define USBD_EP4CS 0xB0200030
1138#define USBD_EP5CS 0xB0200034
1139# define USBDEV_CS_SU (1 << 14)
1140# define USBDEV_CS_NAK (1 << 13)
1141# define USBDEV_CS_ACK (1 << 12)
1142# define USBDEV_CS_BUSY (1 << 11)
1143# define USBDEV_CS_TSIZE_BIT 1
1144# define USBDEV_CS_TSIZE_MASK (0x3ff << USBDEV_CS_TSIZE_BIT)
1145# define USBDEV_CS_STALL (1 << 0)
1146#define USBD_EP0RDSTAT 0xB0200040
1147#define USBD_EP0WRSTAT 0xB0200044
1148#define USBD_EP2WRSTAT 0xB0200048
1149#define USBD_EP3WRSTAT 0xB020004C
1150#define USBD_EP4RDSTAT 0xB0200050
1151#define USBD_EP5RDSTAT 0xB0200054
1152# define USBDEV_FSTAT_FLUSH (1 << 6)
1153# define USBDEV_FSTAT_UF (1 << 5)
1154# define USBDEV_FSTAT_OF (1 << 4)
1155# define USBDEV_FSTAT_FCNT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001156# define USBDEV_FSTAT_FCNT_MASK (0x0f << USBDEV_FSTAT_FCNT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001157#define USBD_ENABLE 0xB0200058
1158# define USBDEV_ENABLE (1 << 1)
1159# define USBDEV_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Pete Popove3ad1c22005-03-01 06:33:16 +00001161#endif /* !CONFIG_SOC_AU1200 */
1162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163/* Ethernet Controllers */
1164
1165/* 4 byte offsets from AU1000_ETH_BASE */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001166#define MAC_CONTROL 0x0
1167# define MAC_RX_ENABLE (1 << 2)
1168# define MAC_TX_ENABLE (1 << 3)
1169# define MAC_DEF_CHECK (1 << 5)
1170# define MAC_SET_BL(X) (((X) & 0x3) << 6)
1171# define MAC_AUTO_PAD (1 << 8)
1172# define MAC_DISABLE_RETRY (1 << 10)
1173# define MAC_DISABLE_BCAST (1 << 11)
1174# define MAC_LATE_COL (1 << 12)
1175# define MAC_HASH_MODE (1 << 13)
1176# define MAC_HASH_ONLY (1 << 15)
1177# define MAC_PASS_ALL (1 << 16)
1178# define MAC_INVERSE_FILTER (1 << 17)
1179# define MAC_PROMISCUOUS (1 << 18)
1180# define MAC_PASS_ALL_MULTI (1 << 19)
1181# define MAC_FULL_DUPLEX (1 << 20)
1182# define MAC_NORMAL_MODE 0
1183# define MAC_INT_LOOPBACK (1 << 21)
1184# define MAC_EXT_LOOPBACK (1 << 22)
1185# define MAC_DISABLE_RX_OWN (1 << 23)
1186# define MAC_BIG_ENDIAN (1 << 30)
1187# define MAC_RX_ALL (1 << 31)
1188#define MAC_ADDRESS_HIGH 0x4
1189#define MAC_ADDRESS_LOW 0x8
1190#define MAC_MCAST_HIGH 0xC
1191#define MAC_MCAST_LOW 0x10
1192#define MAC_MII_CNTRL 0x14
1193# define MAC_MII_BUSY (1 << 0)
1194# define MAC_MII_READ 0
1195# define MAC_MII_WRITE (1 << 1)
1196# define MAC_SET_MII_SELECT_REG(X) (((X) & 0x1f) << 6)
1197# define MAC_SET_MII_SELECT_PHY(X) (((X) & 0x1f) << 11)
1198#define MAC_MII_DATA 0x18
1199#define MAC_FLOW_CNTRL 0x1C
1200# define MAC_FLOW_CNTRL_BUSY (1 << 0)
1201# define MAC_FLOW_CNTRL_ENABLE (1 << 1)
1202# define MAC_PASS_CONTROL (1 << 2)
1203# define MAC_SET_PAUSE(X) (((X) & 0xffff) << 16)
1204#define MAC_VLAN1_TAG 0x20
1205#define MAC_VLAN2_TAG 0x24
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207/* Ethernet Controller Enable */
1208
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001209# define MAC_EN_CLOCK_ENABLE (1 << 0)
1210# define MAC_EN_RESET0 (1 << 1)
1211# define MAC_EN_TOSS (0 << 2)
1212# define MAC_EN_CACHEABLE (1 << 3)
1213# define MAC_EN_RESET1 (1 << 4)
1214# define MAC_EN_RESET2 (1 << 5)
1215# define MAC_DMA_RESET (1 << 6)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217/* Ethernet Controller DMA Channels */
1218
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001219#define MAC0_TX_DMA_ADDR 0xB4004000
1220#define MAC1_TX_DMA_ADDR 0xB4004200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221/* offsets from MAC_TX_RING_ADDR address */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001222#define MAC_TX_BUFF0_STATUS 0x0
1223# define TX_FRAME_ABORTED (1 << 0)
1224# define TX_JAB_TIMEOUT (1 << 1)
1225# define TX_NO_CARRIER (1 << 2)
1226# define TX_LOSS_CARRIER (1 << 3)
1227# define TX_EXC_DEF (1 << 4)
1228# define TX_LATE_COLL_ABORT (1 << 5)
1229# define TX_EXC_COLL (1 << 6)
1230# define TX_UNDERRUN (1 << 7)
1231# define TX_DEFERRED (1 << 8)
1232# define TX_LATE_COLL (1 << 9)
1233# define TX_COLL_CNT_MASK (0xF << 10)
1234# define TX_PKT_RETRY (1 << 31)
1235#define MAC_TX_BUFF0_ADDR 0x4
1236# define TX_DMA_ENABLE (1 << 0)
1237# define TX_T_DONE (1 << 1)
1238# define TX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1239#define MAC_TX_BUFF0_LEN 0x8
1240#define MAC_TX_BUFF1_STATUS 0x10
1241#define MAC_TX_BUFF1_ADDR 0x14
1242#define MAC_TX_BUFF1_LEN 0x18
1243#define MAC_TX_BUFF2_STATUS 0x20
1244#define MAC_TX_BUFF2_ADDR 0x24
1245#define MAC_TX_BUFF2_LEN 0x28
1246#define MAC_TX_BUFF3_STATUS 0x30
1247#define MAC_TX_BUFF3_ADDR 0x34
1248#define MAC_TX_BUFF3_LEN 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001250#define MAC0_RX_DMA_ADDR 0xB4004100
1251#define MAC1_RX_DMA_ADDR 0xB4004300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252/* offsets from MAC_RX_RING_ADDR */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001253#define MAC_RX_BUFF0_STATUS 0x0
1254# define RX_FRAME_LEN_MASK 0x3fff
1255# define RX_WDOG_TIMER (1 << 14)
1256# define RX_RUNT (1 << 15)
1257# define RX_OVERLEN (1 << 16)
1258# define RX_COLL (1 << 17)
1259# define RX_ETHER (1 << 18)
1260# define RX_MII_ERROR (1 << 19)
1261# define RX_DRIBBLING (1 << 20)
1262# define RX_CRC_ERROR (1 << 21)
1263# define RX_VLAN1 (1 << 22)
1264# define RX_VLAN2 (1 << 23)
1265# define RX_LEN_ERROR (1 << 24)
1266# define RX_CNTRL_FRAME (1 << 25)
1267# define RX_U_CNTRL_FRAME (1 << 26)
1268# define RX_MCAST_FRAME (1 << 27)
1269# define RX_BCAST_FRAME (1 << 28)
1270# define RX_FILTER_FAIL (1 << 29)
1271# define RX_PACKET_FILTER (1 << 30)
1272# define RX_MISSED_FRAME (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001274# define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001275 RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \
1276 RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME)
1277#define MAC_RX_BUFF0_ADDR 0x4
1278# define RX_DMA_ENABLE (1 << 0)
1279# define RX_T_DONE (1 << 1)
1280# define RX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1281# define RX_SET_BUFF_ADDR(X) ((X) & 0xffffffc0)
1282#define MAC_RX_BUFF1_STATUS 0x10
1283#define MAC_RX_BUFF1_ADDR 0x14
1284#define MAC_RX_BUFF2_STATUS 0x20
1285#define MAC_RX_BUFF2_ADDR 0x24
1286#define MAC_RX_BUFF3_STATUS 0x30
1287#define MAC_RX_BUFF3_ADDR 0x34
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289#define UART_RX 0 /* Receive buffer */
1290#define UART_TX 4 /* Transmit buffer */
1291#define UART_IER 8 /* Interrupt Enable Register */
1292#define UART_IIR 0xC /* Interrupt ID Register */
1293#define UART_FCR 0x10 /* FIFO Control Register */
1294#define UART_LCR 0x14 /* Line Control Register */
1295#define UART_MCR 0x18 /* Modem Control Register */
1296#define UART_LSR 0x1C /* Line Status Register */
1297#define UART_MSR 0x20 /* Modem Status Register */
1298#define UART_CLK 0x28 /* Baud Rate Clock Divider */
1299#define UART_MOD_CNTRL 0x100 /* Module Control */
1300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301/* SSIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001302#define SSI0_STATUS 0xB1600000
1303# define SSI_STATUS_BF (1 << 4)
1304# define SSI_STATUS_OF (1 << 3)
1305# define SSI_STATUS_UF (1 << 2)
1306# define SSI_STATUS_D (1 << 1)
1307# define SSI_STATUS_B (1 << 0)
1308#define SSI0_INT 0xB1600004
1309# define SSI_INT_OI (1 << 3)
1310# define SSI_INT_UI (1 << 2)
1311# define SSI_INT_DI (1 << 1)
1312#define SSI0_INT_ENABLE 0xB1600008
1313# define SSI_INTE_OIE (1 << 3)
1314# define SSI_INTE_UIE (1 << 2)
1315# define SSI_INTE_DIE (1 << 1)
1316#define SSI0_CONFIG 0xB1600020
1317# define SSI_CONFIG_AO (1 << 24)
1318# define SSI_CONFIG_DO (1 << 23)
1319# define SSI_CONFIG_ALEN_BIT 20
1320# define SSI_CONFIG_ALEN_MASK (0x7 << 20)
1321# define SSI_CONFIG_DLEN_BIT 16
1322# define SSI_CONFIG_DLEN_MASK (0x7 << 16)
1323# define SSI_CONFIG_DD (1 << 11)
1324# define SSI_CONFIG_AD (1 << 10)
1325# define SSI_CONFIG_BM_BIT 8
1326# define SSI_CONFIG_BM_MASK (0x3 << 8)
1327# define SSI_CONFIG_CE (1 << 7)
1328# define SSI_CONFIG_DP (1 << 6)
1329# define SSI_CONFIG_DL (1 << 5)
1330# define SSI_CONFIG_EP (1 << 4)
1331#define SSI0_ADATA 0xB1600024
1332# define SSI_AD_D (1 << 24)
1333# define SSI_AD_ADDR_BIT 16
1334# define SSI_AD_ADDR_MASK (0xff << 16)
1335# define SSI_AD_DATA_BIT 0
1336# define SSI_AD_DATA_MASK (0xfff << 0)
1337#define SSI0_CLKDIV 0xB1600028
1338#define SSI0_CONTROL 0xB1600100
1339# define SSI_CONTROL_CD (1 << 1)
1340# define SSI_CONTROL_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342/* SSI1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001343#define SSI1_STATUS 0xB1680000
1344#define SSI1_INT 0xB1680004
1345#define SSI1_INT_ENABLE 0xB1680008
1346#define SSI1_CONFIG 0xB1680020
1347#define SSI1_ADATA 0xB1680024
1348#define SSI1_CLKDIV 0xB1680028
1349#define SSI1_ENABLE 0xB1680100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351/*
1352 * Register content definitions
1353 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001354#define SSI_STATUS_BF (1 << 4)
1355#define SSI_STATUS_OF (1 << 3)
1356#define SSI_STATUS_UF (1 << 2)
1357#define SSI_STATUS_D (1 << 1)
1358#define SSI_STATUS_B (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
1360/* SSI_INT */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001361#define SSI_INT_OI (1 << 3)
1362#define SSI_INT_UI (1 << 2)
1363#define SSI_INT_DI (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
1365/* SSI_INTEN */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001366#define SSI_INTEN_OIE (1 << 3)
1367#define SSI_INTEN_UIE (1 << 2)
1368#define SSI_INTEN_DIE (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001370#define SSI_CONFIG_AO (1 << 24)
1371#define SSI_CONFIG_DO (1 << 23)
1372#define SSI_CONFIG_ALEN (7 << 20)
1373#define SSI_CONFIG_DLEN (15 << 16)
1374#define SSI_CONFIG_DD (1 << 11)
1375#define SSI_CONFIG_AD (1 << 10)
1376#define SSI_CONFIG_BM (3 << 8)
1377#define SSI_CONFIG_CE (1 << 7)
1378#define SSI_CONFIG_DP (1 << 6)
1379#define SSI_CONFIG_DL (1 << 5)
1380#define SSI_CONFIG_EP (1 << 4)
1381#define SSI_CONFIG_ALEN_N(N) ((N-1) << 20)
1382#define SSI_CONFIG_DLEN_N(N) ((N-1) << 16)
1383#define SSI_CONFIG_BM_HI (0 << 8)
1384#define SSI_CONFIG_BM_LO (1 << 8)
1385#define SSI_CONFIG_BM_CY (2 << 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001387#define SSI_ADATA_D (1 << 24)
1388#define SSI_ADATA_ADDR (0xFF << 16)
1389#define SSI_ADATA_DATA 0x0FFF
1390#define SSI_ADATA_ADDR_N(N) (N << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001392#define SSI_ENABLE_CD (1 << 1)
1393#define SSI_ENABLE_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
1395/* IrDA Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001396#define IRDA_BASE 0xB0300000
1397#define IR_RING_PTR_STATUS (IRDA_BASE + 0x00)
1398#define IR_RING_BASE_ADDR_H (IRDA_BASE + 0x04)
1399#define IR_RING_BASE_ADDR_L (IRDA_BASE + 0x08)
1400#define IR_RING_SIZE (IRDA_BASE + 0x0C)
1401#define IR_RING_PROMPT (IRDA_BASE + 0x10)
1402#define IR_RING_ADDR_CMPR (IRDA_BASE + 0x14)
1403#define IR_INT_CLEAR (IRDA_BASE + 0x18)
1404#define IR_CONFIG_1 (IRDA_BASE + 0x20)
1405# define IR_RX_INVERT_LED (1 << 0)
1406# define IR_TX_INVERT_LED (1 << 1)
1407# define IR_ST (1 << 2)
1408# define IR_SF (1 << 3)
1409# define IR_SIR (1 << 4)
1410# define IR_MIR (1 << 5)
1411# define IR_FIR (1 << 6)
1412# define IR_16CRC (1 << 7)
1413# define IR_TD (1 << 8)
1414# define IR_RX_ALL (1 << 9)
1415# define IR_DMA_ENABLE (1 << 10)
1416# define IR_RX_ENABLE (1 << 11)
1417# define IR_TX_ENABLE (1 << 12)
1418# define IR_LOOPBACK (1 << 14)
1419# define IR_SIR_MODE (IR_SIR | IR_DMA_ENABLE | \
1420 IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC)
1421#define IR_SIR_FLAGS (IRDA_BASE + 0x24)
1422#define IR_ENABLE (IRDA_BASE + 0x28)
1423# define IR_RX_STATUS (1 << 9)
1424# define IR_TX_STATUS (1 << 10)
1425#define IR_READ_PHY_CONFIG (IRDA_BASE + 0x2C)
1426#define IR_WRITE_PHY_CONFIG (IRDA_BASE + 0x30)
1427#define IR_MAX_PKT_LEN (IRDA_BASE + 0x34)
1428#define IR_RX_BYTE_CNT (IRDA_BASE + 0x38)
1429#define IR_CONFIG_2 (IRDA_BASE + 0x3C)
1430# define IR_MODE_INV (1 << 0)
1431# define IR_ONE_PIN (1 << 1)
1432#define IR_INTERFACE_CONFIG (IRDA_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
1434/* GPIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001435#define SYS_PINFUNC 0xB190002C
1436# define SYS_PF_USB (1 << 15) /* 2nd USB device/host */
1437# define SYS_PF_U3 (1 << 14) /* GPIO23/U3TXD */
1438# define SYS_PF_U2 (1 << 13) /* GPIO22/U2TXD */
1439# define SYS_PF_U1 (1 << 12) /* GPIO21/U1TXD */
1440# define SYS_PF_SRC (1 << 11) /* GPIO6/SROMCKE */
1441# define SYS_PF_CK5 (1 << 10) /* GPIO3/CLK5 */
1442# define SYS_PF_CK4 (1 << 9) /* GPIO2/CLK4 */
1443# define SYS_PF_IRF (1 << 8) /* GPIO15/IRFIRSEL */
1444# define SYS_PF_UR3 (1 << 7) /* GPIO[14:9]/UART3 */
1445# define SYS_PF_I2D (1 << 6) /* GPIO8/I2SDI */
1446# define SYS_PF_I2S (1 << 5) /* I2S/GPIO[29:31] */
1447# define SYS_PF_NI2 (1 << 4) /* NI2/GPIO[24:28] */
1448# define SYS_PF_U0 (1 << 3) /* U0TXD/GPIO20 */
1449# define SYS_PF_RD (1 << 2) /* IRTXD/GPIO19 */
1450# define SYS_PF_A97 (1 << 1) /* AC97/SSL1 */
1451# define SYS_PF_S0 (1 << 0) /* SSI_0/GPIO[16:18] */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001453/* Au1100 only */
1454# define SYS_PF_PC (1 << 18) /* PCMCIA/GPIO[207:204] */
1455# define SYS_PF_LCD (1 << 17) /* extern lcd/GPIO[203:200] */
1456# define SYS_PF_CS (1 << 16) /* EXTCLK0/32KHz to gpio2 */
1457# define SYS_PF_EX0 (1 << 9) /* GPIO2/clock */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001459/* Au1550 only. Redefines lots of pins */
1460# define SYS_PF_PSC2_MASK (7 << 17)
1461# define SYS_PF_PSC2_AC97 0
1462# define SYS_PF_PSC2_SPI 0
1463# define SYS_PF_PSC2_I2S (1 << 17)
1464# define SYS_PF_PSC2_SMBUS (3 << 17)
1465# define SYS_PF_PSC2_GPIO (7 << 17)
1466# define SYS_PF_PSC3_MASK (7 << 20)
1467# define SYS_PF_PSC3_AC97 0
1468# define SYS_PF_PSC3_SPI 0
1469# define SYS_PF_PSC3_I2S (1 << 20)
1470# define SYS_PF_PSC3_SMBUS (3 << 20)
1471# define SYS_PF_PSC3_GPIO (7 << 20)
1472# define SYS_PF_PSC1_S1 (1 << 1)
1473# define SYS_PF_MUST_BE_SET ((1 << 5) | (1 << 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001475/* Au1200 only */
Pete Popove3ad1c22005-03-01 06:33:16 +00001476#ifdef CONFIG_SOC_AU1200
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001477#define SYS_PINFUNC_DMA (1 << 31)
1478#define SYS_PINFUNC_S0A (1 << 30)
1479#define SYS_PINFUNC_S1A (1 << 29)
1480#define SYS_PINFUNC_LP0 (1 << 28)
1481#define SYS_PINFUNC_LP1 (1 << 27)
1482#define SYS_PINFUNC_LD16 (1 << 26)
1483#define SYS_PINFUNC_LD8 (1 << 25)
1484#define SYS_PINFUNC_LD1 (1 << 24)
1485#define SYS_PINFUNC_LD0 (1 << 23)
1486#define SYS_PINFUNC_P1A (3 << 21)
1487#define SYS_PINFUNC_P1B (1 << 20)
1488#define SYS_PINFUNC_FS3 (1 << 19)
1489#define SYS_PINFUNC_P0A (3 << 17)
1490#define SYS_PINFUNC_CS (1 << 16)
1491#define SYS_PINFUNC_CIM (1 << 15)
1492#define SYS_PINFUNC_P1C (1 << 14)
1493#define SYS_PINFUNC_U1T (1 << 12)
1494#define SYS_PINFUNC_U1R (1 << 11)
1495#define SYS_PINFUNC_EX1 (1 << 10)
1496#define SYS_PINFUNC_EX0 (1 << 9)
1497#define SYS_PINFUNC_U0R (1 << 8)
1498#define SYS_PINFUNC_MC (1 << 7)
1499#define SYS_PINFUNC_S0B (1 << 6)
1500#define SYS_PINFUNC_S0C (1 << 5)
1501#define SYS_PINFUNC_P0B (1 << 4)
1502#define SYS_PINFUNC_U0T (1 << 3)
1503#define SYS_PINFUNC_S1B (1 << 2)
Pete Popove3ad1c22005-03-01 06:33:16 +00001504#endif
1505
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001506#define SYS_TRIOUTRD 0xB1900100
1507#define SYS_TRIOUTCLR 0xB1900100
1508#define SYS_OUTPUTRD 0xB1900108
1509#define SYS_OUTPUTSET 0xB1900108
1510#define SYS_OUTPUTCLR 0xB190010C
1511#define SYS_PINSTATERD 0xB1900110
1512#define SYS_PININPUTEN 0xB1900110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
1514/* GPIO2, Au1500, Au1550 only */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001515#define GPIO2_BASE 0xB1700000
1516#define GPIO2_DIR (GPIO2_BASE + 0)
1517#define GPIO2_OUTPUT (GPIO2_BASE + 8)
1518#define GPIO2_PINSTATE (GPIO2_BASE + 0xC)
1519#define GPIO2_INTENABLE (GPIO2_BASE + 0x10)
1520#define GPIO2_ENABLE (GPIO2_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522/* Power Management */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001523#define SYS_SCRATCH0 0xB1900018
1524#define SYS_SCRATCH1 0xB190001C
1525#define SYS_WAKEMSK 0xB1900034
1526#define SYS_ENDIAN 0xB1900038
1527#define SYS_POWERCTRL 0xB190003C
1528#define SYS_WAKESRC 0xB190005C
1529#define SYS_SLPPWR 0xB1900078
1530#define SYS_SLEEP 0xB190007C
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Manuel Lauss61f9c582008-12-21 09:26:27 +01001532#define SYS_WAKEMSK_D2 (1 << 9)
1533#define SYS_WAKEMSK_M2 (1 << 8)
1534#define SYS_WAKEMSK_GPIO(x) (1 << (x))
1535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536/* Clock Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001537#define SYS_FREQCTRL0 0xB1900020
1538# define SYS_FC_FRDIV2_BIT 22
1539# define SYS_FC_FRDIV2_MASK (0xff << SYS_FC_FRDIV2_BIT)
1540# define SYS_FC_FE2 (1 << 21)
1541# define SYS_FC_FS2 (1 << 20)
1542# define SYS_FC_FRDIV1_BIT 12
1543# define SYS_FC_FRDIV1_MASK (0xff << SYS_FC_FRDIV1_BIT)
1544# define SYS_FC_FE1 (1 << 11)
1545# define SYS_FC_FS1 (1 << 10)
1546# define SYS_FC_FRDIV0_BIT 2
1547# define SYS_FC_FRDIV0_MASK (0xff << SYS_FC_FRDIV0_BIT)
1548# define SYS_FC_FE0 (1 << 1)
1549# define SYS_FC_FS0 (1 << 0)
1550#define SYS_FREQCTRL1 0xB1900024
1551# define SYS_FC_FRDIV5_BIT 22
1552# define SYS_FC_FRDIV5_MASK (0xff << SYS_FC_FRDIV5_BIT)
1553# define SYS_FC_FE5 (1 << 21)
1554# define SYS_FC_FS5 (1 << 20)
1555# define SYS_FC_FRDIV4_BIT 12
1556# define SYS_FC_FRDIV4_MASK (0xff << SYS_FC_FRDIV4_BIT)
1557# define SYS_FC_FE4 (1 << 11)
1558# define SYS_FC_FS4 (1 << 10)
1559# define SYS_FC_FRDIV3_BIT 2
1560# define SYS_FC_FRDIV3_MASK (0xff << SYS_FC_FRDIV3_BIT)
1561# define SYS_FC_FE3 (1 << 1)
1562# define SYS_FC_FS3 (1 << 0)
1563#define SYS_CLKSRC 0xB1900028
1564# define SYS_CS_ME1_BIT 27
1565# define SYS_CS_ME1_MASK (0x7 << SYS_CS_ME1_BIT)
1566# define SYS_CS_DE1 (1 << 26)
1567# define SYS_CS_CE1 (1 << 25)
1568# define SYS_CS_ME0_BIT 22
1569# define SYS_CS_ME0_MASK (0x7 << SYS_CS_ME0_BIT)
1570# define SYS_CS_DE0 (1 << 21)
1571# define SYS_CS_CE0 (1 << 20)
1572# define SYS_CS_MI2_BIT 17
1573# define SYS_CS_MI2_MASK (0x7 << SYS_CS_MI2_BIT)
1574# define SYS_CS_DI2 (1 << 16)
1575# define SYS_CS_CI2 (1 << 15)
Pete Popov3b495f22005-04-04 01:06:19 +00001576#ifdef CONFIG_SOC_AU1100
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001577# define SYS_CS_ML_BIT 7
1578# define SYS_CS_ML_MASK (0x7 << SYS_CS_ML_BIT)
1579# define SYS_CS_DL (1 << 6)
1580# define SYS_CS_CL (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001581#else
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001582# define SYS_CS_MUH_BIT 12
1583# define SYS_CS_MUH_MASK (0x7 << SYS_CS_MUH_BIT)
1584# define SYS_CS_DUH (1 << 11)
1585# define SYS_CS_CUH (1 << 10)
1586# define SYS_CS_MUD_BIT 7
1587# define SYS_CS_MUD_MASK (0x7 << SYS_CS_MUD_BIT)
1588# define SYS_CS_DUD (1 << 6)
1589# define SYS_CS_CUD (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001590#endif
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001591# define SYS_CS_MIR_BIT 2
1592# define SYS_CS_MIR_MASK (0x7 << SYS_CS_MIR_BIT)
1593# define SYS_CS_DIR (1 << 1)
1594# define SYS_CS_CIR (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001596# define SYS_CS_MUX_AUX 0x1
1597# define SYS_CS_MUX_FQ0 0x2
1598# define SYS_CS_MUX_FQ1 0x3
1599# define SYS_CS_MUX_FQ2 0x4
1600# define SYS_CS_MUX_FQ3 0x5
1601# define SYS_CS_MUX_FQ4 0x6
1602# define SYS_CS_MUX_FQ5 0x7
1603#define SYS_CPUPLL 0xB1900060
1604#define SYS_AUXPLL 0xB1900064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
1606/* AC97 Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001607#define AC97C_CONFIG 0xB0000000
1608# define AC97C_RECV_SLOTS_BIT 13
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001609# define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001610# define AC97C_XMIT_SLOTS_BIT 3
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001611# define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001612# define AC97C_SG (1 << 2)
1613# define AC97C_SYNC (1 << 1)
1614# define AC97C_RESET (1 << 0)
1615#define AC97C_STATUS 0xB0000004
1616# define AC97C_XU (1 << 11)
1617# define AC97C_XO (1 << 10)
1618# define AC97C_RU (1 << 9)
1619# define AC97C_RO (1 << 8)
1620# define AC97C_READY (1 << 7)
1621# define AC97C_CP (1 << 6)
1622# define AC97C_TR (1 << 5)
1623# define AC97C_TE (1 << 4)
1624# define AC97C_TF (1 << 3)
1625# define AC97C_RR (1 << 2)
1626# define AC97C_RE (1 << 1)
1627# define AC97C_RF (1 << 0)
1628#define AC97C_DATA 0xB0000008
1629#define AC97C_CMD 0xB000000C
1630# define AC97C_WD_BIT 16
1631# define AC97C_READ (1 << 7)
1632# define AC97C_INDEX_MASK 0x7f
1633#define AC97C_CNTRL 0xB0000010
1634# define AC97C_RS (1 << 1)
1635# define AC97C_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637/* Secure Digital (SD) Controller */
1638#define SD0_XMIT_FIFO 0xB0600000
1639#define SD0_RECV_FIFO 0xB0600004
1640#define SD1_XMIT_FIFO 0xB0680000
1641#define SD1_RECV_FIFO 0xB0680004
1642
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001643#if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644/* Au1500 PCI Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001645#define Au1500_CFG_BASE 0xB4005000 /* virtual, KSEG1 addr */
1646#define Au1500_PCI_CMEM (Au1500_CFG_BASE + 0)
1647#define Au1500_PCI_CFG (Au1500_CFG_BASE + 4)
1648# define PCI_ERROR ((1 << 22) | (1 << 23) | (1 << 24) | \
1649 (1 << 25) | (1 << 26) | (1 << 27))
1650#define Au1500_PCI_B2BMASK_CCH (Au1500_CFG_BASE + 8)
1651#define Au1500_PCI_B2B0_VID (Au1500_CFG_BASE + 0xC)
1652#define Au1500_PCI_B2B1_ID (Au1500_CFG_BASE + 0x10)
1653#define Au1500_PCI_MWMASK_DEV (Au1500_CFG_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654#define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001655#define Au1500_PCI_ERR_ADDR (Au1500_CFG_BASE + 0x1C)
1656#define Au1500_PCI_SPEC_INTACK (Au1500_CFG_BASE + 0x20)
1657#define Au1500_PCI_ID (Au1500_CFG_BASE + 0x100)
1658#define Au1500_PCI_STATCMD (Au1500_CFG_BASE + 0x104)
1659#define Au1500_PCI_CLASSREV (Au1500_CFG_BASE + 0x108)
1660#define Au1500_PCI_HDRTYPE (Au1500_CFG_BASE + 0x10C)
1661#define Au1500_PCI_MBAR (Au1500_CFG_BASE + 0x110)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001663#define Au1500_PCI_HDR 0xB4005100 /* virtual, KSEG1 addr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001665/*
1666 * All of our structures, like PCI resource, have 32-bit members.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 * Drivers are expected to do an ioremap on the PCI MEM resource, but it's
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001668 * hard to store 0x4 0000 0000 in a 32-bit type. We require a small patch
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001670 * (u32)Au1500_PCI_MEM_END and change those to the full 36-bit PCI MEM
1671 * addresses. For PCI I/O, it's simpler because we get to do the ioremap
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 * ourselves and then adjust the device's resources.
1673 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001674#define Au1500_EXT_CFG 0x600000000ULL
1675#define Au1500_EXT_CFG_TYPE1 0x680000000ULL
1676#define Au1500_PCI_IO_START 0x500000000ULL
1677#define Au1500_PCI_IO_END 0x5000FFFFFULL
1678#define Au1500_PCI_MEM_START 0x440000000ULL
1679#define Au1500_PCI_MEM_END 0x44FFFFFFFULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680
Sergei Shtylyovdd99d962007-12-10 20:28:51 +03001681#define PCI_IO_START 0x00001000
1682#define PCI_IO_END 0x000FFFFF
1683#define PCI_MEM_START 0x40000000
1684#define PCI_MEM_END 0x4FFFFFFF
1685
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001686#define PCI_FIRST_DEVFN (0 << 3)
1687#define PCI_LAST_DEVFN (19 << 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001689#define IOPORT_RESOURCE_START 0x00001000 /* skip legacy probing */
1690#define IOPORT_RESOURCE_END 0xffffffff
1691#define IOMEM_RESOURCE_START 0x10000000
pascal@pabr.org60ec6572010-01-03 13:39:12 +01001692#define IOMEM_RESOURCE_END 0xfffffffffULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Pete Popove3ad1c22005-03-01 06:33:16 +00001694#else /* Au1000 and Au1100 and Au1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001696/* Don't allow any legacy ports probing */
1697#define IOPORT_RESOURCE_START 0x10000000
1698#define IOPORT_RESOURCE_END 0xffffffff
1699#define IOMEM_RESOURCE_START 0x10000000
pascal@pabr.org60ec6572010-01-03 13:39:12 +01001700#define IOMEM_RESOURCE_END 0xfffffffffULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001702#define PCI_IO_START 0
1703#define PCI_IO_END 0
1704#define PCI_MEM_START 0
1705#define PCI_MEM_END 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706#define PCI_FIRST_DEVFN 0
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001707#define PCI_LAST_DEVFN 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
1709#endif
1710
Pete Popove3ad1c22005-03-01 06:33:16 +00001711#endif