blob: 2dc87d3b0428294a4eace38b514c05d1eb06b8eb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * BRIEF MODULE DESCRIPTION
4 * Include file for Alchemy Semiconductor's Au1k CPU.
5 *
Sergei Shtylyov01675092008-03-24 23:15:50 +03006 * Copyright 2000-2001, 2006-2008 MontaVista Software Inc.
7 * Author: MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
15 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
16 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
17 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
20 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
21 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24 *
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, write to the Free Software Foundation, Inc.,
27 * 675 Mass Ave, Cambridge, MA 02139, USA.
28 */
29
30 /*
31 * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp
32 */
33
34#ifndef _AU1000_H_
35#define _AU1000_H_
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#ifndef _LANGUAGE_ASSEMBLY
39
40#include <linux/delay.h>
Ralf Baechle786d7cd2006-11-07 09:58:30 +000041#include <linux/types.h>
Ralf Baechle9d360ab2007-10-17 15:38:30 +010042
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040043#include <linux/io.h>
44#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* cpu pipeline flush */
47void static inline au_sync(void)
48{
49 __asm__ volatile ("sync");
50}
51
52void static inline au_sync_udelay(int us)
53{
54 __asm__ volatile ("sync");
55 udelay(us);
56}
57
58void static inline au_sync_delay(int ms)
59{
60 __asm__ volatile ("sync");
61 mdelay(ms);
62}
63
Pete Popov7de8d2322005-04-21 05:31:59 +000064void static inline au_writeb(u8 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070065{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040066 *(volatile u8 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067}
68
Pete Popov7de8d2322005-04-21 05:31:59 +000069void static inline au_writew(u16 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040071 *(volatile u16 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072}
73
Pete Popov7de8d2322005-04-21 05:31:59 +000074void static inline au_writel(u32 val, unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040076 *(volatile u32 *)reg = val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Pete Popov7de8d2322005-04-21 05:31:59 +000079static inline u8 au_readb(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040081 return *(volatile u8 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082}
83
Pete Popov7de8d2322005-04-21 05:31:59 +000084static inline u16 au_readw(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040086 return *(volatile u16 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087}
88
Pete Popov7de8d2322005-04-21 05:31:59 +000089static inline u32 au_readl(unsigned long reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Sergei Shtylyovff6814d2008-04-30 23:18:35 +040091 return *(volatile u32 *)reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092}
93
Manuel Lauss074cf652008-12-21 09:26:21 +010094/* Early Au1000 have a write-only SYS_CPUPLL register. */
95static inline int au1xxx_cpu_has_pll_wo(void)
96{
97 switch (read_c0_prid()) {
98 case 0x00030100: /* Au1000 DA */
99 case 0x00030201: /* Au1000 HA */
100 case 0x00030202: /* Au1000 HB */
101 return 1;
102 }
103 return 0;
104}
105
106/* does CPU need CONFIG[OD] set to fix tons of errata? */
107static inline int au1xxx_cpu_needs_config_od(void)
108{
109 /*
110 * c0_config.od (bit 19) was write only (and read as 0) on the
111 * early revisions of Alchemy SOCs. It disables the bus trans-
112 * action overlapping and needs to be set to fix various errata.
113 */
114 switch (read_c0_prid()) {
115 case 0x00030100: /* Au1000 DA */
116 case 0x00030201: /* Au1000 HA */
117 case 0x00030202: /* Au1000 HB */
118 case 0x01030200: /* Au1500 AB */
119 /*
120 * Au1100/Au1200 errata actually keep silence about this bit,
121 * so we set it just in case for those revisions that require
122 * it to be set according to the (now gone) cpu_table.
123 */
124 case 0x02030200: /* Au1100 AB */
125 case 0x02030201: /* Au1100 BA */
126 case 0x02030202: /* Au1100 BC */
127 case 0x04030201: /* Au1200 AC */
128 return 1;
129 }
130 return 0;
131}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Manuel Lauss93e9cd82009-10-07 20:15:14 +0200133#define ALCHEMY_CPU_UNKNOWN -1
134#define ALCHEMY_CPU_AU1000 0
135#define ALCHEMY_CPU_AU1500 1
136#define ALCHEMY_CPU_AU1100 2
137#define ALCHEMY_CPU_AU1550 3
138#define ALCHEMY_CPU_AU1200 4
139
140static inline int alchemy_get_cputype(void)
141{
142 switch (read_c0_prid() & 0xffff0000) {
143 case 0x00030000:
144 return ALCHEMY_CPU_AU1000;
145 break;
146 case 0x01030000:
147 return ALCHEMY_CPU_AU1500;
148 break;
149 case 0x02030000:
150 return ALCHEMY_CPU_AU1100;
151 break;
152 case 0x03030000:
153 return ALCHEMY_CPU_AU1550;
154 break;
155 case 0x04030000:
156 case 0x05030000:
157 return ALCHEMY_CPU_AU1200;
158 break;
159 }
160
161 return ALCHEMY_CPU_UNKNOWN;
162}
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164/* arch/mips/au1000/common/clocks.c */
165extern void set_au1x00_speed(unsigned int new_freq);
166extern unsigned int get_au1x00_speed(void);
167extern void set_au1x00_uart_baud_base(unsigned long new_baud_base);
168extern unsigned long get_au1x00_uart_baud_base(void);
Manuel Lauss2699cdf2008-12-21 09:26:24 +0100169extern unsigned long au1xxx_calc_clock(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Manuel Lauss564365b2008-12-21 09:26:25 +0100171/* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */
172void au1xxx_save_and_sleep(void);
173void au_sleep(void);
174void save_au1xxx_intctl(void);
175void restore_au1xxx_intctl(void);
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#endif /* !defined (_LANGUAGE_ASSEMBLY) */
178
Pete Popove3ad1c22005-03-01 06:33:16 +0000179/*
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400180 * SDRAM register offsets
Pete Popove3ad1c22005-03-01 06:33:16 +0000181 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400182#if defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1500) || \
183 defined(CONFIG_SOC_AU1100)
184#define MEM_SDMODE0 0x0000
185#define MEM_SDMODE1 0x0004
186#define MEM_SDMODE2 0x0008
187#define MEM_SDADDR0 0x000C
188#define MEM_SDADDR1 0x0010
189#define MEM_SDADDR2 0x0014
190#define MEM_SDREFCFG 0x0018
191#define MEM_SDPRECMD 0x001C
192#define MEM_SDAUTOREF 0x0020
193#define MEM_SDWRMD0 0x0024
194#define MEM_SDWRMD1 0x0028
195#define MEM_SDWRMD2 0x002C
196#define MEM_SDSLEEP 0x0030
197#define MEM_SDSMCKE 0x0034
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Pete Popove3ad1c22005-03-01 06:33:16 +0000199/*
200 * MEM_SDMODE register content definitions
201 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400202#define MEM_SDMODE_F (1 << 22)
203#define MEM_SDMODE_SR (1 << 21)
204#define MEM_SDMODE_BS (1 << 20)
205#define MEM_SDMODE_RS (3 << 18)
206#define MEM_SDMODE_CS (7 << 15)
207#define MEM_SDMODE_TRAS (15 << 11)
208#define MEM_SDMODE_TMRD (3 << 9)
209#define MEM_SDMODE_TWR (3 << 7)
210#define MEM_SDMODE_TRP (3 << 5)
211#define MEM_SDMODE_TRCD (3 << 3)
212#define MEM_SDMODE_TCL (7 << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000213
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400214#define MEM_SDMODE_BS_2Bank (0 << 20)
215#define MEM_SDMODE_BS_4Bank (1 << 20)
216#define MEM_SDMODE_RS_11Row (0 << 18)
217#define MEM_SDMODE_RS_12Row (1 << 18)
218#define MEM_SDMODE_RS_13Row (2 << 18)
219#define MEM_SDMODE_RS_N(N) ((N) << 18)
220#define MEM_SDMODE_CS_7Col (0 << 15)
221#define MEM_SDMODE_CS_8Col (1 << 15)
222#define MEM_SDMODE_CS_9Col (2 << 15)
223#define MEM_SDMODE_CS_10Col (3 << 15)
224#define MEM_SDMODE_CS_11Col (4 << 15)
225#define MEM_SDMODE_CS_N(N) ((N) << 15)
226#define MEM_SDMODE_TRAS_N(N) ((N) << 11)
227#define MEM_SDMODE_TMRD_N(N) ((N) << 9)
228#define MEM_SDMODE_TWR_N(N) ((N) << 7)
229#define MEM_SDMODE_TRP_N(N) ((N) << 5)
230#define MEM_SDMODE_TRCD_N(N) ((N) << 3)
231#define MEM_SDMODE_TCL_N(N) ((N) << 0)
Pete Popove3ad1c22005-03-01 06:33:16 +0000232
233/*
234 * MEM_SDADDR register contents definitions
235 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400236#define MEM_SDADDR_E (1 << 20)
237#define MEM_SDADDR_CSBA (0x03FF << 10)
238#define MEM_SDADDR_CSMASK (0x03FF << 0)
239#define MEM_SDADDR_CSBA_N(N) ((N) & (0x03FF << 22) >> 12)
240#define MEM_SDADDR_CSMASK_N(N) ((N)&(0x03FF << 22) >> 22)
Pete Popove3ad1c22005-03-01 06:33:16 +0000241
242/*
243 * MEM_SDREFCFG register content definitions
244 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400245#define MEM_SDREFCFG_TRC (15 << 28)
246#define MEM_SDREFCFG_TRPM (3 << 26)
247#define MEM_SDREFCFG_E (1 << 25)
248#define MEM_SDREFCFG_RE (0x1ffffff << 0)
249#define MEM_SDREFCFG_TRC_N(N) ((N) << MEM_SDREFCFG_TRC)
250#define MEM_SDREFCFG_TRPM_N(N) ((N) << MEM_SDREFCFG_TRPM)
Pete Popove3ad1c22005-03-01 06:33:16 +0000251#define MEM_SDREFCFG_REF_N(N) (N)
252#endif
253
254/***********************************************************************/
255
256/*
257 * Au1550 SDRAM Register Offsets
258 */
259
260/***********************************************************************/
261
262#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400263#define MEM_SDMODE0 0x0800
264#define MEM_SDMODE1 0x0808
265#define MEM_SDMODE2 0x0810
266#define MEM_SDADDR0 0x0820
267#define MEM_SDADDR1 0x0828
268#define MEM_SDADDR2 0x0830
269#define MEM_SDCONFIGA 0x0840
270#define MEM_SDCONFIGB 0x0848
271#define MEM_SDSTAT 0x0850
272#define MEM_SDERRADDR 0x0858
273#define MEM_SDSTRIDE0 0x0860
274#define MEM_SDSTRIDE1 0x0868
275#define MEM_SDSTRIDE2 0x0870
276#define MEM_SDWRMD0 0x0880
277#define MEM_SDWRMD1 0x0888
278#define MEM_SDWRMD2 0x0890
279#define MEM_SDPRECMD 0x08C0
280#define MEM_SDAUTOREF 0x08C8
281#define MEM_SDSREF 0x08D0
Pete Popove3ad1c22005-03-01 06:33:16 +0000282#define MEM_SDSLEEP MEM_SDSREF
283
Pete Popove3ad1c22005-03-01 06:33:16 +0000284#endif
285
286/*
287 * Physical base addresses for integrated peripherals
288 */
289
290#ifdef CONFIG_SOC_AU1000
291#define MEM_PHYS_ADDR 0x14000000
292#define STATIC_MEM_PHYS_ADDR 0x14001000
293#define DMA0_PHYS_ADDR 0x14002000
294#define DMA1_PHYS_ADDR 0x14002100
295#define DMA2_PHYS_ADDR 0x14002200
296#define DMA3_PHYS_ADDR 0x14002300
297#define DMA4_PHYS_ADDR 0x14002400
298#define DMA5_PHYS_ADDR 0x14002500
299#define DMA6_PHYS_ADDR 0x14002600
300#define DMA7_PHYS_ADDR 0x14002700
301#define IC0_PHYS_ADDR 0x10400000
302#define IC1_PHYS_ADDR 0x11800000
303#define AC97_PHYS_ADDR 0x10000000
304#define USBH_PHYS_ADDR 0x10100000
305#define USBD_PHYS_ADDR 0x10200000
306#define IRDA_PHYS_ADDR 0x10300000
307#define MAC0_PHYS_ADDR 0x10500000
308#define MAC1_PHYS_ADDR 0x10510000
309#define MACEN_PHYS_ADDR 0x10520000
310#define MACDMA0_PHYS_ADDR 0x14004000
311#define MACDMA1_PHYS_ADDR 0x14004200
312#define I2S_PHYS_ADDR 0x11000000
313#define UART0_PHYS_ADDR 0x11100000
314#define UART1_PHYS_ADDR 0x11200000
315#define UART2_PHYS_ADDR 0x11300000
316#define UART3_PHYS_ADDR 0x11400000
317#define SSI0_PHYS_ADDR 0x11600000
318#define SSI1_PHYS_ADDR 0x11680000
319#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400320#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
321#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
322#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000323#endif
324
325/********************************************************************/
326
327#ifdef CONFIG_SOC_AU1500
328#define MEM_PHYS_ADDR 0x14000000
329#define STATIC_MEM_PHYS_ADDR 0x14001000
330#define DMA0_PHYS_ADDR 0x14002000
331#define DMA1_PHYS_ADDR 0x14002100
332#define DMA2_PHYS_ADDR 0x14002200
333#define DMA3_PHYS_ADDR 0x14002300
334#define DMA4_PHYS_ADDR 0x14002400
335#define DMA5_PHYS_ADDR 0x14002500
336#define DMA6_PHYS_ADDR 0x14002600
337#define DMA7_PHYS_ADDR 0x14002700
338#define IC0_PHYS_ADDR 0x10400000
339#define IC1_PHYS_ADDR 0x11800000
340#define AC97_PHYS_ADDR 0x10000000
341#define USBH_PHYS_ADDR 0x10100000
342#define USBD_PHYS_ADDR 0x10200000
343#define PCI_PHYS_ADDR 0x14005000
344#define MAC0_PHYS_ADDR 0x11500000
345#define MAC1_PHYS_ADDR 0x11510000
346#define MACEN_PHYS_ADDR 0x11520000
347#define MACDMA0_PHYS_ADDR 0x14004000
348#define MACDMA1_PHYS_ADDR 0x14004200
349#define I2S_PHYS_ADDR 0x11000000
350#define UART0_PHYS_ADDR 0x11100000
351#define UART3_PHYS_ADDR 0x11400000
352#define GPIO2_PHYS_ADDR 0x11700000
353#define SYS_PHYS_ADDR 0x11900000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400354#define PCI_MEM_PHYS_ADDR 0x400000000ULL
355#define PCI_IO_PHYS_ADDR 0x500000000ULL
356#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
357#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
358#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
359#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
360#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000361#endif
362
363/********************************************************************/
364
365#ifdef CONFIG_SOC_AU1100
366#define MEM_PHYS_ADDR 0x14000000
367#define STATIC_MEM_PHYS_ADDR 0x14001000
368#define DMA0_PHYS_ADDR 0x14002000
369#define DMA1_PHYS_ADDR 0x14002100
370#define DMA2_PHYS_ADDR 0x14002200
371#define DMA3_PHYS_ADDR 0x14002300
372#define DMA4_PHYS_ADDR 0x14002400
373#define DMA5_PHYS_ADDR 0x14002500
374#define DMA6_PHYS_ADDR 0x14002600
375#define DMA7_PHYS_ADDR 0x14002700
376#define IC0_PHYS_ADDR 0x10400000
377#define SD0_PHYS_ADDR 0x10600000
378#define SD1_PHYS_ADDR 0x10680000
379#define IC1_PHYS_ADDR 0x11800000
380#define AC97_PHYS_ADDR 0x10000000
381#define USBH_PHYS_ADDR 0x10100000
382#define USBD_PHYS_ADDR 0x10200000
383#define IRDA_PHYS_ADDR 0x10300000
384#define MAC0_PHYS_ADDR 0x10500000
385#define MACEN_PHYS_ADDR 0x10520000
386#define MACDMA0_PHYS_ADDR 0x14004000
387#define MACDMA1_PHYS_ADDR 0x14004200
388#define I2S_PHYS_ADDR 0x11000000
389#define UART0_PHYS_ADDR 0x11100000
390#define UART1_PHYS_ADDR 0x11200000
391#define UART3_PHYS_ADDR 0x11400000
392#define SSI0_PHYS_ADDR 0x11600000
393#define SSI1_PHYS_ADDR 0x11680000
394#define GPIO2_PHYS_ADDR 0x11700000
395#define SYS_PHYS_ADDR 0x11900000
396#define LCD_PHYS_ADDR 0x15000000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400397#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
398#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
399#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000400#endif
401
402/***********************************************************************/
403
404#ifdef CONFIG_SOC_AU1550
405#define MEM_PHYS_ADDR 0x14000000
406#define STATIC_MEM_PHYS_ADDR 0x14001000
407#define IC0_PHYS_ADDR 0x10400000
408#define IC1_PHYS_ADDR 0x11800000
409#define USBH_PHYS_ADDR 0x14020000
410#define USBD_PHYS_ADDR 0x10200000
411#define PCI_PHYS_ADDR 0x14005000
412#define MAC0_PHYS_ADDR 0x10500000
413#define MAC1_PHYS_ADDR 0x10510000
414#define MACEN_PHYS_ADDR 0x10520000
415#define MACDMA0_PHYS_ADDR 0x14004000
416#define MACDMA1_PHYS_ADDR 0x14004200
417#define UART0_PHYS_ADDR 0x11100000
418#define UART1_PHYS_ADDR 0x11200000
419#define UART3_PHYS_ADDR 0x11400000
420#define GPIO2_PHYS_ADDR 0x11700000
421#define SYS_PHYS_ADDR 0x11900000
422#define DDMA_PHYS_ADDR 0x14002000
423#define PE_PHYS_ADDR 0x14008000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400424#define PSC0_PHYS_ADDR 0x11A00000
425#define PSC1_PHYS_ADDR 0x11B00000
426#define PSC2_PHYS_ADDR 0x10A00000
427#define PSC3_PHYS_ADDR 0x10B00000
428#define PCI_MEM_PHYS_ADDR 0x400000000ULL
429#define PCI_IO_PHYS_ADDR 0x500000000ULL
430#define PCI_CONFIG0_PHYS_ADDR 0x600000000ULL
431#define PCI_CONFIG1_PHYS_ADDR 0x680000000ULL
432#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
433#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
434#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000435#endif
436
437/***********************************************************************/
438
439#ifdef CONFIG_SOC_AU1200
440#define MEM_PHYS_ADDR 0x14000000
441#define STATIC_MEM_PHYS_ADDR 0x14001000
442#define AES_PHYS_ADDR 0x10300000
443#define CIM_PHYS_ADDR 0x14004000
444#define IC0_PHYS_ADDR 0x10400000
445#define IC1_PHYS_ADDR 0x11800000
446#define USBM_PHYS_ADDR 0x14020000
447#define USBH_PHYS_ADDR 0x14020100
448#define UART0_PHYS_ADDR 0x11100000
449#define UART1_PHYS_ADDR 0x11200000
450#define GPIO2_PHYS_ADDR 0x11700000
451#define SYS_PHYS_ADDR 0x11900000
452#define DDMA_PHYS_ADDR 0x14002000
453#define PSC0_PHYS_ADDR 0x11A00000
454#define PSC1_PHYS_ADDR 0x11B00000
Pete Popove3ad1c22005-03-01 06:33:16 +0000455#define SD0_PHYS_ADDR 0x10600000
456#define SD1_PHYS_ADDR 0x10680000
457#define LCD_PHYS_ADDR 0x15000000
458#define SWCNT_PHYS_ADDR 0x1110010C
459#define MAEFE_PHYS_ADDR 0x14012000
460#define MAEBE_PHYS_ADDR 0x14010000
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400461#define PCMCIA_IO_PHYS_ADDR 0xF00000000ULL
462#define PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL
463#define PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL
Pete Popove3ad1c22005-03-01 06:33:16 +0000464#endif
465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466/* Static Bus Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400467#define MEM_STCFG0 0xB4001000
468#define MEM_STTIME0 0xB4001004
469#define MEM_STADDR0 0xB4001008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400471#define MEM_STCFG1 0xB4001010
472#define MEM_STTIME1 0xB4001014
473#define MEM_STADDR1 0xB4001018
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400475#define MEM_STCFG2 0xB4001020
476#define MEM_STTIME2 0xB4001024
477#define MEM_STADDR2 0xB4001028
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400479#define MEM_STCFG3 0xB4001030
480#define MEM_STTIME3 0xB4001034
481#define MEM_STADDR3 0xB4001038
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483#if defined(CONFIG_SOC_AU1550) || defined(CONFIG_SOC_AU1200)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400484#define MEM_STNDCTL 0xB4001100
485#define MEM_STSTAT 0xB4001104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400487#define MEM_STNAND_CMD 0x0
488#define MEM_STNAND_ADDR 0x4
489#define MEM_STNAND_DATA 0x20
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490#endif
491
492/* Interrupt Controller 0 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400493#define IC0_CFG0RD 0xB0400040
494#define IC0_CFG0SET 0xB0400040
495#define IC0_CFG0CLR 0xB0400044
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400497#define IC0_CFG1RD 0xB0400048
498#define IC0_CFG1SET 0xB0400048
499#define IC0_CFG1CLR 0xB040004C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400501#define IC0_CFG2RD 0xB0400050
502#define IC0_CFG2SET 0xB0400050
503#define IC0_CFG2CLR 0xB0400054
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400505#define IC0_REQ0INT 0xB0400054
506#define IC0_SRCRD 0xB0400058
507#define IC0_SRCSET 0xB0400058
508#define IC0_SRCCLR 0xB040005C
509#define IC0_REQ1INT 0xB040005C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400511#define IC0_ASSIGNRD 0xB0400060
512#define IC0_ASSIGNSET 0xB0400060
513#define IC0_ASSIGNCLR 0xB0400064
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400515#define IC0_WAKERD 0xB0400068
516#define IC0_WAKESET 0xB0400068
517#define IC0_WAKECLR 0xB040006C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400519#define IC0_MASKRD 0xB0400070
520#define IC0_MASKSET 0xB0400070
521#define IC0_MASKCLR 0xB0400074
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400523#define IC0_RISINGRD 0xB0400078
524#define IC0_RISINGCLR 0xB0400078
525#define IC0_FALLINGRD 0xB040007C
526#define IC0_FALLINGCLR 0xB040007C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400528#define IC0_TESTBIT 0xB0400080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530/* Interrupt Controller 1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400531#define IC1_CFG0RD 0xB1800040
532#define IC1_CFG0SET 0xB1800040
533#define IC1_CFG0CLR 0xB1800044
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400535#define IC1_CFG1RD 0xB1800048
536#define IC1_CFG1SET 0xB1800048
537#define IC1_CFG1CLR 0xB180004C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400539#define IC1_CFG2RD 0xB1800050
540#define IC1_CFG2SET 0xB1800050
541#define IC1_CFG2CLR 0xB1800054
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400543#define IC1_REQ0INT 0xB1800054
544#define IC1_SRCRD 0xB1800058
545#define IC1_SRCSET 0xB1800058
546#define IC1_SRCCLR 0xB180005C
547#define IC1_REQ1INT 0xB180005C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400549#define IC1_ASSIGNRD 0xB1800060
550#define IC1_ASSIGNSET 0xB1800060
551#define IC1_ASSIGNCLR 0xB1800064
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400553#define IC1_WAKERD 0xB1800068
554#define IC1_WAKESET 0xB1800068
555#define IC1_WAKECLR 0xB180006C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400557#define IC1_MASKRD 0xB1800070
558#define IC1_MASKSET 0xB1800070
559#define IC1_MASKCLR 0xB1800074
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400561#define IC1_RISINGRD 0xB1800078
562#define IC1_RISINGCLR 0xB1800078
563#define IC1_FALLINGRD 0xB180007C
564#define IC1_FALLINGCLR 0xB180007C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400566#define IC1_TESTBIT 0xB1800080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568/* Interrupt Numbers */
569/* Au1000 */
570#ifdef CONFIG_SOC_AU1000
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100571enum soc_au1000_ints {
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300572 AU1000_FIRST_INT = MIPS_CPU_IRQ_BASE + 8,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100573 AU1000_UART0_INT = AU1000_FIRST_INT,
574 AU1000_UART1_INT, /* au1000 */
575 AU1000_UART2_INT, /* au1000 */
576 AU1000_UART3_INT,
577 AU1000_SSI0_INT, /* au1000 */
578 AU1000_SSI1_INT, /* au1000 */
579 AU1000_DMA_INT_BASE,
580
581 AU1000_TOY_INT = AU1000_FIRST_INT + 14,
582 AU1000_TOY_MATCH0_INT,
583 AU1000_TOY_MATCH1_INT,
584 AU1000_TOY_MATCH2_INT,
585 AU1000_RTC_INT,
586 AU1000_RTC_MATCH0_INT,
587 AU1000_RTC_MATCH1_INT,
588 AU1000_RTC_MATCH2_INT,
589 AU1000_IRDA_TX_INT, /* au1000 */
590 AU1000_IRDA_RX_INT, /* au1000 */
591 AU1000_USB_DEV_REQ_INT,
592 AU1000_USB_DEV_SUS_INT,
593 AU1000_USB_HOST_INT,
594 AU1000_ACSYNC_INT,
595 AU1000_MAC0_DMA_INT,
596 AU1000_MAC1_DMA_INT,
597 AU1000_I2S_UO_INT, /* au1000 */
598 AU1000_AC97C_INT,
599 AU1000_GPIO_0,
600 AU1000_GPIO_1,
601 AU1000_GPIO_2,
602 AU1000_GPIO_3,
603 AU1000_GPIO_4,
604 AU1000_GPIO_5,
605 AU1000_GPIO_6,
606 AU1000_GPIO_7,
607 AU1000_GPIO_8,
608 AU1000_GPIO_9,
609 AU1000_GPIO_10,
610 AU1000_GPIO_11,
611 AU1000_GPIO_12,
612 AU1000_GPIO_13,
613 AU1000_GPIO_14,
614 AU1000_GPIO_15,
615 AU1000_GPIO_16,
616 AU1000_GPIO_17,
617 AU1000_GPIO_18,
618 AU1000_GPIO_19,
619 AU1000_GPIO_20,
620 AU1000_GPIO_21,
621 AU1000_GPIO_22,
622 AU1000_GPIO_23,
623 AU1000_GPIO_24,
624 AU1000_GPIO_25,
625 AU1000_GPIO_26,
626 AU1000_GPIO_27,
627 AU1000_GPIO_28,
628 AU1000_GPIO_29,
629 AU1000_GPIO_30,
630 AU1000_GPIO_31,
631};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400633#define UART0_ADDR 0xB1100000
634#define UART1_ADDR 0xB1200000
635#define UART2_ADDR 0xB1300000
636#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400638#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
639#define USB_HOST_CONFIG 0xB017FFFC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400641#define AU1000_ETH0_BASE 0xB0500000
642#define AU1000_ETH1_BASE 0xB0510000
643#define AU1000_MAC0_ENABLE 0xB0520000
644#define AU1000_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000646#endif /* CONFIG_SOC_AU1000 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
648/* Au1500 */
649#ifdef CONFIG_SOC_AU1500
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100650enum soc_au1500_ints {
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300651 AU1500_FIRST_INT = MIPS_CPU_IRQ_BASE + 8,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100652 AU1500_UART0_INT = AU1500_FIRST_INT,
653 AU1000_PCI_INTA, /* au1500 */
654 AU1000_PCI_INTB, /* au1500 */
655 AU1500_UART3_INT,
656 AU1000_PCI_INTC, /* au1500 */
657 AU1000_PCI_INTD, /* au1500 */
658 AU1000_DMA_INT_BASE,
659
660 AU1000_TOY_INT = AU1500_FIRST_INT + 14,
661 AU1000_TOY_MATCH0_INT,
662 AU1000_TOY_MATCH1_INT,
663 AU1000_TOY_MATCH2_INT,
664 AU1000_RTC_INT,
665 AU1000_RTC_MATCH0_INT,
666 AU1000_RTC_MATCH1_INT,
667 AU1000_RTC_MATCH2_INT,
668 AU1500_PCI_ERR_INT,
bruno randolf6b7d0b22008-06-06 16:42:03 +0200669 AU1500_RESERVED_INT,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100670 AU1000_USB_DEV_REQ_INT,
671 AU1000_USB_DEV_SUS_INT,
672 AU1000_USB_HOST_INT,
673 AU1000_ACSYNC_INT,
674 AU1500_MAC0_DMA_INT,
675 AU1500_MAC1_DMA_INT,
676 AU1000_AC97C_INT = AU1500_FIRST_INT + 31,
677 AU1000_GPIO_0,
678 AU1000_GPIO_1,
679 AU1000_GPIO_2,
680 AU1000_GPIO_3,
681 AU1000_GPIO_4,
682 AU1000_GPIO_5,
683 AU1000_GPIO_6,
684 AU1000_GPIO_7,
685 AU1000_GPIO_8,
686 AU1000_GPIO_9,
687 AU1000_GPIO_10,
688 AU1000_GPIO_11,
689 AU1000_GPIO_12,
690 AU1000_GPIO_13,
691 AU1000_GPIO_14,
692 AU1000_GPIO_15,
693 AU1500_GPIO_200,
694 AU1500_GPIO_201,
695 AU1500_GPIO_202,
696 AU1500_GPIO_203,
697 AU1500_GPIO_20,
698 AU1500_GPIO_204,
699 AU1500_GPIO_205,
700 AU1500_GPIO_23,
701 AU1500_GPIO_24,
702 AU1500_GPIO_25,
703 AU1500_GPIO_26,
704 AU1500_GPIO_27,
705 AU1500_GPIO_28,
706 AU1500_GPIO_206,
707 AU1500_GPIO_207,
708 AU1500_GPIO_208_215,
709};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Pete Popov2d32ffa2005-03-01 07:54:50 +0000711/* shortcuts */
712#define INTA AU1000_PCI_INTA
713#define INTB AU1000_PCI_INTB
714#define INTC AU1000_PCI_INTC
715#define INTD AU1000_PCI_INTD
716
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400717#define UART0_ADDR 0xB1100000
718#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400720#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
721#define USB_HOST_CONFIG 0xB017fffc
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400723#define AU1500_ETH0_BASE 0xB1500000
724#define AU1500_ETH1_BASE 0xB1510000
725#define AU1500_MAC0_ENABLE 0xB1520000
726#define AU1500_MAC1_ENABLE 0xB1520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000728#endif /* CONFIG_SOC_AU1500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
730/* Au1100 */
731#ifdef CONFIG_SOC_AU1100
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100732enum soc_au1100_ints {
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300733 AU1100_FIRST_INT = MIPS_CPU_IRQ_BASE + 8,
Manuel Laussb7863ee2009-03-31 18:51:27 +0200734 AU1100_UART0_INT = AU1100_FIRST_INT,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100735 AU1100_UART1_INT,
736 AU1100_SD_INT,
737 AU1100_UART3_INT,
738 AU1000_SSI0_INT,
739 AU1000_SSI1_INT,
740 AU1000_DMA_INT_BASE,
741
742 AU1000_TOY_INT = AU1100_FIRST_INT + 14,
743 AU1000_TOY_MATCH0_INT,
744 AU1000_TOY_MATCH1_INT,
745 AU1000_TOY_MATCH2_INT,
746 AU1000_RTC_INT,
747 AU1000_RTC_MATCH0_INT,
748 AU1000_RTC_MATCH1_INT,
749 AU1000_RTC_MATCH2_INT,
750 AU1000_IRDA_TX_INT,
751 AU1000_IRDA_RX_INT,
752 AU1000_USB_DEV_REQ_INT,
753 AU1000_USB_DEV_SUS_INT,
754 AU1000_USB_HOST_INT,
755 AU1000_ACSYNC_INT,
756 AU1100_MAC0_DMA_INT,
757 AU1100_GPIO_208_215,
758 AU1100_LCD_INT,
759 AU1000_AC97C_INT,
760 AU1000_GPIO_0,
761 AU1000_GPIO_1,
762 AU1000_GPIO_2,
763 AU1000_GPIO_3,
764 AU1000_GPIO_4,
765 AU1000_GPIO_5,
766 AU1000_GPIO_6,
767 AU1000_GPIO_7,
768 AU1000_GPIO_8,
769 AU1000_GPIO_9,
770 AU1000_GPIO_10,
771 AU1000_GPIO_11,
772 AU1000_GPIO_12,
773 AU1000_GPIO_13,
774 AU1000_GPIO_14,
775 AU1000_GPIO_15,
776 AU1000_GPIO_16,
777 AU1000_GPIO_17,
778 AU1000_GPIO_18,
779 AU1000_GPIO_19,
780 AU1000_GPIO_20,
781 AU1000_GPIO_21,
782 AU1000_GPIO_22,
783 AU1000_GPIO_23,
784 AU1000_GPIO_24,
785 AU1000_GPIO_25,
786 AU1000_GPIO_26,
787 AU1000_GPIO_27,
788 AU1000_GPIO_28,
789 AU1000_GPIO_29,
790 AU1000_GPIO_30,
791 AU1000_GPIO_31,
792};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400794#define UART0_ADDR 0xB1100000
795#define UART1_ADDR 0xB1200000
796#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400798#define USB_OHCI_BASE 0x10100000 /* phys addr for ioremap */
799#define USB_HOST_CONFIG 0xB017FFFC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400801#define AU1100_ETH0_BASE 0xB0500000
802#define AU1100_MAC0_ENABLE 0xB0520000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803#define NUM_ETH_INTERFACES 1
Pete Popove3ad1c22005-03-01 06:33:16 +0000804#endif /* CONFIG_SOC_AU1100 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
806#ifdef CONFIG_SOC_AU1550
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100807enum soc_au1550_ints {
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300808 AU1550_FIRST_INT = MIPS_CPU_IRQ_BASE + 8,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100809 AU1550_UART0_INT = AU1550_FIRST_INT,
810 AU1550_PCI_INTA,
811 AU1550_PCI_INTB,
812 AU1550_DDMA_INT,
813 AU1550_CRYPTO_INT,
814 AU1550_PCI_INTC,
815 AU1550_PCI_INTD,
816 AU1550_PCI_RST_INT,
817 AU1550_UART1_INT,
818 AU1550_UART3_INT,
819 AU1550_PSC0_INT,
820 AU1550_PSC1_INT,
821 AU1550_PSC2_INT,
822 AU1550_PSC3_INT,
823 AU1000_TOY_INT,
824 AU1000_TOY_MATCH0_INT,
825 AU1000_TOY_MATCH1_INT,
826 AU1000_TOY_MATCH2_INT,
827 AU1000_RTC_INT,
828 AU1000_RTC_MATCH0_INT,
829 AU1000_RTC_MATCH1_INT,
830 AU1000_RTC_MATCH2_INT,
831
832 AU1550_NAND_INT = AU1550_FIRST_INT + 23,
833 AU1550_USB_DEV_REQ_INT,
834 AU1000_USB_DEV_REQ_INT = AU1550_USB_DEV_REQ_INT,
835 AU1550_USB_DEV_SUS_INT,
836 AU1000_USB_DEV_SUS_INT = AU1550_USB_DEV_SUS_INT,
837 AU1550_USB_HOST_INT,
838 AU1000_USB_HOST_INT = AU1550_USB_HOST_INT,
839 AU1550_MAC0_DMA_INT,
840 AU1550_MAC1_DMA_INT,
841 AU1000_GPIO_0 = AU1550_FIRST_INT + 32,
842 AU1000_GPIO_1,
843 AU1000_GPIO_2,
844 AU1000_GPIO_3,
845 AU1000_GPIO_4,
846 AU1000_GPIO_5,
847 AU1000_GPIO_6,
848 AU1000_GPIO_7,
849 AU1000_GPIO_8,
850 AU1000_GPIO_9,
851 AU1000_GPIO_10,
852 AU1000_GPIO_11,
853 AU1000_GPIO_12,
854 AU1000_GPIO_13,
855 AU1000_GPIO_14,
856 AU1000_GPIO_15,
857 AU1550_GPIO_200,
858 AU1500_GPIO_201_205, /* Logical or of GPIO201:205 */
859 AU1500_GPIO_16,
860 AU1500_GPIO_17,
861 AU1500_GPIO_20,
862 AU1500_GPIO_21,
863 AU1500_GPIO_22,
864 AU1500_GPIO_23,
865 AU1500_GPIO_24,
866 AU1500_GPIO_25,
867 AU1500_GPIO_26,
868 AU1500_GPIO_27,
869 AU1500_GPIO_28,
870 AU1500_GPIO_206,
871 AU1500_GPIO_207,
872 AU1500_GPIO_208_218, /* Logical or of GPIO208:218 */
873};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Pete Popov2d32ffa2005-03-01 07:54:50 +0000875/* shortcuts */
876#define INTA AU1550_PCI_INTA
877#define INTB AU1550_PCI_INTB
878#define INTC AU1550_PCI_INTC
879#define INTD AU1550_PCI_INTD
880
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400881#define UART0_ADDR 0xB1100000
882#define UART1_ADDR 0xB1200000
883#define UART3_ADDR 0xB1400000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400885#define USB_OHCI_BASE 0x14020000 /* phys addr for ioremap */
886#define USB_OHCI_LEN 0x00060000
887#define USB_HOST_CONFIG 0xB4027ffc
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400889#define AU1550_ETH0_BASE 0xB0500000
890#define AU1550_ETH1_BASE 0xB0510000
891#define AU1550_MAC0_ENABLE 0xB0520000
892#define AU1550_MAC1_ENABLE 0xB0520004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893#define NUM_ETH_INTERFACES 2
Pete Popove3ad1c22005-03-01 06:33:16 +0000894#endif /* CONFIG_SOC_AU1550 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
896#ifdef CONFIG_SOC_AU1200
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100897enum soc_au1200_ints {
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300898 AU1200_FIRST_INT = MIPS_CPU_IRQ_BASE + 8,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100899 AU1200_UART0_INT = AU1200_FIRST_INT,
900 AU1200_SWT_INT,
901 AU1200_SD_INT,
902 AU1200_DDMA_INT,
903 AU1200_MAE_BE_INT,
904 AU1200_GPIO_200,
905 AU1200_GPIO_201,
906 AU1200_GPIO_202,
907 AU1200_UART1_INT,
908 AU1200_MAE_FE_INT,
909 AU1200_PSC0_INT,
910 AU1200_PSC1_INT,
911 AU1200_AES_INT,
912 AU1200_CAMERA_INT,
913 AU1000_TOY_INT,
914 AU1000_TOY_MATCH0_INT,
915 AU1000_TOY_MATCH1_INT,
916 AU1000_TOY_MATCH2_INT,
917 AU1000_RTC_INT,
918 AU1000_RTC_MATCH0_INT,
919 AU1000_RTC_MATCH1_INT,
920 AU1000_RTC_MATCH2_INT,
Manuel Laussd16797b2009-03-31 18:51:28 +0200921 AU1200_GPIO_203,
922 AU1200_NAND_INT,
Ralf Baechle9d360ab2007-10-17 15:38:30 +0100923 AU1200_GPIO_204,
924 AU1200_GPIO_205,
925 AU1200_GPIO_206,
926 AU1200_GPIO_207,
927 AU1200_GPIO_208_215, /* Logical OR of 208:215 */
928 AU1200_USB_INT,
929 AU1000_USB_HOST_INT = AU1200_USB_INT,
930 AU1200_LCD_INT,
931 AU1200_MAE_BOTH_INT,
932 AU1000_GPIO_0,
933 AU1000_GPIO_1,
934 AU1000_GPIO_2,
935 AU1000_GPIO_3,
936 AU1000_GPIO_4,
937 AU1000_GPIO_5,
938 AU1000_GPIO_6,
939 AU1000_GPIO_7,
940 AU1000_GPIO_8,
941 AU1000_GPIO_9,
942 AU1000_GPIO_10,
943 AU1000_GPIO_11,
944 AU1000_GPIO_12,
945 AU1000_GPIO_13,
946 AU1000_GPIO_14,
947 AU1000_GPIO_15,
948 AU1000_GPIO_16,
949 AU1000_GPIO_17,
950 AU1000_GPIO_18,
951 AU1000_GPIO_19,
952 AU1000_GPIO_20,
953 AU1000_GPIO_21,
954 AU1000_GPIO_22,
955 AU1000_GPIO_23,
956 AU1000_GPIO_24,
957 AU1000_GPIO_25,
958 AU1000_GPIO_26,
959 AU1000_GPIO_27,
960 AU1000_GPIO_28,
961 AU1000_GPIO_29,
962 AU1000_GPIO_30,
963 AU1000_GPIO_31,
964};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400966#define UART0_ADDR 0xB1100000
967#define UART1_ADDR 0xB1200000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Sergei Shtylyovff6814d2008-04-30 23:18:35 +0400969#define USB_UOC_BASE 0x14020020
970#define USB_UOC_LEN 0x20
971#define USB_OHCI_BASE 0x14020100
972#define USB_OHCI_LEN 0x100
973#define USB_EHCI_BASE 0x14020200
974#define USB_EHCI_LEN 0x100
975#define USB_UDC_BASE 0x14022000
976#define USB_UDC_LEN 0x2000
977#define USB_MSR_BASE 0xB4020000
978#define USB_MSR_MCFG 4
979#define USBMSRMCFG_OMEMEN 0
980#define USBMSRMCFG_OBMEN 1
981#define USBMSRMCFG_EMEMEN 2
982#define USBMSRMCFG_EBMEN 3
983#define USBMSRMCFG_DMEMEN 4
984#define USBMSRMCFG_DBMEN 5
985#define USBMSRMCFG_GMEMEN 6
986#define USBMSRMCFG_OHCCLKEN 16
987#define USBMSRMCFG_EHCCLKEN 17
988#define USBMSRMCFG_UDCCLKEN 18
989#define USBMSRMCFG_PHYPLLEN 19
990#define USBMSRMCFG_RDCOMB 30
991#define USBMSRMCFG_PFEN 31
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Pete Popove3ad1c22005-03-01 06:33:16 +0000993#endif /* CONFIG_SOC_AU1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Sergei Shtylyov0e8120e2007-12-05 19:08:26 +0300995#define AU1000_INTC0_INT_BASE (MIPS_CPU_IRQ_BASE + 8)
996#define AU1000_INTC0_INT_LAST (AU1000_INTC0_INT_BASE + 31)
997#define AU1000_INTC1_INT_BASE (AU1000_INTC0_INT_BASE + 32)
998#define AU1000_INTC1_INT_LAST (AU1000_INTC1_INT_BASE + 31)
999
1000#define AU1000_MAX_INTR AU1000_INTC1_INT_LAST
Ralf Baechlef3e8d1d2007-10-17 10:58:43 +01001001#define INTX 0xFF /* not valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003/* Programmable Counters 0 and 1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001004#define SYS_BASE 0xB1900000
1005#define SYS_COUNTER_CNTRL (SYS_BASE + 0x14)
1006# define SYS_CNTRL_E1S (1 << 23)
1007# define SYS_CNTRL_T1S (1 << 20)
1008# define SYS_CNTRL_M21 (1 << 19)
1009# define SYS_CNTRL_M11 (1 << 18)
1010# define SYS_CNTRL_M01 (1 << 17)
1011# define SYS_CNTRL_C1S (1 << 16)
1012# define SYS_CNTRL_BP (1 << 14)
1013# define SYS_CNTRL_EN1 (1 << 13)
1014# define SYS_CNTRL_BT1 (1 << 12)
1015# define SYS_CNTRL_EN0 (1 << 11)
1016# define SYS_CNTRL_BT0 (1 << 10)
1017# define SYS_CNTRL_E0 (1 << 8)
1018# define SYS_CNTRL_E0S (1 << 7)
1019# define SYS_CNTRL_32S (1 << 5)
1020# define SYS_CNTRL_T0S (1 << 4)
1021# define SYS_CNTRL_M20 (1 << 3)
1022# define SYS_CNTRL_M10 (1 << 2)
1023# define SYS_CNTRL_M00 (1 << 1)
1024# define SYS_CNTRL_C0S (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026/* Programmable Counter 0 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001027#define SYS_TOYTRIM (SYS_BASE + 0)
1028#define SYS_TOYWRITE (SYS_BASE + 4)
1029#define SYS_TOYMATCH0 (SYS_BASE + 8)
1030#define SYS_TOYMATCH1 (SYS_BASE + 0xC)
1031#define SYS_TOYMATCH2 (SYS_BASE + 0x10)
1032#define SYS_TOYREAD (SYS_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
1034/* Programmable Counter 1 Registers */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001035#define SYS_RTCTRIM (SYS_BASE + 0x44)
1036#define SYS_RTCWRITE (SYS_BASE + 0x48)
1037#define SYS_RTCMATCH0 (SYS_BASE + 0x4C)
1038#define SYS_RTCMATCH1 (SYS_BASE + 0x50)
1039#define SYS_RTCMATCH2 (SYS_BASE + 0x54)
1040#define SYS_RTCREAD (SYS_BASE + 0x58)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
1042/* I2S Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001043#define I2S_DATA 0xB1000000
1044# define I2S_DATA_MASK 0xffffff
1045#define I2S_CONFIG 0xB1000004
1046# define I2S_CONFIG_XU (1 << 25)
1047# define I2S_CONFIG_XO (1 << 24)
1048# define I2S_CONFIG_RU (1 << 23)
1049# define I2S_CONFIG_RO (1 << 22)
1050# define I2S_CONFIG_TR (1 << 21)
1051# define I2S_CONFIG_TE (1 << 20)
1052# define I2S_CONFIG_TF (1 << 19)
1053# define I2S_CONFIG_RR (1 << 18)
1054# define I2S_CONFIG_RE (1 << 17)
1055# define I2S_CONFIG_RF (1 << 16)
1056# define I2S_CONFIG_PD (1 << 11)
1057# define I2S_CONFIG_LB (1 << 10)
1058# define I2S_CONFIG_IC (1 << 9)
1059# define I2S_CONFIG_FM_BIT 7
1060# define I2S_CONFIG_FM_MASK (0x3 << I2S_CONFIG_FM_BIT)
1061# define I2S_CONFIG_FM_I2S (0x0 << I2S_CONFIG_FM_BIT)
1062# define I2S_CONFIG_FM_LJ (0x1 << I2S_CONFIG_FM_BIT)
1063# define I2S_CONFIG_FM_RJ (0x2 << I2S_CONFIG_FM_BIT)
1064# define I2S_CONFIG_TN (1 << 6)
1065# define I2S_CONFIG_RN (1 << 5)
1066# define I2S_CONFIG_SZ_BIT 0
1067# define I2S_CONFIG_SZ_MASK (0x1F << I2S_CONFIG_SZ_BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001069#define I2S_CONTROL 0xB1000008
1070# define I2S_CONTROL_D (1 << 1)
1071# define I2S_CONTROL_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073/* USB Host Controller */
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001074#ifndef USB_OHCI_LEN
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001075#define USB_OHCI_LEN 0x00100000
Sergei Shtylyovc5c64e22005-11-25 22:08:08 +03001076#endif
1077
1078#ifndef CONFIG_SOC_AU1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
1080/* USB Device Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001081#define USBD_EP0RD 0xB0200000
1082#define USBD_EP0WR 0xB0200004
1083#define USBD_EP2WR 0xB0200008
1084#define USBD_EP3WR 0xB020000C
1085#define USBD_EP4RD 0xB0200010
1086#define USBD_EP5RD 0xB0200014
1087#define USBD_INTEN 0xB0200018
1088#define USBD_INTSTAT 0xB020001C
1089# define USBDEV_INT_SOF (1 << 12)
1090# define USBDEV_INT_HF_BIT 6
Mariusz Kozlowski25829b02008-05-23 13:04:28 -07001091# define USBDEV_INT_HF_MASK (0x3f << USBDEV_INT_HF_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001092# define USBDEV_INT_CMPLT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001093# define USBDEV_INT_CMPLT_MASK (0x3f << USBDEV_INT_CMPLT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001094#define USBD_CONFIG 0xB0200020
1095#define USBD_EP0CS 0xB0200024
1096#define USBD_EP2CS 0xB0200028
1097#define USBD_EP3CS 0xB020002C
1098#define USBD_EP4CS 0xB0200030
1099#define USBD_EP5CS 0xB0200034
1100# define USBDEV_CS_SU (1 << 14)
1101# define USBDEV_CS_NAK (1 << 13)
1102# define USBDEV_CS_ACK (1 << 12)
1103# define USBDEV_CS_BUSY (1 << 11)
1104# define USBDEV_CS_TSIZE_BIT 1
1105# define USBDEV_CS_TSIZE_MASK (0x3ff << USBDEV_CS_TSIZE_BIT)
1106# define USBDEV_CS_STALL (1 << 0)
1107#define USBD_EP0RDSTAT 0xB0200040
1108#define USBD_EP0WRSTAT 0xB0200044
1109#define USBD_EP2WRSTAT 0xB0200048
1110#define USBD_EP3WRSTAT 0xB020004C
1111#define USBD_EP4RDSTAT 0xB0200050
1112#define USBD_EP5RDSTAT 0xB0200054
1113# define USBDEV_FSTAT_FLUSH (1 << 6)
1114# define USBDEV_FSTAT_UF (1 << 5)
1115# define USBDEV_FSTAT_OF (1 << 4)
1116# define USBDEV_FSTAT_FCNT_BIT 0
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001117# define USBDEV_FSTAT_FCNT_MASK (0x0f << USBDEV_FSTAT_FCNT_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001118#define USBD_ENABLE 0xB0200058
1119# define USBDEV_ENABLE (1 << 1)
1120# define USBDEV_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Pete Popove3ad1c22005-03-01 06:33:16 +00001122#endif /* !CONFIG_SOC_AU1200 */
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124/* Ethernet Controllers */
1125
1126/* 4 byte offsets from AU1000_ETH_BASE */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001127#define MAC_CONTROL 0x0
1128# define MAC_RX_ENABLE (1 << 2)
1129# define MAC_TX_ENABLE (1 << 3)
1130# define MAC_DEF_CHECK (1 << 5)
1131# define MAC_SET_BL(X) (((X) & 0x3) << 6)
1132# define MAC_AUTO_PAD (1 << 8)
1133# define MAC_DISABLE_RETRY (1 << 10)
1134# define MAC_DISABLE_BCAST (1 << 11)
1135# define MAC_LATE_COL (1 << 12)
1136# define MAC_HASH_MODE (1 << 13)
1137# define MAC_HASH_ONLY (1 << 15)
1138# define MAC_PASS_ALL (1 << 16)
1139# define MAC_INVERSE_FILTER (1 << 17)
1140# define MAC_PROMISCUOUS (1 << 18)
1141# define MAC_PASS_ALL_MULTI (1 << 19)
1142# define MAC_FULL_DUPLEX (1 << 20)
1143# define MAC_NORMAL_MODE 0
1144# define MAC_INT_LOOPBACK (1 << 21)
1145# define MAC_EXT_LOOPBACK (1 << 22)
1146# define MAC_DISABLE_RX_OWN (1 << 23)
1147# define MAC_BIG_ENDIAN (1 << 30)
1148# define MAC_RX_ALL (1 << 31)
1149#define MAC_ADDRESS_HIGH 0x4
1150#define MAC_ADDRESS_LOW 0x8
1151#define MAC_MCAST_HIGH 0xC
1152#define MAC_MCAST_LOW 0x10
1153#define MAC_MII_CNTRL 0x14
1154# define MAC_MII_BUSY (1 << 0)
1155# define MAC_MII_READ 0
1156# define MAC_MII_WRITE (1 << 1)
1157# define MAC_SET_MII_SELECT_REG(X) (((X) & 0x1f) << 6)
1158# define MAC_SET_MII_SELECT_PHY(X) (((X) & 0x1f) << 11)
1159#define MAC_MII_DATA 0x18
1160#define MAC_FLOW_CNTRL 0x1C
1161# define MAC_FLOW_CNTRL_BUSY (1 << 0)
1162# define MAC_FLOW_CNTRL_ENABLE (1 << 1)
1163# define MAC_PASS_CONTROL (1 << 2)
1164# define MAC_SET_PAUSE(X) (((X) & 0xffff) << 16)
1165#define MAC_VLAN1_TAG 0x20
1166#define MAC_VLAN2_TAG 0x24
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
1168/* Ethernet Controller Enable */
1169
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001170# define MAC_EN_CLOCK_ENABLE (1 << 0)
1171# define MAC_EN_RESET0 (1 << 1)
1172# define MAC_EN_TOSS (0 << 2)
1173# define MAC_EN_CACHEABLE (1 << 3)
1174# define MAC_EN_RESET1 (1 << 4)
1175# define MAC_EN_RESET2 (1 << 5)
1176# define MAC_DMA_RESET (1 << 6)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178/* Ethernet Controller DMA Channels */
1179
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001180#define MAC0_TX_DMA_ADDR 0xB4004000
1181#define MAC1_TX_DMA_ADDR 0xB4004200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182/* offsets from MAC_TX_RING_ADDR address */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001183#define MAC_TX_BUFF0_STATUS 0x0
1184# define TX_FRAME_ABORTED (1 << 0)
1185# define TX_JAB_TIMEOUT (1 << 1)
1186# define TX_NO_CARRIER (1 << 2)
1187# define TX_LOSS_CARRIER (1 << 3)
1188# define TX_EXC_DEF (1 << 4)
1189# define TX_LATE_COLL_ABORT (1 << 5)
1190# define TX_EXC_COLL (1 << 6)
1191# define TX_UNDERRUN (1 << 7)
1192# define TX_DEFERRED (1 << 8)
1193# define TX_LATE_COLL (1 << 9)
1194# define TX_COLL_CNT_MASK (0xF << 10)
1195# define TX_PKT_RETRY (1 << 31)
1196#define MAC_TX_BUFF0_ADDR 0x4
1197# define TX_DMA_ENABLE (1 << 0)
1198# define TX_T_DONE (1 << 1)
1199# define TX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1200#define MAC_TX_BUFF0_LEN 0x8
1201#define MAC_TX_BUFF1_STATUS 0x10
1202#define MAC_TX_BUFF1_ADDR 0x14
1203#define MAC_TX_BUFF1_LEN 0x18
1204#define MAC_TX_BUFF2_STATUS 0x20
1205#define MAC_TX_BUFF2_ADDR 0x24
1206#define MAC_TX_BUFF2_LEN 0x28
1207#define MAC_TX_BUFF3_STATUS 0x30
1208#define MAC_TX_BUFF3_ADDR 0x34
1209#define MAC_TX_BUFF3_LEN 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001211#define MAC0_RX_DMA_ADDR 0xB4004100
1212#define MAC1_RX_DMA_ADDR 0xB4004300
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213/* offsets from MAC_RX_RING_ADDR */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001214#define MAC_RX_BUFF0_STATUS 0x0
1215# define RX_FRAME_LEN_MASK 0x3fff
1216# define RX_WDOG_TIMER (1 << 14)
1217# define RX_RUNT (1 << 15)
1218# define RX_OVERLEN (1 << 16)
1219# define RX_COLL (1 << 17)
1220# define RX_ETHER (1 << 18)
1221# define RX_MII_ERROR (1 << 19)
1222# define RX_DRIBBLING (1 << 20)
1223# define RX_CRC_ERROR (1 << 21)
1224# define RX_VLAN1 (1 << 22)
1225# define RX_VLAN2 (1 << 23)
1226# define RX_LEN_ERROR (1 << 24)
1227# define RX_CNTRL_FRAME (1 << 25)
1228# define RX_U_CNTRL_FRAME (1 << 26)
1229# define RX_MCAST_FRAME (1 << 27)
1230# define RX_BCAST_FRAME (1 << 28)
1231# define RX_FILTER_FAIL (1 << 29)
1232# define RX_PACKET_FILTER (1 << 30)
1233# define RX_MISSED_FRAME (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001235# define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001236 RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \
1237 RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME)
1238#define MAC_RX_BUFF0_ADDR 0x4
1239# define RX_DMA_ENABLE (1 << 0)
1240# define RX_T_DONE (1 << 1)
1241# define RX_GET_DMA_BUFFER(X) (((X) >> 2) & 0x3)
1242# define RX_SET_BUFF_ADDR(X) ((X) & 0xffffffc0)
1243#define MAC_RX_BUFF1_STATUS 0x10
1244#define MAC_RX_BUFF1_ADDR 0x14
1245#define MAC_RX_BUFF2_STATUS 0x20
1246#define MAC_RX_BUFF2_ADDR 0x24
1247#define MAC_RX_BUFF3_STATUS 0x30
1248#define MAC_RX_BUFF3_ADDR 0x34
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250/* UARTS 0-3 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001251#define UART_BASE UART0_ADDR
Sergei Shtylylov492fd5f2006-01-26 04:36:25 +03001252#ifdef CONFIG_SOC_AU1200
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001253#define UART_DEBUG_BASE UART1_ADDR
Sergei Shtylylov492fd5f2006-01-26 04:36:25 +03001254#else
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001255#define UART_DEBUG_BASE UART3_ADDR
Sergei Shtylylov492fd5f2006-01-26 04:36:25 +03001256#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258#define UART_RX 0 /* Receive buffer */
1259#define UART_TX 4 /* Transmit buffer */
1260#define UART_IER 8 /* Interrupt Enable Register */
1261#define UART_IIR 0xC /* Interrupt ID Register */
1262#define UART_FCR 0x10 /* FIFO Control Register */
1263#define UART_LCR 0x14 /* Line Control Register */
1264#define UART_MCR 0x18 /* Modem Control Register */
1265#define UART_LSR 0x1C /* Line Status Register */
1266#define UART_MSR 0x20 /* Modem Status Register */
1267#define UART_CLK 0x28 /* Baud Rate Clock Divider */
1268#define UART_MOD_CNTRL 0x100 /* Module Control */
1269
1270#define UART_FCR_ENABLE_FIFO 0x01 /* Enable the FIFO */
1271#define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */
1272#define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */
1273#define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */
1274#define UART_FCR_TRIGGER_MASK 0xF0 /* Mask for the FIFO trigger range */
1275#define UART_FCR_R_TRIGGER_1 0x00 /* Mask for receive trigger set at 1 */
1276#define UART_FCR_R_TRIGGER_4 0x40 /* Mask for receive trigger set at 4 */
1277#define UART_FCR_R_TRIGGER_8 0x80 /* Mask for receive trigger set at 8 */
1278#define UART_FCR_R_TRIGGER_14 0xA0 /* Mask for receive trigger set at 14 */
1279#define UART_FCR_T_TRIGGER_0 0x00 /* Mask for transmit trigger set at 0 */
1280#define UART_FCR_T_TRIGGER_4 0x10 /* Mask for transmit trigger set at 4 */
1281#define UART_FCR_T_TRIGGER_8 0x20 /* Mask for transmit trigger set at 8 */
1282#define UART_FCR_T_TRIGGER_12 0x30 /* Mask for transmit trigger set at 12 */
1283
1284/*
1285 * These are the definitions for the Line Control Register
1286 */
1287#define UART_LCR_SBC 0x40 /* Set break control */
1288#define UART_LCR_SPAR 0x20 /* Stick parity (?) */
1289#define UART_LCR_EPAR 0x10 /* Even parity select */
1290#define UART_LCR_PARITY 0x08 /* Parity Enable */
1291#define UART_LCR_STOP 0x04 /* Stop bits: 0=1 stop bit, 1= 2 stop bits */
1292#define UART_LCR_WLEN5 0x00 /* Wordlength: 5 bits */
1293#define UART_LCR_WLEN6 0x01 /* Wordlength: 6 bits */
1294#define UART_LCR_WLEN7 0x02 /* Wordlength: 7 bits */
1295#define UART_LCR_WLEN8 0x03 /* Wordlength: 8 bits */
1296
1297/*
1298 * These are the definitions for the Line Status Register
1299 */
1300#define UART_LSR_TEMT 0x40 /* Transmitter empty */
1301#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
1302#define UART_LSR_BI 0x10 /* Break interrupt indicator */
1303#define UART_LSR_FE 0x08 /* Frame error indicator */
1304#define UART_LSR_PE 0x04 /* Parity error indicator */
1305#define UART_LSR_OE 0x02 /* Overrun error indicator */
1306#define UART_LSR_DR 0x01 /* Receiver data ready */
1307
1308/*
1309 * These are the definitions for the Interrupt Identification Register
1310 */
1311#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
1312#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
1313#define UART_IIR_MSI 0x00 /* Modem status interrupt */
1314#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
1315#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
1316#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
1317
1318/*
1319 * These are the definitions for the Interrupt Enable Register
1320 */
1321#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
1322#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
1323#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
1324#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
1325
1326/*
1327 * These are the definitions for the Modem Control Register
1328 */
1329#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
1330#define UART_MCR_OUT2 0x08 /* Out2 complement */
1331#define UART_MCR_OUT1 0x04 /* Out1 complement */
1332#define UART_MCR_RTS 0x02 /* RTS complement */
1333#define UART_MCR_DTR 0x01 /* DTR complement */
1334
1335/*
1336 * These are the definitions for the Modem Status Register
1337 */
1338#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
1339#define UART_MSR_RI 0x40 /* Ring Indicator */
1340#define UART_MSR_DSR 0x20 /* Data Set Ready */
1341#define UART_MSR_CTS 0x10 /* Clear to Send */
1342#define UART_MSR_DDCD 0x08 /* Delta DCD */
1343#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
1344#define UART_MSR_DDSR 0x02 /* Delta DSR */
1345#define UART_MSR_DCTS 0x01 /* Delta CTS */
1346#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
1347
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348/* SSIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001349#define SSI0_STATUS 0xB1600000
1350# define SSI_STATUS_BF (1 << 4)
1351# define SSI_STATUS_OF (1 << 3)
1352# define SSI_STATUS_UF (1 << 2)
1353# define SSI_STATUS_D (1 << 1)
1354# define SSI_STATUS_B (1 << 0)
1355#define SSI0_INT 0xB1600004
1356# define SSI_INT_OI (1 << 3)
1357# define SSI_INT_UI (1 << 2)
1358# define SSI_INT_DI (1 << 1)
1359#define SSI0_INT_ENABLE 0xB1600008
1360# define SSI_INTE_OIE (1 << 3)
1361# define SSI_INTE_UIE (1 << 2)
1362# define SSI_INTE_DIE (1 << 1)
1363#define SSI0_CONFIG 0xB1600020
1364# define SSI_CONFIG_AO (1 << 24)
1365# define SSI_CONFIG_DO (1 << 23)
1366# define SSI_CONFIG_ALEN_BIT 20
1367# define SSI_CONFIG_ALEN_MASK (0x7 << 20)
1368# define SSI_CONFIG_DLEN_BIT 16
1369# define SSI_CONFIG_DLEN_MASK (0x7 << 16)
1370# define SSI_CONFIG_DD (1 << 11)
1371# define SSI_CONFIG_AD (1 << 10)
1372# define SSI_CONFIG_BM_BIT 8
1373# define SSI_CONFIG_BM_MASK (0x3 << 8)
1374# define SSI_CONFIG_CE (1 << 7)
1375# define SSI_CONFIG_DP (1 << 6)
1376# define SSI_CONFIG_DL (1 << 5)
1377# define SSI_CONFIG_EP (1 << 4)
1378#define SSI0_ADATA 0xB1600024
1379# define SSI_AD_D (1 << 24)
1380# define SSI_AD_ADDR_BIT 16
1381# define SSI_AD_ADDR_MASK (0xff << 16)
1382# define SSI_AD_DATA_BIT 0
1383# define SSI_AD_DATA_MASK (0xfff << 0)
1384#define SSI0_CLKDIV 0xB1600028
1385#define SSI0_CONTROL 0xB1600100
1386# define SSI_CONTROL_CD (1 << 1)
1387# define SSI_CONTROL_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389/* SSI1 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001390#define SSI1_STATUS 0xB1680000
1391#define SSI1_INT 0xB1680004
1392#define SSI1_INT_ENABLE 0xB1680008
1393#define SSI1_CONFIG 0xB1680020
1394#define SSI1_ADATA 0xB1680024
1395#define SSI1_CLKDIV 0xB1680028
1396#define SSI1_ENABLE 0xB1680100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
1398/*
1399 * Register content definitions
1400 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001401#define SSI_STATUS_BF (1 << 4)
1402#define SSI_STATUS_OF (1 << 3)
1403#define SSI_STATUS_UF (1 << 2)
1404#define SSI_STATUS_D (1 << 1)
1405#define SSI_STATUS_B (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
1407/* SSI_INT */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001408#define SSI_INT_OI (1 << 3)
1409#define SSI_INT_UI (1 << 2)
1410#define SSI_INT_DI (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
1412/* SSI_INTEN */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001413#define SSI_INTEN_OIE (1 << 3)
1414#define SSI_INTEN_UIE (1 << 2)
1415#define SSI_INTEN_DIE (1 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001417#define SSI_CONFIG_AO (1 << 24)
1418#define SSI_CONFIG_DO (1 << 23)
1419#define SSI_CONFIG_ALEN (7 << 20)
1420#define SSI_CONFIG_DLEN (15 << 16)
1421#define SSI_CONFIG_DD (1 << 11)
1422#define SSI_CONFIG_AD (1 << 10)
1423#define SSI_CONFIG_BM (3 << 8)
1424#define SSI_CONFIG_CE (1 << 7)
1425#define SSI_CONFIG_DP (1 << 6)
1426#define SSI_CONFIG_DL (1 << 5)
1427#define SSI_CONFIG_EP (1 << 4)
1428#define SSI_CONFIG_ALEN_N(N) ((N-1) << 20)
1429#define SSI_CONFIG_DLEN_N(N) ((N-1) << 16)
1430#define SSI_CONFIG_BM_HI (0 << 8)
1431#define SSI_CONFIG_BM_LO (1 << 8)
1432#define SSI_CONFIG_BM_CY (2 << 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001434#define SSI_ADATA_D (1 << 24)
1435#define SSI_ADATA_ADDR (0xFF << 16)
1436#define SSI_ADATA_DATA 0x0FFF
1437#define SSI_ADATA_ADDR_N(N) (N << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001439#define SSI_ENABLE_CD (1 << 1)
1440#define SSI_ENABLE_E (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
1442/* IrDA Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001443#define IRDA_BASE 0xB0300000
1444#define IR_RING_PTR_STATUS (IRDA_BASE + 0x00)
1445#define IR_RING_BASE_ADDR_H (IRDA_BASE + 0x04)
1446#define IR_RING_BASE_ADDR_L (IRDA_BASE + 0x08)
1447#define IR_RING_SIZE (IRDA_BASE + 0x0C)
1448#define IR_RING_PROMPT (IRDA_BASE + 0x10)
1449#define IR_RING_ADDR_CMPR (IRDA_BASE + 0x14)
1450#define IR_INT_CLEAR (IRDA_BASE + 0x18)
1451#define IR_CONFIG_1 (IRDA_BASE + 0x20)
1452# define IR_RX_INVERT_LED (1 << 0)
1453# define IR_TX_INVERT_LED (1 << 1)
1454# define IR_ST (1 << 2)
1455# define IR_SF (1 << 3)
1456# define IR_SIR (1 << 4)
1457# define IR_MIR (1 << 5)
1458# define IR_FIR (1 << 6)
1459# define IR_16CRC (1 << 7)
1460# define IR_TD (1 << 8)
1461# define IR_RX_ALL (1 << 9)
1462# define IR_DMA_ENABLE (1 << 10)
1463# define IR_RX_ENABLE (1 << 11)
1464# define IR_TX_ENABLE (1 << 12)
1465# define IR_LOOPBACK (1 << 14)
1466# define IR_SIR_MODE (IR_SIR | IR_DMA_ENABLE | \
1467 IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC)
1468#define IR_SIR_FLAGS (IRDA_BASE + 0x24)
1469#define IR_ENABLE (IRDA_BASE + 0x28)
1470# define IR_RX_STATUS (1 << 9)
1471# define IR_TX_STATUS (1 << 10)
1472#define IR_READ_PHY_CONFIG (IRDA_BASE + 0x2C)
1473#define IR_WRITE_PHY_CONFIG (IRDA_BASE + 0x30)
1474#define IR_MAX_PKT_LEN (IRDA_BASE + 0x34)
1475#define IR_RX_BYTE_CNT (IRDA_BASE + 0x38)
1476#define IR_CONFIG_2 (IRDA_BASE + 0x3C)
1477# define IR_MODE_INV (1 << 0)
1478# define IR_ONE_PIN (1 << 1)
1479#define IR_INTERFACE_CONFIG (IRDA_BASE + 0x40)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481/* GPIO */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001482#define SYS_PINFUNC 0xB190002C
1483# define SYS_PF_USB (1 << 15) /* 2nd USB device/host */
1484# define SYS_PF_U3 (1 << 14) /* GPIO23/U3TXD */
1485# define SYS_PF_U2 (1 << 13) /* GPIO22/U2TXD */
1486# define SYS_PF_U1 (1 << 12) /* GPIO21/U1TXD */
1487# define SYS_PF_SRC (1 << 11) /* GPIO6/SROMCKE */
1488# define SYS_PF_CK5 (1 << 10) /* GPIO3/CLK5 */
1489# define SYS_PF_CK4 (1 << 9) /* GPIO2/CLK4 */
1490# define SYS_PF_IRF (1 << 8) /* GPIO15/IRFIRSEL */
1491# define SYS_PF_UR3 (1 << 7) /* GPIO[14:9]/UART3 */
1492# define SYS_PF_I2D (1 << 6) /* GPIO8/I2SDI */
1493# define SYS_PF_I2S (1 << 5) /* I2S/GPIO[29:31] */
1494# define SYS_PF_NI2 (1 << 4) /* NI2/GPIO[24:28] */
1495# define SYS_PF_U0 (1 << 3) /* U0TXD/GPIO20 */
1496# define SYS_PF_RD (1 << 2) /* IRTXD/GPIO19 */
1497# define SYS_PF_A97 (1 << 1) /* AC97/SSL1 */
1498# define SYS_PF_S0 (1 << 0) /* SSI_0/GPIO[16:18] */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001500/* Au1100 only */
1501# define SYS_PF_PC (1 << 18) /* PCMCIA/GPIO[207:204] */
1502# define SYS_PF_LCD (1 << 17) /* extern lcd/GPIO[203:200] */
1503# define SYS_PF_CS (1 << 16) /* EXTCLK0/32KHz to gpio2 */
1504# define SYS_PF_EX0 (1 << 9) /* GPIO2/clock */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001506/* Au1550 only. Redefines lots of pins */
1507# define SYS_PF_PSC2_MASK (7 << 17)
1508# define SYS_PF_PSC2_AC97 0
1509# define SYS_PF_PSC2_SPI 0
1510# define SYS_PF_PSC2_I2S (1 << 17)
1511# define SYS_PF_PSC2_SMBUS (3 << 17)
1512# define SYS_PF_PSC2_GPIO (7 << 17)
1513# define SYS_PF_PSC3_MASK (7 << 20)
1514# define SYS_PF_PSC3_AC97 0
1515# define SYS_PF_PSC3_SPI 0
1516# define SYS_PF_PSC3_I2S (1 << 20)
1517# define SYS_PF_PSC3_SMBUS (3 << 20)
1518# define SYS_PF_PSC3_GPIO (7 << 20)
1519# define SYS_PF_PSC1_S1 (1 << 1)
1520# define SYS_PF_MUST_BE_SET ((1 << 5) | (1 << 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001522/* Au1200 only */
Pete Popove3ad1c22005-03-01 06:33:16 +00001523#ifdef CONFIG_SOC_AU1200
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001524#define SYS_PINFUNC_DMA (1 << 31)
1525#define SYS_PINFUNC_S0A (1 << 30)
1526#define SYS_PINFUNC_S1A (1 << 29)
1527#define SYS_PINFUNC_LP0 (1 << 28)
1528#define SYS_PINFUNC_LP1 (1 << 27)
1529#define SYS_PINFUNC_LD16 (1 << 26)
1530#define SYS_PINFUNC_LD8 (1 << 25)
1531#define SYS_PINFUNC_LD1 (1 << 24)
1532#define SYS_PINFUNC_LD0 (1 << 23)
1533#define SYS_PINFUNC_P1A (3 << 21)
1534#define SYS_PINFUNC_P1B (1 << 20)
1535#define SYS_PINFUNC_FS3 (1 << 19)
1536#define SYS_PINFUNC_P0A (3 << 17)
1537#define SYS_PINFUNC_CS (1 << 16)
1538#define SYS_PINFUNC_CIM (1 << 15)
1539#define SYS_PINFUNC_P1C (1 << 14)
1540#define SYS_PINFUNC_U1T (1 << 12)
1541#define SYS_PINFUNC_U1R (1 << 11)
1542#define SYS_PINFUNC_EX1 (1 << 10)
1543#define SYS_PINFUNC_EX0 (1 << 9)
1544#define SYS_PINFUNC_U0R (1 << 8)
1545#define SYS_PINFUNC_MC (1 << 7)
1546#define SYS_PINFUNC_S0B (1 << 6)
1547#define SYS_PINFUNC_S0C (1 << 5)
1548#define SYS_PINFUNC_P0B (1 << 4)
1549#define SYS_PINFUNC_U0T (1 << 3)
1550#define SYS_PINFUNC_S1B (1 << 2)
Pete Popove3ad1c22005-03-01 06:33:16 +00001551#endif
1552
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001553#define SYS_TRIOUTRD 0xB1900100
1554#define SYS_TRIOUTCLR 0xB1900100
1555#define SYS_OUTPUTRD 0xB1900108
1556#define SYS_OUTPUTSET 0xB1900108
1557#define SYS_OUTPUTCLR 0xB190010C
1558#define SYS_PINSTATERD 0xB1900110
1559#define SYS_PININPUTEN 0xB1900110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561/* GPIO2, Au1500, Au1550 only */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001562#define GPIO2_BASE 0xB1700000
1563#define GPIO2_DIR (GPIO2_BASE + 0)
1564#define GPIO2_OUTPUT (GPIO2_BASE + 8)
1565#define GPIO2_PINSTATE (GPIO2_BASE + 0xC)
1566#define GPIO2_INTENABLE (GPIO2_BASE + 0x10)
1567#define GPIO2_ENABLE (GPIO2_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
1569/* Power Management */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001570#define SYS_SCRATCH0 0xB1900018
1571#define SYS_SCRATCH1 0xB190001C
1572#define SYS_WAKEMSK 0xB1900034
1573#define SYS_ENDIAN 0xB1900038
1574#define SYS_POWERCTRL 0xB190003C
1575#define SYS_WAKESRC 0xB190005C
1576#define SYS_SLPPWR 0xB1900078
1577#define SYS_SLEEP 0xB190007C
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Manuel Lauss61f9c582008-12-21 09:26:27 +01001579#define SYS_WAKEMSK_D2 (1 << 9)
1580#define SYS_WAKEMSK_M2 (1 << 8)
1581#define SYS_WAKEMSK_GPIO(x) (1 << (x))
1582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583/* Clock Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001584#define SYS_FREQCTRL0 0xB1900020
1585# define SYS_FC_FRDIV2_BIT 22
1586# define SYS_FC_FRDIV2_MASK (0xff << SYS_FC_FRDIV2_BIT)
1587# define SYS_FC_FE2 (1 << 21)
1588# define SYS_FC_FS2 (1 << 20)
1589# define SYS_FC_FRDIV1_BIT 12
1590# define SYS_FC_FRDIV1_MASK (0xff << SYS_FC_FRDIV1_BIT)
1591# define SYS_FC_FE1 (1 << 11)
1592# define SYS_FC_FS1 (1 << 10)
1593# define SYS_FC_FRDIV0_BIT 2
1594# define SYS_FC_FRDIV0_MASK (0xff << SYS_FC_FRDIV0_BIT)
1595# define SYS_FC_FE0 (1 << 1)
1596# define SYS_FC_FS0 (1 << 0)
1597#define SYS_FREQCTRL1 0xB1900024
1598# define SYS_FC_FRDIV5_BIT 22
1599# define SYS_FC_FRDIV5_MASK (0xff << SYS_FC_FRDIV5_BIT)
1600# define SYS_FC_FE5 (1 << 21)
1601# define SYS_FC_FS5 (1 << 20)
1602# define SYS_FC_FRDIV4_BIT 12
1603# define SYS_FC_FRDIV4_MASK (0xff << SYS_FC_FRDIV4_BIT)
1604# define SYS_FC_FE4 (1 << 11)
1605# define SYS_FC_FS4 (1 << 10)
1606# define SYS_FC_FRDIV3_BIT 2
1607# define SYS_FC_FRDIV3_MASK (0xff << SYS_FC_FRDIV3_BIT)
1608# define SYS_FC_FE3 (1 << 1)
1609# define SYS_FC_FS3 (1 << 0)
1610#define SYS_CLKSRC 0xB1900028
1611# define SYS_CS_ME1_BIT 27
1612# define SYS_CS_ME1_MASK (0x7 << SYS_CS_ME1_BIT)
1613# define SYS_CS_DE1 (1 << 26)
1614# define SYS_CS_CE1 (1 << 25)
1615# define SYS_CS_ME0_BIT 22
1616# define SYS_CS_ME0_MASK (0x7 << SYS_CS_ME0_BIT)
1617# define SYS_CS_DE0 (1 << 21)
1618# define SYS_CS_CE0 (1 << 20)
1619# define SYS_CS_MI2_BIT 17
1620# define SYS_CS_MI2_MASK (0x7 << SYS_CS_MI2_BIT)
1621# define SYS_CS_DI2 (1 << 16)
1622# define SYS_CS_CI2 (1 << 15)
Pete Popov3b495f22005-04-04 01:06:19 +00001623#ifdef CONFIG_SOC_AU1100
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001624# define SYS_CS_ML_BIT 7
1625# define SYS_CS_ML_MASK (0x7 << SYS_CS_ML_BIT)
1626# define SYS_CS_DL (1 << 6)
1627# define SYS_CS_CL (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001628#else
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001629# define SYS_CS_MUH_BIT 12
1630# define SYS_CS_MUH_MASK (0x7 << SYS_CS_MUH_BIT)
1631# define SYS_CS_DUH (1 << 11)
1632# define SYS_CS_CUH (1 << 10)
1633# define SYS_CS_MUD_BIT 7
1634# define SYS_CS_MUD_MASK (0x7 << SYS_CS_MUD_BIT)
1635# define SYS_CS_DUD (1 << 6)
1636# define SYS_CS_CUD (1 << 5)
Pete Popov3b495f22005-04-04 01:06:19 +00001637#endif
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001638# define SYS_CS_MIR_BIT 2
1639# define SYS_CS_MIR_MASK (0x7 << SYS_CS_MIR_BIT)
1640# define SYS_CS_DIR (1 << 1)
1641# define SYS_CS_CIR (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001643# define SYS_CS_MUX_AUX 0x1
1644# define SYS_CS_MUX_FQ0 0x2
1645# define SYS_CS_MUX_FQ1 0x3
1646# define SYS_CS_MUX_FQ2 0x4
1647# define SYS_CS_MUX_FQ3 0x5
1648# define SYS_CS_MUX_FQ4 0x6
1649# define SYS_CS_MUX_FQ5 0x7
1650#define SYS_CPUPLL 0xB1900060
1651#define SYS_AUXPLL 0xB1900064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653/* AC97 Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001654#define AC97C_CONFIG 0xB0000000
1655# define AC97C_RECV_SLOTS_BIT 13
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001656# define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001657# define AC97C_XMIT_SLOTS_BIT 3
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001658# define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001659# define AC97C_SG (1 << 2)
1660# define AC97C_SYNC (1 << 1)
1661# define AC97C_RESET (1 << 0)
1662#define AC97C_STATUS 0xB0000004
1663# define AC97C_XU (1 << 11)
1664# define AC97C_XO (1 << 10)
1665# define AC97C_RU (1 << 9)
1666# define AC97C_RO (1 << 8)
1667# define AC97C_READY (1 << 7)
1668# define AC97C_CP (1 << 6)
1669# define AC97C_TR (1 << 5)
1670# define AC97C_TE (1 << 4)
1671# define AC97C_TF (1 << 3)
1672# define AC97C_RR (1 << 2)
1673# define AC97C_RE (1 << 1)
1674# define AC97C_RF (1 << 0)
1675#define AC97C_DATA 0xB0000008
1676#define AC97C_CMD 0xB000000C
1677# define AC97C_WD_BIT 16
1678# define AC97C_READ (1 << 7)
1679# define AC97C_INDEX_MASK 0x7f
1680#define AC97C_CNTRL 0xB0000010
1681# define AC97C_RS (1 << 1)
1682# define AC97C_CE (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684/* Secure Digital (SD) Controller */
1685#define SD0_XMIT_FIFO 0xB0600000
1686#define SD0_RECV_FIFO 0xB0600004
1687#define SD1_XMIT_FIFO 0xB0680000
1688#define SD1_RECV_FIFO 0xB0680004
1689
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001690#if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691/* Au1500 PCI Controller */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001692#define Au1500_CFG_BASE 0xB4005000 /* virtual, KSEG1 addr */
1693#define Au1500_PCI_CMEM (Au1500_CFG_BASE + 0)
1694#define Au1500_PCI_CFG (Au1500_CFG_BASE + 4)
1695# define PCI_ERROR ((1 << 22) | (1 << 23) | (1 << 24) | \
1696 (1 << 25) | (1 << 26) | (1 << 27))
1697#define Au1500_PCI_B2BMASK_CCH (Au1500_CFG_BASE + 8)
1698#define Au1500_PCI_B2B0_VID (Au1500_CFG_BASE + 0xC)
1699#define Au1500_PCI_B2B1_ID (Au1500_CFG_BASE + 0x10)
1700#define Au1500_PCI_MWMASK_DEV (Au1500_CFG_BASE + 0x14)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701#define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18)
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001702#define Au1500_PCI_ERR_ADDR (Au1500_CFG_BASE + 0x1C)
1703#define Au1500_PCI_SPEC_INTACK (Au1500_CFG_BASE + 0x20)
1704#define Au1500_PCI_ID (Au1500_CFG_BASE + 0x100)
1705#define Au1500_PCI_STATCMD (Au1500_CFG_BASE + 0x104)
1706#define Au1500_PCI_CLASSREV (Au1500_CFG_BASE + 0x108)
1707#define Au1500_PCI_HDRTYPE (Au1500_CFG_BASE + 0x10C)
1708#define Au1500_PCI_MBAR (Au1500_CFG_BASE + 0x110)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001710#define Au1500_PCI_HDR 0xB4005100 /* virtual, KSEG1 addr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001712/*
1713 * All of our structures, like PCI resource, have 32-bit members.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 * Drivers are expected to do an ioremap on the PCI MEM resource, but it's
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001715 * hard to store 0x4 0000 0000 in a 32-bit type. We require a small patch
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001717 * (u32)Au1500_PCI_MEM_END and change those to the full 36-bit PCI MEM
1718 * addresses. For PCI I/O, it's simpler because we get to do the ioremap
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 * ourselves and then adjust the device's resources.
1720 */
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001721#define Au1500_EXT_CFG 0x600000000ULL
1722#define Au1500_EXT_CFG_TYPE1 0x680000000ULL
1723#define Au1500_PCI_IO_START 0x500000000ULL
1724#define Au1500_PCI_IO_END 0x5000FFFFFULL
1725#define Au1500_PCI_MEM_START 0x440000000ULL
1726#define Au1500_PCI_MEM_END 0x44FFFFFFFULL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Sergei Shtylyovdd99d962007-12-10 20:28:51 +03001728#define PCI_IO_START 0x00001000
1729#define PCI_IO_END 0x000FFFFF
1730#define PCI_MEM_START 0x40000000
1731#define PCI_MEM_END 0x4FFFFFFF
1732
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001733#define PCI_FIRST_DEVFN (0 << 3)
1734#define PCI_LAST_DEVFN (19 << 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001736#define IOPORT_RESOURCE_START 0x00001000 /* skip legacy probing */
1737#define IOPORT_RESOURCE_END 0xffffffff
1738#define IOMEM_RESOURCE_START 0x10000000
1739#define IOMEM_RESOURCE_END 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Pete Popove3ad1c22005-03-01 06:33:16 +00001741#else /* Au1000 and Au1100 and Au1200 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001743/* Don't allow any legacy ports probing */
1744#define IOPORT_RESOURCE_START 0x10000000
1745#define IOPORT_RESOURCE_END 0xffffffff
1746#define IOMEM_RESOURCE_START 0x10000000
1747#define IOMEM_RESOURCE_END 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001749#define PCI_IO_START 0
1750#define PCI_IO_END 0
1751#define PCI_MEM_START 0
1752#define PCI_MEM_END 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753#define PCI_FIRST_DEVFN 0
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001754#define PCI_LAST_DEVFN 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
1756#endif
1757
Manuel Lauss66213b32009-10-04 14:55:27 +02001758/*
1759 * All Au1xx0 SOCs have a PCMCIA controller.
1760 * We setup our 32-bit pseudo addresses to be equal to the
1761 * 36-bit addr >> 4, to make it easier to check the address
1762 * and fix it.
1763 * The PCMCIA socket 0 physical attribute address is 0xF 4000 0000.
1764 * The pseudo address we use is 0xF400 0000. Any address over
1765 * 0xF400 0000 is a PCMCIA pseudo address.
1766 */
1767#define PCMCIA_IO_PSEUDO_PHYS (PCMCIA_IO_PHYS_ADDR >> 4)
1768#define PCMCIA_ATTR_PSEUDO_PHYS (PCMCIA_ATTR_PHYS_ADDR >> 4)
1769#define PCMCIA_MEM_PSEUDO_PHYS (PCMCIA_MEM_PHYS_ADDR >> 4)
1770#define PCMCIA_PSEUDO_END (0xffffffff)
1771
Pete Popove3ad1c22005-03-01 06:33:16 +00001772#ifndef _LANGUAGE_ASSEMBLY
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001773typedef volatile struct {
Pete Popove3ad1c22005-03-01 06:33:16 +00001774 /* 0x0000 */ u32 toytrim;
1775 /* 0x0004 */ u32 toywrite;
1776 /* 0x0008 */ u32 toymatch0;
1777 /* 0x000C */ u32 toymatch1;
1778 /* 0x0010 */ u32 toymatch2;
1779 /* 0x0014 */ u32 cntrctrl;
1780 /* 0x0018 */ u32 scratch0;
1781 /* 0x001C */ u32 scratch1;
1782 /* 0x0020 */ u32 freqctrl0;
1783 /* 0x0024 */ u32 freqctrl1;
1784 /* 0x0028 */ u32 clksrc;
1785 /* 0x002C */ u32 pinfunc;
1786 /* 0x0030 */ u32 reserved0;
1787 /* 0x0034 */ u32 wakemsk;
1788 /* 0x0038 */ u32 endian;
1789 /* 0x003C */ u32 powerctrl;
1790 /* 0x0040 */ u32 toyread;
1791 /* 0x0044 */ u32 rtctrim;
1792 /* 0x0048 */ u32 rtcwrite;
1793 /* 0x004C */ u32 rtcmatch0;
1794 /* 0x0050 */ u32 rtcmatch1;
1795 /* 0x0054 */ u32 rtcmatch2;
1796 /* 0x0058 */ u32 rtcread;
1797 /* 0x005C */ u32 wakesrc;
1798 /* 0x0060 */ u32 cpupll;
1799 /* 0x0064 */ u32 auxpll;
1800 /* 0x0068 */ u32 reserved1;
1801 /* 0x006C */ u32 reserved2;
1802 /* 0x0070 */ u32 reserved3;
1803 /* 0x0074 */ u32 reserved4;
1804 /* 0x0078 */ u32 slppwr;
1805 /* 0x007C */ u32 sleep;
1806 /* 0x0080 */ u32 reserved5[32];
1807 /* 0x0100 */ u32 trioutrd;
1808#define trioutclr trioutrd
1809 /* 0x0104 */ u32 reserved6;
1810 /* 0x0108 */ u32 outputrd;
1811#define outputset outputrd
1812 /* 0x010C */ u32 outputclr;
1813 /* 0x0110 */ u32 pinstaterd;
1814#define pininputen pinstaterd
Pete Popove3ad1c22005-03-01 06:33:16 +00001815} AU1X00_SYS;
1816
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001817static AU1X00_SYS * const sys = (AU1X00_SYS *)SYS_BASE;
Pete Popove3ad1c22005-03-01 06:33:16 +00001818
1819#endif
Sergei Shtylyovff6814d2008-04-30 23:18:35 +04001820
Pete Popove3ad1c22005-03-01 06:33:16 +00001821#endif