blob: d16277ca22a831102aea790bcb8edccae470eff3 [file] [log] [blame]
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +03001/*
2 * linux/drivers/video/omap2/dss/sdi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "SDI"
21
22#include <linux/kernel.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030023#include <linux/delay.h>
24#include <linux/err.h>
Roger Quadros508886c2010-03-17 13:35:21 +010025#include <linux/regulator/consumer.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040026#include <linux/export.h>
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +020027#include <linux/platform_device.h>
Tomi Valkeinen13b1ba72012-09-28 10:03:03 +030028#include <linux/string.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020029#include <linux/of.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030030
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030031#include <video/omapdss.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030032#include "dss.h"
33
34static struct {
Tomi Valkeinen46c4b642013-03-19 13:46:40 +020035 struct platform_device *pdev;
36
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030037 bool update_enabled;
Roger Quadros508886c2010-03-17 13:35:21 +010038 struct regulator *vdds_sdi_reg;
Archit Taneja37a57992012-06-29 14:33:18 +053039
40 struct dss_lcd_mgr_config mgr_config;
Archit Taneja9b4a5712012-08-08 16:56:06 +053041 struct omap_video_timings timings;
Archit Taneja889b4fd2012-07-20 17:18:49 +053042 int datapairs;
Archit Taneja81b87f52012-09-26 16:30:49 +053043
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +030044 struct omap_dss_device output;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020045
46 bool port_initialized;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030047} sdi;
48
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020049struct sdi_clk_calc_ctx {
50 unsigned long pck_min, pck_max;
51
Tomi Valkeinenc56812f2014-01-28 08:50:47 +020052 unsigned long fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020053 struct dispc_clock_info dispc_cinfo;
54};
55
56static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
57 unsigned long pck, void *data)
58{
59 struct sdi_clk_calc_ctx *ctx = data;
60
61 ctx->dispc_cinfo.lck_div = lckd;
62 ctx->dispc_cinfo.pck_div = pckd;
63 ctx->dispc_cinfo.lck = lck;
64 ctx->dispc_cinfo.pck = pck;
65
66 return true;
67}
68
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020069static bool dpi_calc_dss_cb(unsigned long fck, void *data)
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020070{
71 struct sdi_clk_calc_ctx *ctx = data;
72
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020073 ctx->fck = fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020074
75 return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
76 dpi_calc_dispc_cb, ctx);
77}
78
79static int sdi_calc_clock_div(unsigned long pclk,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +020080 unsigned long *fck,
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020081 struct dispc_clock_info *dispc_cinfo)
82{
83 int i;
84 struct sdi_clk_calc_ctx ctx;
85
86 /*
87 * DSS fclk gives us very few possibilities, so finding a good pixel
88 * clock may not be possible. We try multiple times to find the clock,
89 * each time widening the pixel clock range we look for, up to
90 * +/- 1MHz.
91 */
92
93 for (i = 0; i < 10; ++i) {
94 bool ok;
95
96 memset(&ctx, 0, sizeof(ctx));
97 if (pclk > 1000 * i * i * i)
98 ctx.pck_min = max(pclk - 1000 * i * i * i, 0lu);
99 else
100 ctx.pck_min = 0;
101 ctx.pck_max = pclk + 1000 * i * i * i;
102
Tomi Valkeinen688af022013-10-31 16:41:57 +0200103 ok = dss_div_calc(pclk, ctx.pck_min, dpi_calc_dss_cb, &ctx);
Tomi Valkeinen36816fa2013-03-05 17:06:26 +0200104 if (ok) {
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200105 *fck = ctx.fck;
Tomi Valkeinen36816fa2013-03-05 17:06:26 +0200106 *dispc_cinfo = ctx.dispc_cinfo;
107 return 0;
108 }
109 }
110
111 return -EINVAL;
112}
113
Archit Taneja37a57992012-06-29 14:33:18 +0530114static void sdi_config_lcd_manager(struct omap_dss_device *dssdev)
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000115{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300116 struct omap_overlay_manager *mgr = sdi.output.manager;
Archit Taneja7d6069e2012-09-04 11:49:30 +0530117
Archit Taneja37a57992012-06-29 14:33:18 +0530118 sdi.mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
119
120 sdi.mgr_config.stallmode = false;
121 sdi.mgr_config.fifohandcheck = false;
122
123 sdi.mgr_config.video_port_width = 24;
124 sdi.mgr_config.lcden_sig_polarity = 1;
125
Archit Taneja7d6069e2012-09-04 11:49:30 +0530126 dss_mgr_set_lcd_config(mgr, &sdi.mgr_config);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300127}
128
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300129static int sdi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300130{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300131 struct omap_dss_device *out = &sdi.output;
Archit Taneja9b4a5712012-08-08 16:56:06 +0530132 struct omap_video_timings *t = &sdi.timings;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200133 unsigned long fck;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300134 struct dispc_clock_info dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300135 unsigned long pck;
136 int r;
137
Archit Taneja7d6069e2012-09-04 11:49:30 +0530138 if (out == NULL || out->manager == NULL) {
139 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300140 return -ENODEV;
141 }
142
Roger Quadros508886c2010-03-17 13:35:21 +0100143 r = regulator_enable(sdi.vdds_sdi_reg);
144 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300145 goto err_reg_enable;
Roger Quadros508886c2010-03-17 13:35:21 +0100146
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300147 r = dispc_runtime_get();
148 if (r)
149 goto err_get_dispc;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300150
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300151 /* 15.5.9.1.2 */
Archit Taneja9b4a5712012-08-08 16:56:06 +0530152 t->data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
153 t->sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530154
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200155 r = sdi_calc_clock_div(t->pixel_clock * 1000, &fck, &dispc_cinfo);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300156 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157 goto err_calc_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300158
Archit Taneja37a57992012-06-29 14:33:18 +0530159 sdi.mgr_config.clock_info = dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300160
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200161 pck = fck / dispc_cinfo.lck_div / dispc_cinfo.pck_div / 1000;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300162
163 if (pck != t->pixel_clock) {
164 DSSWARN("Could not find exact pixel clock. Requested %d kHz, "
165 "got %lu kHz\n",
166 t->pixel_clock, pck);
167
168 t->pixel_clock = pck;
169 }
170
171
Archit Taneja7d6069e2012-09-04 11:49:30 +0530172 dss_mgr_set_timings(out->manager, t);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300173
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200174 r = dss_set_fck_rate(fck);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300175 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300176 goto err_set_dss_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300177
Archit Taneja37a57992012-06-29 14:33:18 +0530178 sdi_config_lcd_manager(dssdev);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300179
Tomi Valkeinen35d67862012-08-21 09:09:47 +0300180 /*
181 * LCLK and PCLK divisors are located in shadow registers, and we
182 * normally write them to DISPC registers when enabling the output.
183 * However, SDI uses pck-free as source clock for its PLL, and pck-free
184 * is affected by the divisors. And as we need the PLL before enabling
185 * the output, we need to write the divisors early.
186 *
187 * It seems just writing to the DISPC register is enough, and we don't
188 * need to care about the shadow register mechanism for pck-free. The
189 * exact reason for this is unknown.
190 */
Archit Taneja7d6069e2012-09-04 11:49:30 +0530191 dispc_mgr_set_clock_div(out->manager->id, &sdi.mgr_config.clock_info);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530192
Tomi Valkeinen66591452012-09-11 11:28:59 +0300193 dss_sdi_init(sdi.datapairs);
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200194 r = dss_sdi_enable();
195 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300196 goto err_sdi_enable;
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200197 mdelay(2);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300198
Archit Taneja7d6069e2012-09-04 11:49:30 +0530199 r = dss_mgr_enable(out->manager);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200200 if (r)
201 goto err_mgr_enable;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300202
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300203 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300204
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200205err_mgr_enable:
206 dss_sdi_disable();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300207err_sdi_enable:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300208err_set_dss_clock_div:
209err_calc_clock_div:
210 dispc_runtime_put();
211err_get_dispc:
Roger Quadros508886c2010-03-17 13:35:21 +0100212 regulator_disable(sdi.vdds_sdi_reg);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300213err_reg_enable:
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300214 return r;
215}
216
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300217static void sdi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300218{
Tomi Valkeinen7ae9a712013-05-10 15:27:07 +0300219 struct omap_overlay_manager *mgr = sdi.output.manager;
Archit Taneja7d6069e2012-09-04 11:49:30 +0530220
221 dss_mgr_disable(mgr);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300222
223 dss_sdi_disable();
224
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300225 dispc_runtime_put();
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300226
Roger Quadros508886c2010-03-17 13:35:21 +0100227 regulator_disable(sdi.vdds_sdi_reg);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300228}
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300229
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300230static void sdi_set_timings(struct omap_dss_device *dssdev,
Archit Tanejac7833f72012-07-05 17:11:12 +0530231 struct omap_video_timings *timings)
232{
Archit Taneja9b4a5712012-08-08 16:56:06 +0530233 sdi.timings = *timings;
Archit Tanejac7833f72012-07-05 17:11:12 +0530234}
Archit Tanejac7833f72012-07-05 17:11:12 +0530235
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300236static void sdi_get_timings(struct omap_dss_device *dssdev,
237 struct omap_video_timings *timings)
238{
239 *timings = sdi.timings;
240}
241
242static int sdi_check_timings(struct omap_dss_device *dssdev,
243 struct omap_video_timings *timings)
244{
245 struct omap_overlay_manager *mgr = sdi.output.manager;
246
247 if (mgr && !dispc_mgr_timings_ok(mgr->id, timings))
248 return -EINVAL;
249
250 if (timings->pixel_clock == 0)
251 return -EINVAL;
252
253 return 0;
254}
255
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300256static void sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs)
Archit Taneja889b4fd2012-07-20 17:18:49 +0530257{
258 sdi.datapairs = datapairs;
259}
Archit Taneja889b4fd2012-07-20 17:18:49 +0530260
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300261static int sdi_init_regulator(void)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300262{
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300263 struct regulator *vdds_sdi;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300264
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300265 if (sdi.vdds_sdi_reg)
266 return 0;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200267
Tomi Valkeinen349c3d92013-08-29 10:06:43 +0300268 vdds_sdi = devm_regulator_get(&sdi.pdev->dev, "vdds_sdi");
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300269 if (IS_ERR(vdds_sdi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +0200270 if (PTR_ERR(vdds_sdi) != -EPROBE_DEFER)
271 DSSERR("can't get VDDS_SDI regulator\n");
Tomi Valkeinen349c3d92013-08-29 10:06:43 +0300272 return PTR_ERR(vdds_sdi);
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200273 }
274
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300275 sdi.vdds_sdi_reg = vdds_sdi;
276
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300277 return 0;
278}
279
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300280static int sdi_connect(struct omap_dss_device *dssdev,
281 struct omap_dss_device *dst)
282{
283 struct omap_overlay_manager *mgr;
284 int r;
285
286 r = sdi_init_regulator();
287 if (r)
288 return r;
289
290 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
291 if (!mgr)
292 return -ENODEV;
293
294 r = dss_mgr_connect(mgr, dssdev);
295 if (r)
296 return r;
297
298 r = omapdss_output_set_device(dssdev, dst);
299 if (r) {
300 DSSERR("failed to connect output to new device: %s\n",
301 dst->name);
302 dss_mgr_disconnect(mgr, dssdev);
303 return r;
304 }
305
306 return 0;
307}
308
309static void sdi_disconnect(struct omap_dss_device *dssdev,
310 struct omap_dss_device *dst)
311{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300312 WARN_ON(dst != dssdev->dst);
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300313
Tomi Valkeinen9560dc102013-07-24 13:06:54 +0300314 if (dst != dssdev->dst)
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300315 return;
316
317 omapdss_output_unset_device(dssdev);
318
319 if (dssdev->manager)
320 dss_mgr_disconnect(dssdev->manager, dssdev);
321}
322
323static const struct omapdss_sdi_ops sdi_ops = {
324 .connect = sdi_connect,
325 .disconnect = sdi_disconnect,
326
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300327 .enable = sdi_display_enable,
328 .disable = sdi_display_disable,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300329
330 .check_timings = sdi_check_timings,
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300331 .set_timings = sdi_set_timings,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300332 .get_timings = sdi_get_timings,
333
Tomi Valkeinencd6e9152013-05-22 13:14:37 +0300334 .set_datapairs = sdi_set_datapairs,
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300335};
336
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300337static void sdi_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530338{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300339 struct omap_dss_device *out = &sdi.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530340
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300341 out->dev = &pdev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +0530342 out->id = OMAP_DSS_OUTPUT_SDI;
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300343 out->output_type = OMAP_DISPLAY_TYPE_SDI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200344 out->name = "sdi.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200345 out->dispc_channel = OMAP_DSS_CHANNEL_LCD;
Tomi Valkeinenb1082df2013-05-24 13:19:14 +0300346 out->ops.sdi = &sdi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +0300347 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +0530348
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300349 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530350}
351
352static void __exit sdi_uninit_output(struct platform_device *pdev)
353{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300354 struct omap_dss_device *out = &sdi.output;
Archit Taneja81b87f52012-09-26 16:30:49 +0530355
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +0300356 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +0530357}
358
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300359static int omap_sdi_probe(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300360{
Tomi Valkeinen46c4b642013-03-19 13:46:40 +0200361 sdi.pdev = pdev;
362
Archit Taneja81b87f52012-09-26 16:30:49 +0530363 sdi_init_output(pdev);
364
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300365 return 0;
366}
367
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200368static int __exit omap_sdi_remove(struct platform_device *pdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300369{
Archit Taneja81b87f52012-09-26 16:30:49 +0530370 sdi_uninit_output(pdev);
371
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200372 return 0;
373}
374
375static struct platform_driver omap_sdi_driver = {
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300376 .probe = omap_sdi_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200377 .remove = __exit_p(omap_sdi_remove),
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200378 .driver = {
379 .name = "omapdss_sdi",
380 .owner = THIS_MODULE,
381 },
382};
383
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200384int __init sdi_init_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200385{
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300386 return platform_driver_register(&omap_sdi_driver);
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200387}
388
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200389void __exit sdi_uninit_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200390{
391 platform_driver_unregister(&omap_sdi_driver);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300392}
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200393
394int __init sdi_init_port(struct platform_device *pdev, struct device_node *port)
395{
396 struct device_node *ep;
397 u32 datapairs;
398 int r;
399
400 ep = omapdss_of_get_next_endpoint(port, NULL);
401 if (!ep)
402 return 0;
403
404 r = of_property_read_u32(ep, "datapairs", &datapairs);
405 if (r) {
406 DSSERR("failed to parse datapairs\n");
407 goto err_datapairs;
408 }
409
410 sdi.datapairs = datapairs;
411
412 of_node_put(ep);
413
414 sdi.pdev = pdev;
415
416 sdi_init_output(pdev);
417
418 sdi.port_initialized = true;
419
420 return 0;
421
422err_datapairs:
423 of_node_put(ep);
424
425 return r;
426}
427
428void __exit sdi_uninit_port(void)
429{
430 if (!sdi.port_initialized)
431 return;
432
433 sdi_uninit_output(sdi.pdev);
434}