blob: 3b99390e467aa3bfabcfb99438d66981ec2509c0 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawskyb18b6bd2014-02-20 11:47:07 -080099static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800100{
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800101 struct drm_device *dev = ppgtt->base.dev;
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 struct i915_address_space *vm = &ppgtt->base;
104
105 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
106 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
107 ppgtt->base.cleanup(&ppgtt->base);
108 return;
109 }
110
111 /*
112 * Make sure vmas are unbound before we take down the drm_mm
113 *
114 * FIXME: Proper refcounting should take care of this, this shouldn't be
115 * needed at all.
116 */
117 if (!list_empty(&vm->active_list)) {
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &vm->active_list, mm_list)
121 if (WARN_ON(list_empty(&vma->vma_link) ||
122 list_is_singular(&vma->vma_link)))
123 break;
124
125 i915_gem_evict_vm(&ppgtt->base, true);
126 } else {
127 i915_gem_retire_requests(dev);
128 i915_gem_evict_vm(&ppgtt->base, false);
129 }
130
131 ppgtt->base.cleanup(&ppgtt->base);
132}
133
Ben Widawskyb18b6bd2014-02-20 11:47:07 -0800134static void ppgtt_release(struct kref *kref)
135{
136 struct i915_hw_ppgtt *ppgtt =
137 container_of(kref, struct i915_hw_ppgtt, ref);
138
139 do_ppgtt_cleanup(ppgtt);
140 kfree(ppgtt);
141}
142
Ben Widawskyb731d332013-12-06 14:10:59 -0800143static size_t get_context_alignment(struct drm_device *dev)
144{
145 if (IS_GEN6(dev))
146 return GEN6_CONTEXT_ALIGN;
147
148 return GEN7_CONTEXT_ALIGN;
149}
150
Ben Widawsky254f9652012-06-04 14:42:42 -0700151static int get_context_size(struct drm_device *dev)
152{
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 int ret;
155 u32 reg;
156
157 switch (INTEL_INFO(dev)->gen) {
158 case 6:
159 reg = I915_READ(CXT_SIZE);
160 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
161 break;
162 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700163 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700164 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700165 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700166 else
167 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700168 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700169 case 8:
170 ret = GEN8_CXT_TOTAL_SIZE;
171 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700172 default:
173 BUG();
174 }
175
176 return ret;
177}
178
Mika Kuoppaladce32712013-04-30 13:30:33 +0300179void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
Oscar Mateo273497e2014-05-22 14:13:37 +0100181 struct intel_context *ctx = container_of(ctx_ref,
Mika Kuoppaladce32712013-04-30 13:30:33 +0300182 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100185 if (ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100186 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100187 if (USES_PPGTT(ctx->legacy_hw_ctx.rcs_state->base.dev))
Chris Wilson691e6412014-04-09 09:07:36 +0100188 ppgtt = ctx_to_ppgtt(ctx);
Chris Wilson691e6412014-04-09 09:07:36 +0100189 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800190
191 if (ppgtt)
192 kref_put(&ppgtt->ref, ppgtt_release);
Ben Widawsky2f295792014-07-01 11:17:47 -0700193 if (ctx->legacy_hw_ctx.rcs_state)
194 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800195 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 kfree(ctx);
197}
198
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100199static struct drm_i915_gem_object *
200i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
201{
202 struct drm_i915_gem_object *obj;
203 int ret;
204
205 obj = i915_gem_alloc_object(dev, size);
206 if (obj == NULL)
207 return ERR_PTR(-ENOMEM);
208
209 /*
210 * Try to make the context utilize L3 as well as LLC.
211 *
212 * On VLV we don't have L3 controls in the PTEs so we
213 * shouldn't touch the cache level, especially as that
214 * would make the object snooped which might have a
215 * negative performance impact.
216 */
217 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
218 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
219 /* Failure shouldn't ever happen this early */
220 if (WARN_ON(ret)) {
221 drm_gem_object_unreference(&obj->base);
222 return ERR_PTR(ret);
223 }
224 }
225
226 return obj;
227}
228
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800229static struct i915_hw_ppgtt *
Oscar Mateo273497e2014-05-22 14:13:37 +0100230create_vm_for_ctx(struct drm_device *dev, struct intel_context *ctx)
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800231{
232 struct i915_hw_ppgtt *ppgtt;
233 int ret;
234
235 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
236 if (!ppgtt)
237 return ERR_PTR(-ENOMEM);
238
239 ret = i915_gem_init_ppgtt(dev, ppgtt);
240 if (ret) {
241 kfree(ppgtt);
242 return ERR_PTR(ret);
243 }
244
Chris Wilson6313c202014-03-19 13:45:45 +0000245 ppgtt->ctx = ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800246 return ppgtt;
247}
248
Oscar Mateo273497e2014-05-22 14:13:37 +0100249static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800250__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700251 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100254 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800255 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700256
Ben Widawskyf94982b2012-11-10 10:56:04 -0800257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700260
Mika Kuoppaladce32712013-04-30 13:30:33 +0300261 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700262 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700263
Chris Wilson691e6412014-04-09 09:07:36 +0100264 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100265 struct drm_i915_gem_object *obj =
266 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
267 if (IS_ERR(obj)) {
268 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100269 goto err_out;
270 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100271 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100272 }
273
274 /* Default context will never have a file_priv */
275 if (file_priv != NULL) {
276 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100277 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100278 if (ret < 0)
279 goto err_out;
280 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100281 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300282
283 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100284 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700285 /* NB: Mark all slices as needing a remap so that when the context first
286 * loads it will restore whatever remap state already exists. If there
287 * is no remap info, it will be a NOP. */
288 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700289
Ben Widawsky146937e2012-06-29 10:30:39 -0700290 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700291
292err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300293 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700294 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700295}
296
Ben Widawsky254f9652012-06-04 14:42:42 -0700297/**
298 * The default context needs to exist per ring that uses contexts. It stores the
299 * context state of the GPU for applications that don't utilize HW contexts, as
300 * well as an idle case.
301 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100302static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800303i915_gem_create_context(struct drm_device *dev,
304 struct drm_i915_file_private *file_priv,
305 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700306{
Chris Wilson42c3b602014-01-23 19:40:02 +0000307 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800308 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100309 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800310 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700311
Ben Widawskyb731d332013-12-06 14:10:59 -0800312 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700313
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800314 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700315 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800316 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700317
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100318 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000319 /* We may need to do things with the shrinker which
320 * require us to immediately switch back to the default
321 * context. This can cause a problem as pinning the
322 * default context also requires GTT space which may not
323 * be available. To avoid this we always pin the default
324 * context.
325 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100326 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100327 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000328 if (ret) {
329 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
330 goto err_destroy;
331 }
332 }
333
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800334 if (create_vm) {
335 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
336
337 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800338 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
339 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800340 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000341 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342 } else
343 ctx->vm = &ppgtt->base;
344
345 /* This case is reserved for the global default context and
346 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000347 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800348 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
349 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000350 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800351 }
352
353 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800354 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800355 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800356 /* For platforms which only have aliasing PPGTT, we fake the
357 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800358 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800359 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
360 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800361 ctx->vm = &dev_priv->gtt.base;
362
Ben Widawskya45d0f62013-12-06 14:11:05 -0800363 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100364
Chris Wilson42c3b602014-01-23 19:40:02 +0000365err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100366 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
367 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100368err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300369 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800370 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700371}
372
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800373void i915_gem_context_reset(struct drm_device *dev)
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800376 int i;
377
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800378 /* Prevent the hardware from restoring the last context (which hung) on
379 * the next switch */
380 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100381 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateo273497e2014-05-22 14:13:37 +0100382 struct intel_context *dctx = ring->default_context;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100383 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800384
385 /* Do a fake switch to the default context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100386 if (lctx == dctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800387 continue;
388
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100389 if (!lctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800390 continue;
391
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100392 if (dctx->legacy_hw_ctx.rcs_state && i == RCS) {
393 WARN_ON(i915_gem_obj_ggtt_pin(dctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100394 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800395 /* Fake a finish/inactive */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100396 dctx->legacy_hw_ctx.rcs_state->base.write_domain = 0;
397 dctx->legacy_hw_ctx.rcs_state->active = 0;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800398 }
399
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100400 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
401 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ville Syrjälä4bfad3d2014-06-18 22:04:48 +0300402
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100403 i915_gem_context_unreference(lctx);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800404 i915_gem_context_reference(dctx);
405 ring->last_context = dctx;
406 }
407}
408
Ben Widawsky8245be32013-11-06 13:56:29 -0200409int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700410{
411 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100412 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800413 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700414
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800415 /* Init should only be called once per module load. Eventually the
416 * restriction on the context_disabled check can be loosened. */
417 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200418 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700419
Chris Wilson691e6412014-04-09 09:07:36 +0100420 if (HAS_HW_CONTEXTS(dev)) {
421 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
422 if (dev_priv->hw_context_size > (1<<20)) {
423 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
424 dev_priv->hw_context_size);
425 dev_priv->hw_context_size = 0;
426 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700427 }
428
Chris Wilson691e6412014-04-09 09:07:36 +0100429 ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
430 if (IS_ERR(ctx)) {
431 DRM_ERROR("Failed to create default global context (error %ld)\n",
432 PTR_ERR(ctx));
433 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700434 }
435
Chris Wilson691e6412014-04-09 09:07:36 +0100436 /* NB: RCS will hold a ref for all rings */
437 for (i = 0; i < I915_NUM_RINGS; i++)
438 dev_priv->ring[i].default_context = ctx;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800439
Chris Wilson691e6412014-04-09 09:07:36 +0100440 DRM_DEBUG_DRIVER("%s context support initialized\n", dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200441 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700442}
443
444void i915_gem_context_fini(struct drm_device *dev)
445{
446 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100447 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800448 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700449
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100450 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100451 /* The only known way to stop the gpu from accessing the hw context is
452 * to reset it. Do this as the very last operation to avoid confusing
453 * other code, leading to spurious errors. */
454 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700455
Chris Wilson691e6412014-04-09 09:07:36 +0100456 /* When default context is created and switched to, base object refcount
457 * will be 2 (+1 from object creation and +1 from do_switch()).
458 * i915_gem_context_fini() will be called after gpu_idle() has switched
459 * to default context. So we need to unreference the base object once
460 * to offset the do_switch part, so that i915_gem_context_unreference()
461 * can then free the base object correctly. */
462 WARN_ON(!dev_priv->ring[RCS].last_context);
463 if (dev_priv->ring[RCS].last_context == dctx) {
464 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100465 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
466 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100467 i915_gem_context_unreference(dctx);
468 dev_priv->ring[RCS].last_context = NULL;
469 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100470
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100471 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800472 }
473
474 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800476
477 if (ring->last_context)
478 i915_gem_context_unreference(ring->last_context);
479
480 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800481 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700482 }
483
Mika Kuoppaladce32712013-04-30 13:30:33 +0300484 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700485}
486
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800487int i915_gem_context_enable(struct drm_i915_private *dev_priv)
488{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100489 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800490 int ret, i;
491
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800492 /* This is the only place the aliasing PPGTT gets enabled, which means
493 * it has to happen before we bail on reset */
494 if (dev_priv->mm.aliasing_ppgtt) {
495 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
496 ppgtt->enable(ppgtt);
497 }
498
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800499 /* FIXME: We should make this work, even in reset */
500 if (i915_reset_in_progress(&dev_priv->gpu_error))
501 return 0;
502
503 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800504
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800505 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100506 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800507 if (ret)
508 return ret;
509 }
510
511 return 0;
512}
513
Ben Widawsky40521052012-06-04 14:42:43 -0700514static int context_idr_cleanup(int id, void *p, void *data)
515{
Oscar Mateo273497e2014-05-22 14:13:37 +0100516 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700517
Mika Kuoppaladce32712013-04-30 13:30:33 +0300518 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700519 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700520}
521
Ben Widawskye422b882013-12-06 14:10:58 -0800522int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
523{
524 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100525 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800526
527 idr_init(&file_priv->context_idr);
528
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800529 mutex_lock(&dev->struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100530 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800531 mutex_unlock(&dev->struct_mutex);
532
Oscar Mateof83d6512014-05-22 14:13:38 +0100533 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800534 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100535 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800536 }
537
Ben Widawskye422b882013-12-06 14:10:58 -0800538 return 0;
539}
540
Ben Widawsky254f9652012-06-04 14:42:42 -0700541void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
542{
Ben Widawsky40521052012-06-04 14:42:43 -0700543 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700544
Daniel Vetter73c273e2012-06-19 20:27:39 +0200545 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700546 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700547}
548
Oscar Mateo273497e2014-05-22 14:13:37 +0100549struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700550i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
551{
Oscar Mateo273497e2014-05-22 14:13:37 +0100552 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000553
Oscar Mateo273497e2014-05-22 14:13:37 +0100554 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000555 if (!ctx)
556 return ERR_PTR(-ENOENT);
557
558 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700559}
Ben Widawskye0556842012-06-04 14:42:46 -0700560
561static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100562mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100563 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700564 u32 hw_flags)
565{
566 int ret;
567
Ben Widawsky12b02862012-06-04 14:42:50 -0700568 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
569 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
570 * explicitly, so we rely on the value at ring init, stored in
571 * itlb_before_ctx_switch.
572 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700573 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100574 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700575 if (ret)
576 return ret;
577 }
578
Ben Widawskye37ec392012-06-04 14:42:48 -0700579 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700580 if (ret)
581 return ret;
582
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300583 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Ville Syrjälä64bed782014-03-31 18:17:18 +0300584 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700585 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
586 else
587 intel_ring_emit(ring, MI_NOOP);
588
Ben Widawskye0556842012-06-04 14:42:46 -0700589 intel_ring_emit(ring, MI_NOOP);
590 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100591 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye0556842012-06-04 14:42:46 -0700592 MI_MM_SPACE_GTT |
593 MI_SAVE_EXT_STATE_EN |
594 MI_RESTORE_EXT_STATE_EN |
595 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200596 /*
597 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
598 * WaMiSetContext_Hang:snb,ivb,vlv
599 */
Ben Widawskye0556842012-06-04 14:42:46 -0700600 intel_ring_emit(ring, MI_NOOP);
601
Ville Syrjälä64bed782014-03-31 18:17:18 +0300602 if (INTEL_INFO(ring->dev)->gen >= 7)
Ben Widawskye37ec392012-06-04 14:42:48 -0700603 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
604 else
605 intel_ring_emit(ring, MI_NOOP);
606
Ben Widawskye0556842012-06-04 14:42:46 -0700607 intel_ring_advance(ring);
608
609 return ret;
610}
611
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100612static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100613 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700614{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800615 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100616 struct intel_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800617 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700618 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100619 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700620 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700621
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800622 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100623 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
624 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800625 }
Ben Widawskye0556842012-06-04 14:42:46 -0700626
Oscar Mateo14d8ec52014-06-18 17:16:03 +0100627 if (from == to && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100628 return 0;
629
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800630 /* Trying to pin first makes error handling easier. */
631 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100632 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100633 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800634 if (ret)
635 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800636 }
637
Daniel Vetteracc240d2013-12-05 15:42:34 +0100638 /*
639 * Pin can switch back to the default context if we end up calling into
640 * evict_everything - as a last ditch gtt defrag effort that also
641 * switches to the default context. Hence we need to reload from here.
642 */
643 from = ring->last_context;
644
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800645 if (USES_FULL_PPGTT(ring->dev)) {
646 ret = ppgtt->switch_mm(ppgtt, ring, false);
647 if (ret)
648 goto unpin_out;
649 }
650
651 if (ring != &dev_priv->ring[RCS]) {
652 if (from)
653 i915_gem_context_unreference(from);
654 goto done;
655 }
656
Daniel Vetteracc240d2013-12-05 15:42:34 +0100657 /*
658 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100659 * that thanks to write = false in this call and us not setting any gpu
660 * write domains when putting a context object onto the active list
661 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100662 *
663 * XXX: We need a real interface to do this instead of trickery.
664 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100665 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800666 if (ret)
667 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100668
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100669 if (!to->legacy_hw_ctx.rcs_state->has_global_gtt_mapping) {
670 struct i915_vma *vma = i915_gem_obj_to_vma(to->legacy_hw_ctx.rcs_state,
Ben Widawsky6f65e292013-12-06 14:10:56 -0800671 &dev_priv->gtt.base);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100672 vma->bind_vma(vma, to->legacy_hw_ctx.rcs_state->cache_level, GLOBAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800673 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200674
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100675 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700676 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700677
Ben Widawskye0556842012-06-04 14:42:46 -0700678 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800679 if (ret)
680 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700681
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700682 for (i = 0; i < MAX_L3_SLICES; i++) {
683 if (!(to->remap_slice & (1<<i)))
684 continue;
685
686 ret = i915_gem_l3_remap(ring, i);
687 /* If it failed, try again next round */
688 if (ret)
689 DRM_DEBUG_DRIVER("L3 remapping failed\n");
690 else
691 to->remap_slice &= ~(1<<i);
692 }
693
Ben Widawskye0556842012-06-04 14:42:46 -0700694 /* The backing object for the context is done after switching to the
695 * *next* context. Therefore we cannot retire the previous context until
696 * the next context has already started running. In fact, the below code
697 * is a bit suboptimal because the retiring can occur simply after the
698 * MI_SET_CONTEXT instead of when the next seqno has completed.
699 */
Chris Wilson112522f2013-05-02 16:48:07 +0300700 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100701 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
702 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700703 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
704 * whole damn pipeline, we don't need to explicitly mark the
705 * object dirty. The only exception is that the context must be
706 * correct in case the object gets swapped out. Ideally we'd be
707 * able to defer doing this until we know the object would be
708 * swapped, but there is no way to do that yet.
709 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100710 from->legacy_hw_ctx.rcs_state->dirty = 1;
711 BUG_ON(from->legacy_hw_ctx.rcs_state->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100712
Chris Wilsonc0321e22013-08-26 19:50:53 -0300713 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100714 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300715 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700716 }
717
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100718 uninitialized = !to->legacy_hw_ctx.initialized && from == NULL;
719 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100720
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800721done:
Chris Wilson112522f2013-05-02 16:48:07 +0300722 i915_gem_context_reference(to);
723 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700724
Chris Wilson967ab6b2014-05-30 14:16:30 +0100725 if (uninitialized) {
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300726 ret = i915_gem_render_state_init(ring);
727 if (ret)
728 DRM_ERROR("init render state: %d\n", ret);
729 }
730
Ben Widawskye0556842012-06-04 14:42:46 -0700731 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800732
733unpin_out:
734 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100735 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800736 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700737}
738
739/**
740 * i915_switch_context() - perform a GPU context switch.
741 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000742 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700743 *
744 * The context life cycle is simple. The context refcount is incremented and
745 * decremented by 1 and create and destroy. If the context is in use by the GPU,
746 * it will have a refoucnt > 1. This allows us to destroy the context abstract
747 * object while letting the normal object tracking destroy the backing BO.
748 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100749int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100750 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700751{
752 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700753
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800754 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
755
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100756 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100757 if (to != ring->last_context) {
758 i915_gem_context_reference(to);
759 if (ring->last_context)
760 i915_gem_context_unreference(ring->last_context);
761 ring->last_context = to;
762 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800763 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200764 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800765
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800766 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700767}
Ben Widawsky84624812012-06-04 14:42:54 -0700768
Chris Wilson691e6412014-04-09 09:07:36 +0100769static bool hw_context_enabled(struct drm_device *dev)
770{
771 return to_i915(dev)->hw_context_size;
772}
773
Ben Widawsky84624812012-06-04 14:42:54 -0700774int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
775 struct drm_file *file)
776{
Ben Widawsky84624812012-06-04 14:42:54 -0700777 struct drm_i915_gem_context_create *args = data;
778 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100779 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700780 int ret;
781
Chris Wilson691e6412014-04-09 09:07:36 +0100782 if (!hw_context_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200783 return -ENODEV;
784
Ben Widawsky84624812012-06-04 14:42:54 -0700785 ret = i915_mutex_lock_interruptible(dev);
786 if (ret)
787 return ret;
788
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800789 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700790 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300791 if (IS_ERR(ctx))
792 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700793
Oscar Mateo821d66d2014-07-03 16:28:00 +0100794 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700795 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
796
Dan Carpenterbe636382012-07-17 09:44:49 +0300797 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700798}
799
800int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
801 struct drm_file *file)
802{
803 struct drm_i915_gem_context_destroy *args = data;
804 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100805 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700806 int ret;
807
Oscar Mateo821d66d2014-07-03 16:28:00 +0100808 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800809 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800810
Ben Widawsky84624812012-06-04 14:42:54 -0700811 ret = i915_mutex_lock_interruptible(dev);
812 if (ret)
813 return ret;
814
815 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000816 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700817 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000818 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700819 }
820
Oscar Mateo821d66d2014-07-03 16:28:00 +0100821 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300822 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700823 mutex_unlock(&dev->struct_mutex);
824
825 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
826 return 0;
827}