blob: aab89ded3aa4be3d8da56900d5dc1b6e85b934aa [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/stddef.h>
34#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/slab.h>
37#include <linux/version.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/dma-mapping.h>
41#include <linux/string.h>
42#include <linux/module.h>
43#include <linux/interrupt.h>
44#include <linux/workqueue.h>
45#include <linux/ethtool.h>
46#include <linux/etherdevice.h>
47#include <linux/vmalloc.h>
Tomer Tayar5d24bcf2017-03-28 15:12:52 +030048#include <linux/crash_dump.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020049#include <linux/qed/qed_if.h>
Yuval Mintz0a7fb112016-10-01 21:59:55 +030050#include <linux/qed/qed_ll2_if.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051
52#include "qed.h"
Yuval Mintz37bff2b2016-05-11 16:36:13 +030053#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020054#include "qed_sp.h"
55#include "qed_dev_api.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030056#include "qed_ll2.h"
Arun Easi1e128c82017-02-15 06:28:22 -080057#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020058#include "qed_mcp.h"
59#include "qed_hw.h"
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -040060#include "qed_selftest.h"
Arun Easi1e128c82017-02-15 06:28:22 -080061#include "qed_debug.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020062
Ram Amrani51ff1722016-10-01 21:59:57 +030063#define QED_ROCE_QPS (8192)
64#define QED_ROCE_DPIS (8)
Ram Amrani51ff1722016-10-01 21:59:57 +030065
Yuval Mintz5abd7e922016-02-24 16:52:50 +020066static char version[] =
67 "QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020068
Yuval Mintz5abd7e922016-02-24 16:52:50 +020069MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020070MODULE_LICENSE("GPL");
71MODULE_VERSION(DRV_MODULE_VERSION);
72
73#define FW_FILE_VERSION \
74 __stringify(FW_MAJOR_VERSION) "." \
75 __stringify(FW_MINOR_VERSION) "." \
76 __stringify(FW_REVISION_VERSION) "." \
77 __stringify(FW_ENGINEERING_VERSION)
78
79#define QED_FW_FILE_NAME \
80 "qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
81
Yuval Mintzd43d3f02016-02-24 16:52:48 +020082MODULE_FIRMWARE(QED_FW_FILE_NAME);
83
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020084static int __init qed_init(void)
85{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020086 pr_info("%s", version);
87
88 return 0;
89}
90
91static void __exit qed_cleanup(void)
92{
93 pr_notice("qed_cleanup called\n");
94}
95
96module_init(qed_init);
97module_exit(qed_cleanup);
98
99/* Check if the DMA controller on the machine can properly handle the DMA
100 * addressing required by the device.
101*/
102static int qed_set_coherency_mask(struct qed_dev *cdev)
103{
104 struct device *dev = &cdev->pdev->dev;
105
106 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
107 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
108 DP_NOTICE(cdev,
109 "Can't request 64-bit consistent allocations\n");
110 return -EIO;
111 }
112 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
113 DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
114 return -EIO;
115 }
116
117 return 0;
118}
119
120static void qed_free_pci(struct qed_dev *cdev)
121{
122 struct pci_dev *pdev = cdev->pdev;
123
124 if (cdev->doorbells)
125 iounmap(cdev->doorbells);
126 if (cdev->regview)
127 iounmap(cdev->regview);
128 if (atomic_read(&pdev->enable_cnt) == 1)
129 pci_release_regions(pdev);
130
131 pci_disable_device(pdev);
132}
133
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200134#define PCI_REVISION_ID_ERROR_VAL 0xff
135
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200136/* Performs PCI initializations as well as initializing PCI-related parameters
137 * in the device structrue. Returns 0 in case of success.
138 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300139static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200140{
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200141 u8 rev_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200142 int rc;
143
144 cdev->pdev = pdev;
145
146 rc = pci_enable_device(pdev);
147 if (rc) {
148 DP_NOTICE(cdev, "Cannot enable PCI device\n");
149 goto err0;
150 }
151
152 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
153 DP_NOTICE(cdev, "No memory region found in bar #0\n");
154 rc = -EIO;
155 goto err1;
156 }
157
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300158 if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200159 DP_NOTICE(cdev, "No memory region found in bar #2\n");
160 rc = -EIO;
161 goto err1;
162 }
163
164 if (atomic_read(&pdev->enable_cnt) == 1) {
165 rc = pci_request_regions(pdev, "qed");
166 if (rc) {
167 DP_NOTICE(cdev,
168 "Failed to request PCI memory resources\n");
169 goto err1;
170 }
171 pci_set_master(pdev);
172 pci_save_state(pdev);
173 }
174
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200175 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
176 if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
177 DP_NOTICE(cdev,
178 "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
179 rev_id);
180 rc = -ENODEV;
181 goto err2;
182 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200183 if (!pci_is_pcie(pdev)) {
184 DP_NOTICE(cdev, "The bus is not PCI Express\n");
185 rc = -EIO;
186 goto err2;
187 }
188
189 cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
Yuval Mintz416cdf02016-05-15 14:48:09 +0300190 if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200191 DP_NOTICE(cdev, "Cannot find power management capability\n");
192
193 rc = qed_set_coherency_mask(cdev);
194 if (rc)
195 goto err2;
196
197 cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
198 cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
199 cdev->pci_params.irq = pdev->irq;
200
201 cdev->regview = pci_ioremap_bar(pdev, 0);
202 if (!cdev->regview) {
203 DP_NOTICE(cdev, "Cannot map register space, aborting\n");
204 rc = -ENOMEM;
205 goto err2;
206 }
207
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300208 if (IS_PF(cdev)) {
Dan Carpenterf82731b2016-05-17 11:09:20 +0300209 cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300210 cdev->db_size = pci_resource_len(cdev->pdev, 2);
211 cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
212 if (!cdev->doorbells) {
213 DP_NOTICE(cdev, "Cannot map doorbell space\n");
214 return -ENOMEM;
215 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200216 }
217
218 return 0;
219
220err2:
221 pci_release_regions(pdev);
222err1:
223 pci_disable_device(pdev);
224err0:
225 return rc;
226}
227
228int qed_fill_dev_info(struct qed_dev *cdev,
229 struct qed_dev_info *dev_info)
230{
Manish Chopracee4d262015-10-26 11:02:28 +0200231 struct qed_ptt *ptt;
232
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200233 memset(dev_info, 0, sizeof(struct qed_dev_info));
234
235 dev_info->num_hwfns = cdev->num_hwfns;
236 dev_info->pci_mem_start = cdev->pci_params.mem_start;
237 dev_info->pci_mem_end = cdev->pci_params.mem_end;
238 dev_info->pci_irq = cdev->pci_params.irq;
Ram Amrani51ff1722016-10-01 21:59:57 +0300239 dev_info->rdma_supported = (cdev->hwfns[0].hw_info.personality ==
240 QED_PCI_ETH_ROCE);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500241 dev_info->is_mf_default = IS_MF_DEFAULT(&cdev->hwfns[0]);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +0200242 dev_info->dev_type = cdev->type;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200243 ether_addr_copy(dev_info->hw_mac, cdev->hwfns[0].hw_info.hw_mac_addr);
244
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300245 if (IS_PF(cdev)) {
246 dev_info->fw_major = FW_MAJOR_VERSION;
247 dev_info->fw_minor = FW_MINOR_VERSION;
248 dev_info->fw_rev = FW_REVISION_VERSION;
249 dev_info->fw_eng = FW_ENGINEERING_VERSION;
250 dev_info->mf_mode = cdev->mf_mode;
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300251 dev_info->tx_switching = true;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200252
253 if (QED_LEADING_HWFN(cdev)->hw_info.b_wol_support ==
254 QED_WOL_SUPPORT_PME)
255 dev_info->wol_support = true;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300256 } else {
257 qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
258 &dev_info->fw_minor, &dev_info->fw_rev,
259 &dev_info->fw_eng);
260 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200261
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300262 if (IS_PF(cdev)) {
263 ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
264 if (ptt) {
265 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
266 &dev_info->mfw_rev, NULL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200267
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300268 qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
269 &dev_info->flash_size);
Manish Chopracee4d262015-10-26 11:02:28 +0200270
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300271 qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
272 }
273 } else {
274 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
275 &dev_info->mfw_rev, NULL);
Manish Chopracee4d262015-10-26 11:02:28 +0200276 }
277
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200278 dev_info->mtu = QED_LEADING_HWFN(cdev)->hw_info.mtu;
279
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200280 return 0;
281}
282
283static void qed_free_cdev(struct qed_dev *cdev)
284{
285 kfree((void *)cdev);
286}
287
288static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
289{
290 struct qed_dev *cdev;
291
292 cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
293 if (!cdev)
294 return cdev;
295
296 qed_init_struct(cdev);
297
298 return cdev;
299}
300
301/* Sets the requested power state */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300302static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200303{
304 if (!cdev)
305 return -ENODEV;
306
307 DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
308 return 0;
309}
310
311/* probing */
312static struct qed_dev *qed_probe(struct pci_dev *pdev,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300313 struct qed_probe_params *params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200314{
315 struct qed_dev *cdev;
316 int rc;
317
318 cdev = qed_alloc_cdev(pdev);
319 if (!cdev)
320 goto err0;
321
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300322 cdev->protocol = params->protocol;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200323
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300324 if (params->is_vf)
325 cdev->b_is_vf = true;
326
327 qed_init_dp(cdev, params->dp_module, params->dp_level);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200328
329 rc = qed_init_pci(cdev, pdev);
330 if (rc) {
331 DP_ERR(cdev, "init pci failed\n");
332 goto err1;
333 }
334 DP_INFO(cdev, "PCI init completed successfully\n");
335
336 rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
337 if (rc) {
338 DP_ERR(cdev, "hw prepare failed\n");
339 goto err2;
340 }
341
342 DP_INFO(cdev, "qed_probe completed successffuly\n");
343
344 return cdev;
345
346err2:
347 qed_free_pci(cdev);
348err1:
349 qed_free_cdev(cdev);
350err0:
351 return NULL;
352}
353
354static void qed_remove(struct qed_dev *cdev)
355{
356 if (!cdev)
357 return;
358
359 qed_hw_remove(cdev);
360
361 qed_free_pci(cdev);
362
363 qed_set_power_state(cdev, PCI_D3hot);
364
365 qed_free_cdev(cdev);
366}
367
368static void qed_disable_msix(struct qed_dev *cdev)
369{
370 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
371 pci_disable_msix(cdev->pdev);
372 kfree(cdev->int_params.msix_table);
373 } else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
374 pci_disable_msi(cdev->pdev);
375 }
376
377 memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
378}
379
380static int qed_enable_msix(struct qed_dev *cdev,
381 struct qed_int_params *int_params)
382{
383 int i, rc, cnt;
384
385 cnt = int_params->in.num_vectors;
386
387 for (i = 0; i < cnt; i++)
388 int_params->msix_table[i].entry = i;
389
390 rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
391 int_params->in.min_msix_cnt, cnt);
392 if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
393 (rc % cdev->num_hwfns)) {
394 pci_disable_msix(cdev->pdev);
395
396 /* If fastpath is initialized, we need at least one interrupt
397 * per hwfn [and the slow path interrupts]. New requested number
398 * should be a multiple of the number of hwfns.
399 */
400 cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
401 DP_NOTICE(cdev,
402 "Trying to enable MSI-X with less vectors (%d out of %d)\n",
403 cnt, int_params->in.num_vectors);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300404 rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
405 cnt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200406 if (!rc)
407 rc = cnt;
408 }
409
410 if (rc > 0) {
411 /* MSI-x configuration was achieved */
412 int_params->out.int_mode = QED_INT_MODE_MSIX;
413 int_params->out.num_vectors = rc;
414 rc = 0;
415 } else {
416 DP_NOTICE(cdev,
417 "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
418 cnt, rc);
419 }
420
421 return rc;
422}
423
424/* This function outputs the int mode and the number of enabled msix vector */
425static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
426{
427 struct qed_int_params *int_params = &cdev->int_params;
428 struct msix_entry *tbl;
429 int rc = 0, cnt;
430
431 switch (int_params->in.int_mode) {
432 case QED_INT_MODE_MSIX:
433 /* Allocate MSIX table */
434 cnt = int_params->in.num_vectors;
435 int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
436 if (!int_params->msix_table) {
437 rc = -ENOMEM;
438 goto out;
439 }
440
441 /* Enable MSIX */
442 rc = qed_enable_msix(cdev, int_params);
443 if (!rc)
444 goto out;
445
446 DP_NOTICE(cdev, "Failed to enable MSI-X\n");
447 kfree(int_params->msix_table);
448 if (force_mode)
449 goto out;
450 /* Fallthrough */
451
452 case QED_INT_MODE_MSI:
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300453 if (cdev->num_hwfns == 1) {
454 rc = pci_enable_msi(cdev->pdev);
455 if (!rc) {
456 int_params->out.int_mode = QED_INT_MODE_MSI;
457 goto out;
458 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200459
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300460 DP_NOTICE(cdev, "Failed to enable MSI\n");
461 if (force_mode)
462 goto out;
463 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200464 /* Fallthrough */
465
466 case QED_INT_MODE_INTA:
467 int_params->out.int_mode = QED_INT_MODE_INTA;
468 rc = 0;
469 goto out;
470 default:
471 DP_NOTICE(cdev, "Unknown int_mode value %d\n",
472 int_params->in.int_mode);
473 rc = -EINVAL;
474 }
475
476out:
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300477 if (!rc)
478 DP_INFO(cdev, "Using %s interrupts\n",
479 int_params->out.int_mode == QED_INT_MODE_INTA ?
480 "INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
481 "MSI" : "MSIX");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200482 cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
483
484 return rc;
485}
486
487static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
488 int index, void(*handler)(void *))
489{
490 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
491 int relative_idx = index / cdev->num_hwfns;
492
493 hwfn->simd_proto_handler[relative_idx].func = handler;
494 hwfn->simd_proto_handler[relative_idx].token = token;
495}
496
497static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
498{
499 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
500 int relative_idx = index / cdev->num_hwfns;
501
502 memset(&hwfn->simd_proto_handler[relative_idx], 0,
503 sizeof(struct qed_simd_fp_handler));
504}
505
506static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
507{
508 tasklet_schedule((struct tasklet_struct *)tasklet);
509 return IRQ_HANDLED;
510}
511
512static irqreturn_t qed_single_int(int irq, void *dev_instance)
513{
514 struct qed_dev *cdev = (struct qed_dev *)dev_instance;
515 struct qed_hwfn *hwfn;
516 irqreturn_t rc = IRQ_NONE;
517 u64 status;
518 int i, j;
519
520 for (i = 0; i < cdev->num_hwfns; i++) {
521 status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
522
523 if (!status)
524 continue;
525
526 hwfn = &cdev->hwfns[i];
527
528 /* Slowpath interrupt */
529 if (unlikely(status & 0x1)) {
530 tasklet_schedule(hwfn->sp_dpc);
531 status &= ~0x1;
532 rc = IRQ_HANDLED;
533 }
534
535 /* Fastpath interrupts */
536 for (j = 0; j < 64; j++) {
537 if ((0x2ULL << j) & status) {
538 hwfn->simd_proto_handler[j].func(
539 hwfn->simd_proto_handler[j].token);
540 status &= ~(0x2ULL << j);
541 rc = IRQ_HANDLED;
542 }
543 }
544
545 if (unlikely(status))
546 DP_VERBOSE(hwfn, NETIF_MSG_INTR,
547 "got an unknown interrupt status 0x%llx\n",
548 status);
549 }
550
551 return rc;
552}
553
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500554int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200555{
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500556 struct qed_dev *cdev = hwfn->cdev;
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300557 u32 int_mode;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500558 int rc = 0;
559 u8 id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200560
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300561 int_mode = cdev->int_params.out.int_mode;
562 if (int_mode == QED_INT_MODE_MSIX) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500563 id = hwfn->my_id;
564 snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
565 id, cdev->pdev->bus->number,
566 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
567 rc = request_irq(cdev->int_params.msix_table[id].vector,
568 qed_msix_sp_int, 0, hwfn->name, hwfn->sp_dpc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200569 } else {
570 unsigned long flags = 0;
571
572 snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
573 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
574 PCI_FUNC(cdev->pdev->devfn));
575
576 if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
577 flags |= IRQF_SHARED;
578
579 rc = request_irq(cdev->pdev->irq, qed_single_int,
580 flags, cdev->name, cdev);
581 }
582
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300583 if (rc)
584 DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
585 else
586 DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
587 "Requested slowpath %s\n",
588 (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
589
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200590 return rc;
591}
592
Tomer Tayar12263372017-03-28 15:12:50 +0300593void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn)
594{
595 struct qed_dev *cdev = p_hwfn->cdev;
596 u8 id = p_hwfn->my_id;
597 u32 int_mode;
598
599 int_mode = cdev->int_params.out.int_mode;
600 if (int_mode == QED_INT_MODE_MSIX)
601 synchronize_irq(cdev->int_params.msix_table[id].vector);
602 else
603 synchronize_irq(cdev->pdev->irq);
604}
605
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200606static void qed_slowpath_irq_free(struct qed_dev *cdev)
607{
608 int i;
609
610 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
611 for_each_hwfn(cdev, i) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500612 if (!cdev->hwfns[i].b_int_requested)
613 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200614 synchronize_irq(cdev->int_params.msix_table[i].vector);
615 free_irq(cdev->int_params.msix_table[i].vector,
616 cdev->hwfns[i].sp_dpc);
617 }
618 } else {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500619 if (QED_LEADING_HWFN(cdev)->b_int_requested)
620 free_irq(cdev->pdev->irq, cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200621 }
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500622 qed_int_disable_post_isr_release(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200623}
624
625static int qed_nic_stop(struct qed_dev *cdev)
626{
627 int i, rc;
628
629 rc = qed_hw_stop(cdev);
630
631 for (i = 0; i < cdev->num_hwfns; i++) {
632 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
633
634 if (p_hwfn->b_sp_dpc_enabled) {
635 tasklet_disable(p_hwfn->sp_dpc);
636 p_hwfn->b_sp_dpc_enabled = false;
637 DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
638 "Disabled sp taskelt [hwfn %d] at %p\n",
639 i, p_hwfn->sp_dpc);
640 }
641 }
642
Tomer Tayarc965db42016-09-07 16:36:24 +0300643 qed_dbg_pf_exit(cdev);
644
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200645 return rc;
646}
647
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200648static int qed_nic_setup(struct qed_dev *cdev)
649{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300650 int rc, i;
651
652 /* Determine if interface is going to require LL2 */
653 if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
654 for (i = 0; i < cdev->num_hwfns; i++) {
655 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
656
657 p_hwfn->using_ll2 = true;
658 }
659 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200660
661 rc = qed_resc_alloc(cdev);
662 if (rc)
663 return rc;
664
665 DP_INFO(cdev, "Allocated qed resources\n");
666
667 qed_resc_setup(cdev);
668
669 return rc;
670}
671
672static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
673{
674 int limit = 0;
675
676 /* Mark the fastpath as free/used */
677 cdev->int_params.fp_initialized = cnt ? true : false;
678
679 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
680 limit = cdev->num_hwfns * 63;
681 else if (cdev->int_params.fp_msix_cnt)
682 limit = cdev->int_params.fp_msix_cnt;
683
684 if (!limit)
685 return -ENOMEM;
686
687 return min_t(int, cnt, limit);
688}
689
690static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
691{
692 memset(info, 0, sizeof(struct qed_int_info));
693
694 if (!cdev->int_params.fp_initialized) {
695 DP_INFO(cdev,
696 "Protocol driver requested interrupt information, but its support is not yet configured\n");
697 return -EINVAL;
698 }
699
700 /* Need to expose only MSI-X information; Single IRQ is handled solely
701 * by qed.
702 */
703 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
704 int msix_base = cdev->int_params.fp_msix_base;
705
706 info->msix_cnt = cdev->int_params.fp_msix_cnt;
707 info->msix = &cdev->int_params.msix_table[msix_base];
708 }
709
710 return 0;
711}
712
713static int qed_slowpath_setup_int(struct qed_dev *cdev,
714 enum qed_int_mode int_mode)
715{
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200716 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz0189efb2016-10-13 22:57:02 +0300717 int num_l2_queues = 0;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200718 int rc;
719 int i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200720
Sudarsana Reddy Kalluru1d2c2022016-08-01 09:08:13 -0400721 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
722 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
723 return -EINVAL;
724 }
725
726 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200727 cdev->int_params.in.int_mode = int_mode;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200728 for_each_hwfn(cdev, i) {
729 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
730 qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
731 cdev->int_params.in.num_vectors += sb_cnt_info.sb_cnt;
732 cdev->int_params.in.num_vectors++; /* slowpath */
733 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200734
735 /* We want a minimum of one slowpath and one fastpath vector per hwfn */
736 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
737
738 rc = qed_set_int_mode(cdev, false);
739 if (rc) {
740 DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
741 return rc;
742 }
743
744 cdev->int_params.fp_msix_base = cdev->num_hwfns;
745 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
746 cdev->num_hwfns;
747
Mintz, Yuval2f782272017-04-05 21:20:11 +0300748 if (!IS_ENABLED(CONFIG_QED_RDMA) ||
749 QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH_ROCE)
Yuval Mintz0189efb2016-10-13 22:57:02 +0300750 return 0;
751
Ram Amrani51ff1722016-10-01 21:59:57 +0300752 for_each_hwfn(cdev, i)
753 num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
754
755 DP_VERBOSE(cdev, QED_MSG_RDMA,
756 "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
757 cdev->int_params.fp_msix_cnt, num_l2_queues);
758
759 if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
760 cdev->int_params.rdma_msix_cnt =
761 (cdev->int_params.fp_msix_cnt - num_l2_queues)
762 / cdev->num_hwfns;
763 cdev->int_params.rdma_msix_base =
764 cdev->int_params.fp_msix_base + num_l2_queues;
765 cdev->int_params.fp_msix_cnt = num_l2_queues;
766 } else {
767 cdev->int_params.rdma_msix_cnt = 0;
768 }
769
770 DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
771 cdev->int_params.rdma_msix_cnt,
772 cdev->int_params.rdma_msix_base);
Ram Amrani51ff1722016-10-01 21:59:57 +0300773
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200774 return 0;
775}
776
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300777static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
778{
779 int rc;
780
781 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
782 cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
783
784 qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
785 &cdev->int_params.in.num_vectors);
786 if (cdev->num_hwfns > 1) {
787 u8 vectors = 0;
788
789 qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
790 cdev->int_params.in.num_vectors += vectors;
791 }
792
793 /* We want a minimum of one fastpath vector per vf hwfn */
794 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
795
796 rc = qed_set_int_mode(cdev, true);
797 if (rc)
798 return rc;
799
800 cdev->int_params.fp_msix_base = 0;
801 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
802
803 return 0;
804}
805
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200806u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
807 u8 *input_buf, u32 max_size, u8 *unzip_buf)
808{
809 int rc;
810
811 p_hwfn->stream->next_in = input_buf;
812 p_hwfn->stream->avail_in = input_len;
813 p_hwfn->stream->next_out = unzip_buf;
814 p_hwfn->stream->avail_out = max_size;
815
816 rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
817
818 if (rc != Z_OK) {
819 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
820 rc);
821 return 0;
822 }
823
824 rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
825 zlib_inflateEnd(p_hwfn->stream);
826
827 if (rc != Z_OK && rc != Z_STREAM_END) {
828 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
829 p_hwfn->stream->msg, rc);
830 return 0;
831 }
832
833 return p_hwfn->stream->total_out / 4;
834}
835
836static int qed_alloc_stream_mem(struct qed_dev *cdev)
837{
838 int i;
839 void *workspace;
840
841 for_each_hwfn(cdev, i) {
842 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
843
844 p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
845 if (!p_hwfn->stream)
846 return -ENOMEM;
847
848 workspace = vzalloc(zlib_inflate_workspacesize());
849 if (!workspace)
850 return -ENOMEM;
851 p_hwfn->stream->workspace = workspace;
852 }
853
854 return 0;
855}
856
857static void qed_free_stream_mem(struct qed_dev *cdev)
858{
859 int i;
860
861 for_each_hwfn(cdev, i) {
862 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
863
864 if (!p_hwfn->stream)
865 return;
866
867 vfree(p_hwfn->stream->workspace);
868 kfree(p_hwfn->stream);
869 }
870}
871
872static void qed_update_pf_params(struct qed_dev *cdev,
873 struct qed_pf_params *params)
874{
875 int i;
876
Ram Amrani5c5f2602016-11-09 22:48:44 +0200877 if (IS_ENABLED(CONFIG_QED_RDMA)) {
878 params->rdma_pf_params.num_qps = QED_ROCE_QPS;
879 params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
880 /* divide by 3 the MRs to avoid MF ILT overflow */
Ram Amrani5c5f2602016-11-09 22:48:44 +0200881 params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
882 }
883
Mintz, Yuvale1d32ac2017-01-01 13:57:03 +0200884 /* In case we might support RDMA, don't allow qede to be greedy
885 * with the L2 contexts. Allow for 64 queues [rx, tx, xdp] per hwfn.
886 */
887 if (QED_LEADING_HWFN(cdev)->hw_info.personality ==
888 QED_PCI_ETH_ROCE) {
889 u16 *num_cons;
890
891 num_cons = &params->eth_pf_params.num_cons;
892 *num_cons = min_t(u16, *num_cons, 192);
893 }
894
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200895 for (i = 0; i < cdev->num_hwfns; i++) {
896 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
897
898 p_hwfn->pf_params = *params;
899 }
900}
901
902static int qed_slowpath_start(struct qed_dev *cdev,
903 struct qed_slowpath_params *params)
904{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300905 struct qed_drv_load_params drv_load_params;
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300906 struct qed_hw_init_params hw_init_params;
Manish Choprab18e1702016-04-14 01:38:30 -0400907 struct qed_tunn_start_params tunn_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200908 struct qed_mcp_drv_version drv_version;
909 const u8 *data = NULL;
910 struct qed_hwfn *hwfn;
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200911 struct qed_ptt *p_ptt;
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300912 int rc = -EINVAL;
913
914 if (qed_iov_wq_start(cdev))
915 goto err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200916
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300917 if (IS_PF(cdev)) {
918 rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
919 &cdev->pdev->dev);
920 if (rc) {
921 DP_NOTICE(cdev,
922 "Failed to find fw file - /lib/firmware/%s\n",
923 QED_FW_FILE_NAME);
924 goto err;
925 }
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +0200926
927 p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
928 if (p_ptt) {
929 QED_LEADING_HWFN(cdev)->p_ptp_ptt = p_ptt;
930 } else {
931 DP_NOTICE(cdev, "Failed to acquire PTT for PTP\n");
932 goto err;
933 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200934 }
935
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400936 cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200937 rc = qed_nic_setup(cdev);
938 if (rc)
939 goto err;
940
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300941 if (IS_PF(cdev))
942 rc = qed_slowpath_setup_int(cdev, params->int_mode);
943 else
944 rc = qed_slowpath_vf_setup_int(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200945 if (rc)
946 goto err1;
947
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300948 if (IS_PF(cdev)) {
949 /* Allocate stream for unzipping */
950 rc = qed_alloc_stream_mem(cdev);
Joe Perches2591c282016-09-04 14:24:03 -0700951 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300952 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200953
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300954 /* First Dword used to diffrentiate between various sources */
955 data = cdev->firmware->data + sizeof(u32);
Tomer Tayarc965db42016-09-07 16:36:24 +0300956
957 qed_dbg_pf_init(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300958 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200959
Manish Choprab18e1702016-04-14 01:38:30 -0400960 memset(&tunn_info, 0, sizeof(tunn_info));
Manish Chopra9a109dd2016-04-14 01:38:31 -0400961 tunn_info.tunn_mode |= 1 << QED_MODE_VXLAN_TUNN |
Manish Chopraf7985862016-04-14 01:38:32 -0400962 1 << QED_MODE_L2GRE_TUNN |
963 1 << QED_MODE_IPGRE_TUNN |
Manish Chopra9a109dd2016-04-14 01:38:31 -0400964 1 << QED_MODE_L2GENEVE_TUNN |
965 1 << QED_MODE_IPGENEVE_TUNN;
966
Manish Choprab18e1702016-04-14 01:38:30 -0400967 tunn_info.tunn_clss_vxlan = QED_TUNN_CLSS_MAC_VLAN;
Manish Chopraf7985862016-04-14 01:38:32 -0400968 tunn_info.tunn_clss_l2gre = QED_TUNN_CLSS_MAC_VLAN;
969 tunn_info.tunn_clss_ipgre = QED_TUNN_CLSS_MAC_VLAN;
Manish Choprab18e1702016-04-14 01:38:30 -0400970
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300971 /* Start the slowpath */
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300972 memset(&hw_init_params, 0, sizeof(hw_init_params));
973 hw_init_params.p_tunn = &tunn_info;
974 hw_init_params.b_hw_start = true;
975 hw_init_params.int_mode = cdev->int_params.out.int_mode;
976 hw_init_params.allow_npar_tx_switch = true;
977 hw_init_params.bin_fw_data = data;
978
Tomer Tayar5d24bcf2017-03-28 15:12:52 +0300979 memset(&drv_load_params, 0, sizeof(drv_load_params));
980 drv_load_params.is_crash_kernel = is_kdump_kernel();
981 drv_load_params.mfw_timeout_val = QED_LOAD_REQ_LOCK_TO_DEFAULT;
982 drv_load_params.avoid_eng_reset = false;
983 drv_load_params.override_force_load = QED_OVERRIDE_FORCE_LOAD_NONE;
984 hw_init_params.p_drv_load_params = &drv_load_params;
985
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +0300986 rc = qed_hw_init(cdev, &hw_init_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200987 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +0200988 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200989
990 DP_INFO(cdev,
991 "HW initialization and function start completed successfully\n");
992
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300993 /* Allocate LL2 interface if needed */
994 if (QED_LEADING_HWFN(cdev)->using_ll2) {
995 rc = qed_ll2_alloc_if(cdev);
996 if (rc)
997 goto err3;
998 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300999 if (IS_PF(cdev)) {
1000 hwfn = QED_LEADING_HWFN(cdev);
1001 drv_version.version = (params->drv_major << 24) |
1002 (params->drv_minor << 16) |
1003 (params->drv_rev << 8) |
1004 (params->drv_eng);
1005 strlcpy(drv_version.name, params->name,
1006 MCP_DRV_VER_STR_SIZE - 4);
1007 rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
1008 &drv_version);
1009 if (rc) {
1010 DP_NOTICE(cdev, "Failed sending drv version command\n");
1011 return rc;
1012 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001013 }
1014
Yuval Mintz8c925c42016-03-02 20:26:03 +02001015 qed_reset_vport_stats(cdev);
1016
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001017 return 0;
1018
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001019err3:
1020 qed_hw_stop(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001021err2:
Yuval Mintz8c925c42016-03-02 20:26:03 +02001022 qed_hw_timers_stop_all(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001023 if (IS_PF(cdev))
1024 qed_slowpath_irq_free(cdev);
Yuval Mintz8c925c42016-03-02 20:26:03 +02001025 qed_free_stream_mem(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001026 qed_disable_msix(cdev);
1027err1:
1028 qed_resc_free(cdev);
1029err:
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001030 if (IS_PF(cdev))
1031 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001032
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +02001033 if (IS_PF(cdev) && QED_LEADING_HWFN(cdev)->p_ptp_ptt)
1034 qed_ptt_release(QED_LEADING_HWFN(cdev),
1035 QED_LEADING_HWFN(cdev)->p_ptp_ptt);
1036
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001037 qed_iov_wq_stop(cdev, false);
1038
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001039 return rc;
1040}
1041
1042static int qed_slowpath_stop(struct qed_dev *cdev)
1043{
1044 if (!cdev)
1045 return -ENODEV;
1046
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001047 qed_ll2_dealloc_if(cdev);
1048
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001049 if (IS_PF(cdev)) {
Sudarsana Reddy Kalluruc78c70f2017-02-15 10:24:10 +02001050 qed_ptt_release(QED_LEADING_HWFN(cdev),
1051 QED_LEADING_HWFN(cdev)->p_ptp_ptt);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001052 qed_free_stream_mem(cdev);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001053 if (IS_QED_ETH_IF(cdev))
1054 qed_sriov_disable(cdev, true);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001055
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001056 qed_nic_stop(cdev);
1057 qed_slowpath_irq_free(cdev);
1058 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001059
1060 qed_disable_msix(cdev);
Tomer Tayar12263372017-03-28 15:12:50 +03001061
1062 qed_resc_free(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001063
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001064 qed_iov_wq_stop(cdev, true);
1065
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001066 if (IS_PF(cdev))
1067 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001068
1069 return 0;
1070}
1071
1072static void qed_set_id(struct qed_dev *cdev, char name[NAME_SIZE],
1073 char ver_str[VER_SIZE])
1074{
1075 int i;
1076
1077 memcpy(cdev->name, name, NAME_SIZE);
1078 for_each_hwfn(cdev, i)
1079 snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
1080
1081 memcpy(cdev->ver_str, ver_str, VER_SIZE);
1082 cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
1083}
1084
1085static u32 qed_sb_init(struct qed_dev *cdev,
1086 struct qed_sb_info *sb_info,
1087 void *sb_virt_addr,
1088 dma_addr_t sb_phy_addr, u16 sb_id,
1089 enum qed_sb_type type)
1090{
1091 struct qed_hwfn *p_hwfn;
Mintz, Yuval85750d72017-02-20 22:43:38 +02001092 struct qed_ptt *p_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001093 int hwfn_index;
1094 u16 rel_sb_id;
1095 u8 n_hwfns;
1096 u32 rc;
1097
1098 /* RoCE uses single engine and CMT uses two engines. When using both
1099 * we force only a single engine. Storage uses only engine 0 too.
1100 */
1101 if (type == QED_SB_TYPE_L2_QUEUE)
1102 n_hwfns = cdev->num_hwfns;
1103 else
1104 n_hwfns = 1;
1105
1106 hwfn_index = sb_id % n_hwfns;
1107 p_hwfn = &cdev->hwfns[hwfn_index];
1108 rel_sb_id = sb_id / n_hwfns;
1109
1110 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1111 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1112 hwfn_index, rel_sb_id, sb_id);
1113
Mintz, Yuval85750d72017-02-20 22:43:38 +02001114 if (IS_PF(p_hwfn->cdev)) {
1115 p_ptt = qed_ptt_acquire(p_hwfn);
1116 if (!p_ptt)
1117 return -EBUSY;
1118
1119 rc = qed_int_sb_init(p_hwfn, p_ptt, sb_info, sb_virt_addr,
1120 sb_phy_addr, rel_sb_id);
1121 qed_ptt_release(p_hwfn, p_ptt);
1122 } else {
1123 rc = qed_int_sb_init(p_hwfn, NULL, sb_info, sb_virt_addr,
1124 sb_phy_addr, rel_sb_id);
1125 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001126
1127 return rc;
1128}
1129
1130static u32 qed_sb_release(struct qed_dev *cdev,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001131 struct qed_sb_info *sb_info, u16 sb_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001132{
1133 struct qed_hwfn *p_hwfn;
1134 int hwfn_index;
1135 u16 rel_sb_id;
1136 u32 rc;
1137
1138 hwfn_index = sb_id % cdev->num_hwfns;
1139 p_hwfn = &cdev->hwfns[hwfn_index];
1140 rel_sb_id = sb_id / cdev->num_hwfns;
1141
1142 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1143 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1144 hwfn_index, rel_sb_id, sb_id);
1145
1146 rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1147
1148 return rc;
1149}
1150
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001151static bool qed_can_link_change(struct qed_dev *cdev)
1152{
1153 return true;
1154}
1155
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001156static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001157{
1158 struct qed_hwfn *hwfn;
1159 struct qed_mcp_link_params *link_params;
1160 struct qed_ptt *ptt;
1161 int rc;
1162
1163 if (!cdev)
1164 return -ENODEV;
1165
1166 /* The link should be set only once per PF */
1167 hwfn = &cdev->hwfns[0];
1168
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +02001169 /* When VF wants to set link, force it to read the bulletin instead.
1170 * This mimics the PF behavior, where a noitification [both immediate
1171 * and possible later] would be generated when changing properties.
1172 */
1173 if (IS_VF(cdev)) {
1174 qed_schedule_iov(hwfn, QED_IOV_WQ_VF_FORCE_LINK_QUERY_FLAG);
1175 return 0;
1176 }
1177
Yuval Mintzcc875c22015-10-26 11:02:31 +02001178 ptt = qed_ptt_acquire(hwfn);
1179 if (!ptt)
1180 return -EBUSY;
1181
1182 link_params = qed_mcp_get_link_params(hwfn);
1183 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1184 link_params->speed.autoneg = params->autoneg;
1185 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1186 link_params->speed.advertised_speeds = 0;
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001187 if ((params->adv_speeds & QED_LM_1000baseT_Half_BIT) ||
1188 (params->adv_speeds & QED_LM_1000baseT_Full_BIT))
Yuval Mintzcc875c22015-10-26 11:02:31 +02001189 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001190 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
1191 if (params->adv_speeds & QED_LM_10000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001192 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001193 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
1194 if (params->adv_speeds & QED_LM_25000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001195 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001196 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
1197 if (params->adv_speeds & QED_LM_40000baseLR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001198 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001199 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
1200 if (params->adv_speeds & QED_LM_50000baseKR2_Full_BIT)
1201 link_params->speed.advertised_speeds |=
1202 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
1203 if (params->adv_speeds & QED_LM_100000baseKR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001204 link_params->speed.advertised_speeds |=
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001205 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001206 }
1207 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1208 link_params->speed.forced_speed = params->forced_speed;
Sudarsana Reddy Kallurua43f2352016-04-22 08:41:04 +03001209 if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1210 if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1211 link_params->pause.autoneg = true;
1212 else
1213 link_params->pause.autoneg = false;
1214 if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1215 link_params->pause.forced_rx = true;
1216 else
1217 link_params->pause.forced_rx = false;
1218 if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1219 link_params->pause.forced_tx = true;
1220 else
1221 link_params->pause.forced_tx = false;
1222 }
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001223 if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1224 switch (params->loopback_mode) {
1225 case QED_LINK_LOOPBACK_INT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001226 link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001227 break;
1228 case QED_LINK_LOOPBACK_EXT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001229 link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001230 break;
1231 case QED_LINK_LOOPBACK_EXT:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001232 link_params->loopback_mode = ETH_LOOPBACK_EXT;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001233 break;
1234 case QED_LINK_LOOPBACK_MAC:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001235 link_params->loopback_mode = ETH_LOOPBACK_MAC;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001236 break;
1237 default:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001238 link_params->loopback_mode = ETH_LOOPBACK_NONE;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001239 break;
1240 }
1241 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001242
1243 rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1244
1245 qed_ptt_release(hwfn, ptt);
1246
1247 return rc;
1248}
1249
1250static int qed_get_port_type(u32 media_type)
1251{
1252 int port_type;
1253
1254 switch (media_type) {
1255 case MEDIA_SFPP_10G_FIBER:
1256 case MEDIA_SFP_1G_FIBER:
1257 case MEDIA_XFP_FIBER:
Yuval Mintzb639f192016-06-19 15:18:15 +03001258 case MEDIA_MODULE_FIBER:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001259 case MEDIA_KR:
1260 port_type = PORT_FIBRE;
1261 break;
1262 case MEDIA_DA_TWINAX:
1263 port_type = PORT_DA;
1264 break;
1265 case MEDIA_BASE_T:
1266 port_type = PORT_TP;
1267 break;
1268 case MEDIA_NOT_PRESENT:
1269 port_type = PORT_NONE;
1270 break;
1271 case MEDIA_UNSPECIFIED:
1272 default:
1273 port_type = PORT_OTHER;
1274 break;
1275 }
1276 return port_type;
1277}
1278
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001279static int qed_get_link_data(struct qed_hwfn *hwfn,
1280 struct qed_mcp_link_params *params,
1281 struct qed_mcp_link_state *link,
1282 struct qed_mcp_link_capabilities *link_caps)
1283{
1284 void *p;
1285
1286 if (!IS_PF(hwfn->cdev)) {
1287 qed_vf_get_link_params(hwfn, params);
1288 qed_vf_get_link_state(hwfn, link);
1289 qed_vf_get_link_caps(hwfn, link_caps);
1290
1291 return 0;
1292 }
1293
1294 p = qed_mcp_get_link_params(hwfn);
1295 if (!p)
1296 return -ENXIO;
1297 memcpy(params, p, sizeof(*params));
1298
1299 p = qed_mcp_get_link_state(hwfn);
1300 if (!p)
1301 return -ENXIO;
1302 memcpy(link, p, sizeof(*link));
1303
1304 p = qed_mcp_get_link_capabilities(hwfn);
1305 if (!p)
1306 return -ENXIO;
1307 memcpy(link_caps, p, sizeof(*link_caps));
1308
1309 return 0;
1310}
1311
Yuval Mintzcc875c22015-10-26 11:02:31 +02001312static void qed_fill_link(struct qed_hwfn *hwfn,
1313 struct qed_link_output *if_link)
1314{
1315 struct qed_mcp_link_params params;
1316 struct qed_mcp_link_state link;
1317 struct qed_mcp_link_capabilities link_caps;
1318 u32 media_type;
1319
1320 memset(if_link, 0, sizeof(*if_link));
1321
1322 /* Prepare source inputs */
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001323 if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
1324 dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
1325 return;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001326 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001327
1328 /* Set the link parameters to pass to protocol driver */
1329 if (link.link_up)
1330 if_link->link_up = true;
1331
1332 /* TODO - at the moment assume supported and advertised speed equal */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001333 if_link->supported_caps = QED_LM_FIBRE_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001334 if (params.speed.autoneg)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001335 if_link->supported_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001336 if (params.pause.autoneg ||
1337 (params.pause.forced_rx && params.pause.forced_tx))
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001338 if_link->supported_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001339 if (params.pause.autoneg || params.pause.forced_rx ||
1340 params.pause.forced_tx)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001341 if_link->supported_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001342
1343 if_link->advertised_caps = if_link->supported_caps;
1344 if (params.speed.advertised_speeds &
1345 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001346 if_link->advertised_caps |= QED_LM_1000baseT_Half_BIT |
1347 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001348 if (params.speed.advertised_speeds &
1349 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001350 if_link->advertised_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001351 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001352 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1353 if_link->advertised_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001354 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001355 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1356 if_link->advertised_caps |= QED_LM_40000baseLR4_Full_BIT;
1357 if (params.speed.advertised_speeds &
1358 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1359 if_link->advertised_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001360 if (params.speed.advertised_speeds &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001361 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001362 if_link->advertised_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001363
1364 if (link_caps.speed_capabilities &
1365 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001366 if_link->supported_caps |= QED_LM_1000baseT_Half_BIT |
1367 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001368 if (link_caps.speed_capabilities &
1369 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001370 if_link->supported_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001371 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001372 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1373 if_link->supported_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001374 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001375 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1376 if_link->supported_caps |= QED_LM_40000baseLR4_Full_BIT;
1377 if (link_caps.speed_capabilities &
1378 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1379 if_link->supported_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001380 if (link_caps.speed_capabilities &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001381 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001382 if_link->supported_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001383
1384 if (link.link_up)
1385 if_link->speed = link.speed;
1386
1387 /* TODO - fill duplex properly */
1388 if_link->duplex = DUPLEX_FULL;
1389 qed_mcp_get_media_type(hwfn->cdev, &media_type);
1390 if_link->port = qed_get_port_type(media_type);
1391
1392 if_link->autoneg = params.speed.autoneg;
1393
1394 if (params.pause.autoneg)
1395 if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1396 if (params.pause.forced_rx)
1397 if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1398 if (params.pause.forced_tx)
1399 if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1400
1401 /* Link partner capabilities */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001402 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_HD)
1403 if_link->lp_caps |= QED_LM_1000baseT_Half_BIT;
1404 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_FD)
1405 if_link->lp_caps |= QED_LM_1000baseT_Full_BIT;
1406 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_10G)
1407 if_link->lp_caps |= QED_LM_10000baseKR_Full_BIT;
1408 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_25G)
1409 if_link->lp_caps |= QED_LM_25000baseKR_Full_BIT;
1410 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_40G)
1411 if_link->lp_caps |= QED_LM_40000baseLR4_Full_BIT;
1412 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_50G)
1413 if_link->lp_caps |= QED_LM_50000baseKR2_Full_BIT;
1414 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_100G)
1415 if_link->lp_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001416
1417 if (link.an_complete)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001418 if_link->lp_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001419
1420 if (link.partner_adv_pause)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001421 if_link->lp_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001422 if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
1423 link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001424 if_link->lp_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001425}
1426
1427static void qed_get_current_link(struct qed_dev *cdev,
1428 struct qed_link_output *if_link)
1429{
Yuval Mintz36558c32016-05-11 16:36:17 +03001430 int i;
1431
Yuval Mintzcc875c22015-10-26 11:02:31 +02001432 qed_fill_link(&cdev->hwfns[0], if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001433
1434 for_each_hwfn(cdev, i)
1435 qed_inform_vf_link_state(&cdev->hwfns[i]);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001436}
1437
1438void qed_link_update(struct qed_hwfn *hwfn)
1439{
1440 void *cookie = hwfn->cdev->ops_cookie;
1441 struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
1442 struct qed_link_output if_link;
1443
1444 qed_fill_link(hwfn, &if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001445 qed_inform_vf_link_state(hwfn);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001446
1447 if (IS_LEAD_HWFN(hwfn) && cookie)
1448 op->link_update(cookie, &if_link);
1449}
1450
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001451static int qed_drain(struct qed_dev *cdev)
1452{
1453 struct qed_hwfn *hwfn;
1454 struct qed_ptt *ptt;
1455 int i, rc;
1456
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001457 if (IS_VF(cdev))
1458 return 0;
1459
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001460 for_each_hwfn(cdev, i) {
1461 hwfn = &cdev->hwfns[i];
1462 ptt = qed_ptt_acquire(hwfn);
1463 if (!ptt) {
1464 DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
1465 return -EBUSY;
1466 }
1467 rc = qed_mcp_drain(hwfn, ptt);
1468 if (rc)
1469 return rc;
1470 qed_ptt_release(hwfn, ptt);
1471 }
1472
1473 return 0;
1474}
1475
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001476static void qed_get_coalesce(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal)
1477{
1478 *rx_coal = cdev->rx_coalesce_usecs;
1479 *tx_coal = cdev->tx_coalesce_usecs;
1480}
1481
1482static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
1483 u8 qid, u16 sb_id)
1484{
1485 struct qed_hwfn *hwfn;
1486 struct qed_ptt *ptt;
1487 int hwfn_index;
1488 int status = 0;
1489
1490 hwfn_index = qid % cdev->num_hwfns;
1491 hwfn = &cdev->hwfns[hwfn_index];
1492 ptt = qed_ptt_acquire(hwfn);
1493 if (!ptt)
1494 return -EAGAIN;
1495
1496 status = qed_set_rxq_coalesce(hwfn, ptt, rx_coal,
1497 qid / cdev->num_hwfns, sb_id);
1498 if (status)
1499 goto out;
1500 status = qed_set_txq_coalesce(hwfn, ptt, tx_coal,
1501 qid / cdev->num_hwfns, sb_id);
1502out:
1503 qed_ptt_release(hwfn, ptt);
1504
1505 return status;
1506}
1507
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001508static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
1509{
1510 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1511 struct qed_ptt *ptt;
1512 int status = 0;
1513
1514 ptt = qed_ptt_acquire(hwfn);
1515 if (!ptt)
1516 return -EAGAIN;
1517
1518 status = qed_mcp_set_led(hwfn, ptt, mode);
1519
1520 qed_ptt_release(hwfn, ptt);
1521
1522 return status;
1523}
1524
Mintz, Yuval14d39642016-10-31 07:14:23 +02001525static int qed_update_wol(struct qed_dev *cdev, bool enabled)
1526{
1527 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1528 struct qed_ptt *ptt;
1529 int rc = 0;
1530
1531 if (IS_VF(cdev))
1532 return 0;
1533
1534 ptt = qed_ptt_acquire(hwfn);
1535 if (!ptt)
1536 return -EAGAIN;
1537
1538 rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
1539 : QED_OV_WOL_DISABLED);
1540 if (rc)
1541 goto out;
1542 rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1543
1544out:
1545 qed_ptt_release(hwfn, ptt);
1546 return rc;
1547}
1548
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001549static int qed_update_drv_state(struct qed_dev *cdev, bool active)
1550{
1551 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1552 struct qed_ptt *ptt;
1553 int status = 0;
1554
1555 if (IS_VF(cdev))
1556 return 0;
1557
1558 ptt = qed_ptt_acquire(hwfn);
1559 if (!ptt)
1560 return -EAGAIN;
1561
1562 status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
1563 QED_OV_DRIVER_STATE_ACTIVE :
1564 QED_OV_DRIVER_STATE_DISABLED);
1565
1566 qed_ptt_release(hwfn, ptt);
1567
1568 return status;
1569}
1570
1571static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
1572{
1573 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1574 struct qed_ptt *ptt;
1575 int status = 0;
1576
1577 if (IS_VF(cdev))
1578 return 0;
1579
1580 ptt = qed_ptt_acquire(hwfn);
1581 if (!ptt)
1582 return -EAGAIN;
1583
1584 status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
1585 if (status)
1586 goto out;
1587
1588 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1589
1590out:
1591 qed_ptt_release(hwfn, ptt);
1592 return status;
1593}
1594
1595static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
1596{
1597 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1598 struct qed_ptt *ptt;
1599 int status = 0;
1600
1601 if (IS_VF(cdev))
1602 return 0;
1603
1604 ptt = qed_ptt_acquire(hwfn);
1605 if (!ptt)
1606 return -EAGAIN;
1607
1608 status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
1609 if (status)
1610 goto out;
1611
1612 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1613
1614out:
1615 qed_ptt_release(hwfn, ptt);
1616 return status;
1617}
1618
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001619static struct qed_selftest_ops qed_selftest_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001620 .selftest_memory = &qed_selftest_memory,
1621 .selftest_interrupt = &qed_selftest_interrupt,
1622 .selftest_register = &qed_selftest_register,
1623 .selftest_clock = &qed_selftest_clock,
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001624 .selftest_nvram = &qed_selftest_nvram,
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001625};
1626
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001627const struct qed_common_ops qed_common_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001628 .selftest = &qed_selftest_ops_pass,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001629 .probe = &qed_probe,
1630 .remove = &qed_remove,
1631 .set_power_state = &qed_set_power_state,
1632 .set_id = &qed_set_id,
1633 .update_pf_params = &qed_update_pf_params,
1634 .slowpath_start = &qed_slowpath_start,
1635 .slowpath_stop = &qed_slowpath_stop,
1636 .set_fp_int = &qed_set_int_fp,
1637 .get_fp_int = &qed_get_int_fp,
1638 .sb_init = &qed_sb_init,
1639 .sb_release = &qed_sb_release,
1640 .simd_handler_config = &qed_simd_handler_config,
1641 .simd_handler_clean = &qed_simd_handler_clean,
Arun Easi1e128c82017-02-15 06:28:22 -08001642 .dbg_grc = &qed_dbg_grc,
1643 .dbg_grc_size = &qed_dbg_grc_size,
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001644 .can_link_change = &qed_can_link_change,
Yuval Mintzcc875c22015-10-26 11:02:31 +02001645 .set_link = &qed_set_link,
1646 .get_link = &qed_get_current_link,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001647 .drain = &qed_drain,
1648 .update_msglvl = &qed_init_dp,
Tomer Tayare0971c82016-09-07 16:36:25 +03001649 .dbg_all_data = &qed_dbg_all_data,
1650 .dbg_all_data_size = &qed_dbg_all_data_size,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001651 .chain_alloc = &qed_chain_alloc,
1652 .chain_free = &qed_chain_free,
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001653 .get_coalesce = &qed_get_coalesce,
1654 .set_coalesce = &qed_set_coalesce,
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001655 .set_led = &qed_set_led,
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001656 .update_drv_state = &qed_update_drv_state,
1657 .update_mac = &qed_update_mac,
1658 .update_mtu = &qed_update_mtu,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001659 .update_wol = &qed_update_wol,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001660};
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001661
1662void qed_get_protocol_stats(struct qed_dev *cdev,
1663 enum qed_mcp_protocol_type type,
1664 union qed_mcp_protocol_stats *stats)
1665{
1666 struct qed_eth_stats eth_stats;
1667
1668 memset(stats, 0, sizeof(*stats));
1669
1670 switch (type) {
1671 case QED_MCP_LAN_STATS:
1672 qed_get_vport_stats(cdev, &eth_stats);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001673 stats->lan_stats.ucast_rx_pkts =
1674 eth_stats.common.rx_ucast_pkts;
1675 stats->lan_stats.ucast_tx_pkts =
1676 eth_stats.common.tx_ucast_pkts;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001677 stats->lan_stats.fcs_err = -1;
1678 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001679 case QED_MCP_FCOE_STATS:
1680 qed_get_protocol_stats_fcoe(cdev, &stats->fcoe_stats);
1681 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001682 default:
1683 DP_ERR(cdev, "Invalid protocol type = %d\n", type);
1684 return;
1685 }
1686}