blob: 93eee83ccdc3ee7164bafebece4d5ce18d7e6526 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/stddef.h>
34#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/slab.h>
37#include <linux/version.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/dma-mapping.h>
41#include <linux/string.h>
42#include <linux/module.h>
43#include <linux/interrupt.h>
44#include <linux/workqueue.h>
45#include <linux/ethtool.h>
46#include <linux/etherdevice.h>
47#include <linux/vmalloc.h>
48#include <linux/qed/qed_if.h>
Yuval Mintz0a7fb112016-10-01 21:59:55 +030049#include <linux/qed/qed_ll2_if.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050
51#include "qed.h"
Yuval Mintz37bff2b2016-05-11 16:36:13 +030052#include "qed_sriov.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_sp.h"
54#include "qed_dev_api.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030055#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020056#include "qed_mcp.h"
57#include "qed_hw.h"
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -040058#include "qed_selftest.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059
Ram Amrani51ff1722016-10-01 21:59:57 +030060#define QED_ROCE_QPS (8192)
61#define QED_ROCE_DPIS (8)
Ram Amrani51ff1722016-10-01 21:59:57 +030062
Yuval Mintz5abd7e922016-02-24 16:52:50 +020063static char version[] =
64 "QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020065
Yuval Mintz5abd7e922016-02-24 16:52:50 +020066MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020067MODULE_LICENSE("GPL");
68MODULE_VERSION(DRV_MODULE_VERSION);
69
70#define FW_FILE_VERSION \
71 __stringify(FW_MAJOR_VERSION) "." \
72 __stringify(FW_MINOR_VERSION) "." \
73 __stringify(FW_REVISION_VERSION) "." \
74 __stringify(FW_ENGINEERING_VERSION)
75
76#define QED_FW_FILE_NAME \
77 "qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
78
Yuval Mintzd43d3f02016-02-24 16:52:48 +020079MODULE_FIRMWARE(QED_FW_FILE_NAME);
80
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020081static int __init qed_init(void)
82{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020083 pr_info("%s", version);
84
85 return 0;
86}
87
88static void __exit qed_cleanup(void)
89{
90 pr_notice("qed_cleanup called\n");
91}
92
93module_init(qed_init);
94module_exit(qed_cleanup);
95
96/* Check if the DMA controller on the machine can properly handle the DMA
97 * addressing required by the device.
98*/
99static int qed_set_coherency_mask(struct qed_dev *cdev)
100{
101 struct device *dev = &cdev->pdev->dev;
102
103 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
104 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
105 DP_NOTICE(cdev,
106 "Can't request 64-bit consistent allocations\n");
107 return -EIO;
108 }
109 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
110 DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
111 return -EIO;
112 }
113
114 return 0;
115}
116
117static void qed_free_pci(struct qed_dev *cdev)
118{
119 struct pci_dev *pdev = cdev->pdev;
120
121 if (cdev->doorbells)
122 iounmap(cdev->doorbells);
123 if (cdev->regview)
124 iounmap(cdev->regview);
125 if (atomic_read(&pdev->enable_cnt) == 1)
126 pci_release_regions(pdev);
127
128 pci_disable_device(pdev);
129}
130
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200131#define PCI_REVISION_ID_ERROR_VAL 0xff
132
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200133/* Performs PCI initializations as well as initializing PCI-related parameters
134 * in the device structrue. Returns 0 in case of success.
135 */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300136static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200137{
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200138 u8 rev_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200139 int rc;
140
141 cdev->pdev = pdev;
142
143 rc = pci_enable_device(pdev);
144 if (rc) {
145 DP_NOTICE(cdev, "Cannot enable PCI device\n");
146 goto err0;
147 }
148
149 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
150 DP_NOTICE(cdev, "No memory region found in bar #0\n");
151 rc = -EIO;
152 goto err1;
153 }
154
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300155 if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200156 DP_NOTICE(cdev, "No memory region found in bar #2\n");
157 rc = -EIO;
158 goto err1;
159 }
160
161 if (atomic_read(&pdev->enable_cnt) == 1) {
162 rc = pci_request_regions(pdev, "qed");
163 if (rc) {
164 DP_NOTICE(cdev,
165 "Failed to request PCI memory resources\n");
166 goto err1;
167 }
168 pci_set_master(pdev);
169 pci_save_state(pdev);
170 }
171
Yuval Mintz0dfaba62016-02-24 16:52:49 +0200172 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
173 if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
174 DP_NOTICE(cdev,
175 "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
176 rev_id);
177 rc = -ENODEV;
178 goto err2;
179 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200180 if (!pci_is_pcie(pdev)) {
181 DP_NOTICE(cdev, "The bus is not PCI Express\n");
182 rc = -EIO;
183 goto err2;
184 }
185
186 cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
Yuval Mintz416cdf02016-05-15 14:48:09 +0300187 if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200188 DP_NOTICE(cdev, "Cannot find power management capability\n");
189
190 rc = qed_set_coherency_mask(cdev);
191 if (rc)
192 goto err2;
193
194 cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
195 cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
196 cdev->pci_params.irq = pdev->irq;
197
198 cdev->regview = pci_ioremap_bar(pdev, 0);
199 if (!cdev->regview) {
200 DP_NOTICE(cdev, "Cannot map register space, aborting\n");
201 rc = -ENOMEM;
202 goto err2;
203 }
204
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300205 if (IS_PF(cdev)) {
Dan Carpenterf82731b2016-05-17 11:09:20 +0300206 cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300207 cdev->db_size = pci_resource_len(cdev->pdev, 2);
208 cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
209 if (!cdev->doorbells) {
210 DP_NOTICE(cdev, "Cannot map doorbell space\n");
211 return -ENOMEM;
212 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200213 }
214
215 return 0;
216
217err2:
218 pci_release_regions(pdev);
219err1:
220 pci_disable_device(pdev);
221err0:
222 return rc;
223}
224
225int qed_fill_dev_info(struct qed_dev *cdev,
226 struct qed_dev_info *dev_info)
227{
Manish Chopracee4d262015-10-26 11:02:28 +0200228 struct qed_ptt *ptt;
229
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200230 memset(dev_info, 0, sizeof(struct qed_dev_info));
231
232 dev_info->num_hwfns = cdev->num_hwfns;
233 dev_info->pci_mem_start = cdev->pci_params.mem_start;
234 dev_info->pci_mem_end = cdev->pci_params.mem_end;
235 dev_info->pci_irq = cdev->pci_params.irq;
Ram Amrani51ff1722016-10-01 21:59:57 +0300236 dev_info->rdma_supported = (cdev->hwfns[0].hw_info.personality ==
237 QED_PCI_ETH_ROCE);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500238 dev_info->is_mf_default = IS_MF_DEFAULT(&cdev->hwfns[0]);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200239 ether_addr_copy(dev_info->hw_mac, cdev->hwfns[0].hw_info.hw_mac_addr);
240
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300241 if (IS_PF(cdev)) {
242 dev_info->fw_major = FW_MAJOR_VERSION;
243 dev_info->fw_minor = FW_MINOR_VERSION;
244 dev_info->fw_rev = FW_REVISION_VERSION;
245 dev_info->fw_eng = FW_ENGINEERING_VERSION;
246 dev_info->mf_mode = cdev->mf_mode;
Yuval Mintz831bfb0e2016-05-11 16:36:25 +0300247 dev_info->tx_switching = true;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200248
249 if (QED_LEADING_HWFN(cdev)->hw_info.b_wol_support ==
250 QED_WOL_SUPPORT_PME)
251 dev_info->wol_support = true;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300252 } else {
253 qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
254 &dev_info->fw_minor, &dev_info->fw_rev,
255 &dev_info->fw_eng);
256 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200257
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300258 if (IS_PF(cdev)) {
259 ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
260 if (ptt) {
261 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
262 &dev_info->mfw_rev, NULL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200263
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300264 qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
265 &dev_info->flash_size);
Manish Chopracee4d262015-10-26 11:02:28 +0200266
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300267 qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
268 }
269 } else {
270 qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
271 &dev_info->mfw_rev, NULL);
Manish Chopracee4d262015-10-26 11:02:28 +0200272 }
273
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +0200274 dev_info->mtu = QED_LEADING_HWFN(cdev)->hw_info.mtu;
275
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200276 return 0;
277}
278
279static void qed_free_cdev(struct qed_dev *cdev)
280{
281 kfree((void *)cdev);
282}
283
284static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
285{
286 struct qed_dev *cdev;
287
288 cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
289 if (!cdev)
290 return cdev;
291
292 qed_init_struct(cdev);
293
294 return cdev;
295}
296
297/* Sets the requested power state */
Yuval Mintz1a635e42016-08-15 10:42:43 +0300298static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200299{
300 if (!cdev)
301 return -ENODEV;
302
303 DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
304 return 0;
305}
306
307/* probing */
308static struct qed_dev *qed_probe(struct pci_dev *pdev,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300309 struct qed_probe_params *params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200310{
311 struct qed_dev *cdev;
312 int rc;
313
314 cdev = qed_alloc_cdev(pdev);
315 if (!cdev)
316 goto err0;
317
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300318 cdev->protocol = params->protocol;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200319
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300320 if (params->is_vf)
321 cdev->b_is_vf = true;
322
323 qed_init_dp(cdev, params->dp_module, params->dp_level);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200324
325 rc = qed_init_pci(cdev, pdev);
326 if (rc) {
327 DP_ERR(cdev, "init pci failed\n");
328 goto err1;
329 }
330 DP_INFO(cdev, "PCI init completed successfully\n");
331
332 rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
333 if (rc) {
334 DP_ERR(cdev, "hw prepare failed\n");
335 goto err2;
336 }
337
338 DP_INFO(cdev, "qed_probe completed successffuly\n");
339
340 return cdev;
341
342err2:
343 qed_free_pci(cdev);
344err1:
345 qed_free_cdev(cdev);
346err0:
347 return NULL;
348}
349
350static void qed_remove(struct qed_dev *cdev)
351{
352 if (!cdev)
353 return;
354
355 qed_hw_remove(cdev);
356
357 qed_free_pci(cdev);
358
359 qed_set_power_state(cdev, PCI_D3hot);
360
361 qed_free_cdev(cdev);
362}
363
364static void qed_disable_msix(struct qed_dev *cdev)
365{
366 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
367 pci_disable_msix(cdev->pdev);
368 kfree(cdev->int_params.msix_table);
369 } else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
370 pci_disable_msi(cdev->pdev);
371 }
372
373 memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
374}
375
376static int qed_enable_msix(struct qed_dev *cdev,
377 struct qed_int_params *int_params)
378{
379 int i, rc, cnt;
380
381 cnt = int_params->in.num_vectors;
382
383 for (i = 0; i < cnt; i++)
384 int_params->msix_table[i].entry = i;
385
386 rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
387 int_params->in.min_msix_cnt, cnt);
388 if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
389 (rc % cdev->num_hwfns)) {
390 pci_disable_msix(cdev->pdev);
391
392 /* If fastpath is initialized, we need at least one interrupt
393 * per hwfn [and the slow path interrupts]. New requested number
394 * should be a multiple of the number of hwfns.
395 */
396 cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
397 DP_NOTICE(cdev,
398 "Trying to enable MSI-X with less vectors (%d out of %d)\n",
399 cnt, int_params->in.num_vectors);
Yuval Mintz1a635e42016-08-15 10:42:43 +0300400 rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
401 cnt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200402 if (!rc)
403 rc = cnt;
404 }
405
406 if (rc > 0) {
407 /* MSI-x configuration was achieved */
408 int_params->out.int_mode = QED_INT_MODE_MSIX;
409 int_params->out.num_vectors = rc;
410 rc = 0;
411 } else {
412 DP_NOTICE(cdev,
413 "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
414 cnt, rc);
415 }
416
417 return rc;
418}
419
420/* This function outputs the int mode and the number of enabled msix vector */
421static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
422{
423 struct qed_int_params *int_params = &cdev->int_params;
424 struct msix_entry *tbl;
425 int rc = 0, cnt;
426
427 switch (int_params->in.int_mode) {
428 case QED_INT_MODE_MSIX:
429 /* Allocate MSIX table */
430 cnt = int_params->in.num_vectors;
431 int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
432 if (!int_params->msix_table) {
433 rc = -ENOMEM;
434 goto out;
435 }
436
437 /* Enable MSIX */
438 rc = qed_enable_msix(cdev, int_params);
439 if (!rc)
440 goto out;
441
442 DP_NOTICE(cdev, "Failed to enable MSI-X\n");
443 kfree(int_params->msix_table);
444 if (force_mode)
445 goto out;
446 /* Fallthrough */
447
448 case QED_INT_MODE_MSI:
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300449 if (cdev->num_hwfns == 1) {
450 rc = pci_enable_msi(cdev->pdev);
451 if (!rc) {
452 int_params->out.int_mode = QED_INT_MODE_MSI;
453 goto out;
454 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200455
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +0300456 DP_NOTICE(cdev, "Failed to enable MSI\n");
457 if (force_mode)
458 goto out;
459 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200460 /* Fallthrough */
461
462 case QED_INT_MODE_INTA:
463 int_params->out.int_mode = QED_INT_MODE_INTA;
464 rc = 0;
465 goto out;
466 default:
467 DP_NOTICE(cdev, "Unknown int_mode value %d\n",
468 int_params->in.int_mode);
469 rc = -EINVAL;
470 }
471
472out:
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300473 if (!rc)
474 DP_INFO(cdev, "Using %s interrupts\n",
475 int_params->out.int_mode == QED_INT_MODE_INTA ?
476 "INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
477 "MSI" : "MSIX");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200478 cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
479
480 return rc;
481}
482
483static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
484 int index, void(*handler)(void *))
485{
486 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
487 int relative_idx = index / cdev->num_hwfns;
488
489 hwfn->simd_proto_handler[relative_idx].func = handler;
490 hwfn->simd_proto_handler[relative_idx].token = token;
491}
492
493static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
494{
495 struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
496 int relative_idx = index / cdev->num_hwfns;
497
498 memset(&hwfn->simd_proto_handler[relative_idx], 0,
499 sizeof(struct qed_simd_fp_handler));
500}
501
502static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
503{
504 tasklet_schedule((struct tasklet_struct *)tasklet);
505 return IRQ_HANDLED;
506}
507
508static irqreturn_t qed_single_int(int irq, void *dev_instance)
509{
510 struct qed_dev *cdev = (struct qed_dev *)dev_instance;
511 struct qed_hwfn *hwfn;
512 irqreturn_t rc = IRQ_NONE;
513 u64 status;
514 int i, j;
515
516 for (i = 0; i < cdev->num_hwfns; i++) {
517 status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
518
519 if (!status)
520 continue;
521
522 hwfn = &cdev->hwfns[i];
523
524 /* Slowpath interrupt */
525 if (unlikely(status & 0x1)) {
526 tasklet_schedule(hwfn->sp_dpc);
527 status &= ~0x1;
528 rc = IRQ_HANDLED;
529 }
530
531 /* Fastpath interrupts */
532 for (j = 0; j < 64; j++) {
533 if ((0x2ULL << j) & status) {
534 hwfn->simd_proto_handler[j].func(
535 hwfn->simd_proto_handler[j].token);
536 status &= ~(0x2ULL << j);
537 rc = IRQ_HANDLED;
538 }
539 }
540
541 if (unlikely(status))
542 DP_VERBOSE(hwfn, NETIF_MSG_INTR,
543 "got an unknown interrupt status 0x%llx\n",
544 status);
545 }
546
547 return rc;
548}
549
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500550int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200551{
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500552 struct qed_dev *cdev = hwfn->cdev;
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300553 u32 int_mode;
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500554 int rc = 0;
555 u8 id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200556
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300557 int_mode = cdev->int_params.out.int_mode;
558 if (int_mode == QED_INT_MODE_MSIX) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500559 id = hwfn->my_id;
560 snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
561 id, cdev->pdev->bus->number,
562 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
563 rc = request_irq(cdev->int_params.msix_table[id].vector,
564 qed_msix_sp_int, 0, hwfn->name, hwfn->sp_dpc);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200565 } else {
566 unsigned long flags = 0;
567
568 snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
569 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
570 PCI_FUNC(cdev->pdev->devfn));
571
572 if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
573 flags |= IRQF_SHARED;
574
575 rc = request_irq(cdev->pdev->irq, qed_single_int,
576 flags, cdev->name, cdev);
577 }
578
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300579 if (rc)
580 DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
581 else
582 DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
583 "Requested slowpath %s\n",
584 (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
585
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200586 return rc;
587}
588
589static void qed_slowpath_irq_free(struct qed_dev *cdev)
590{
591 int i;
592
593 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
594 for_each_hwfn(cdev, i) {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500595 if (!cdev->hwfns[i].b_int_requested)
596 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200597 synchronize_irq(cdev->int_params.msix_table[i].vector);
598 free_irq(cdev->int_params.msix_table[i].vector,
599 cdev->hwfns[i].sp_dpc);
600 }
601 } else {
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500602 if (QED_LEADING_HWFN(cdev)->b_int_requested)
603 free_irq(cdev->pdev->irq, cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200604 }
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500605 qed_int_disable_post_isr_release(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200606}
607
608static int qed_nic_stop(struct qed_dev *cdev)
609{
610 int i, rc;
611
612 rc = qed_hw_stop(cdev);
613
614 for (i = 0; i < cdev->num_hwfns; i++) {
615 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
616
617 if (p_hwfn->b_sp_dpc_enabled) {
618 tasklet_disable(p_hwfn->sp_dpc);
619 p_hwfn->b_sp_dpc_enabled = false;
620 DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
621 "Disabled sp taskelt [hwfn %d] at %p\n",
622 i, p_hwfn->sp_dpc);
623 }
624 }
625
Tomer Tayarc965db42016-09-07 16:36:24 +0300626 qed_dbg_pf_exit(cdev);
627
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200628 return rc;
629}
630
631static int qed_nic_reset(struct qed_dev *cdev)
632{
633 int rc;
634
635 rc = qed_hw_reset(cdev);
636 if (rc)
637 return rc;
638
639 qed_resc_free(cdev);
640
641 return 0;
642}
643
644static int qed_nic_setup(struct qed_dev *cdev)
645{
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300646 int rc, i;
647
648 /* Determine if interface is going to require LL2 */
649 if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
650 for (i = 0; i < cdev->num_hwfns; i++) {
651 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
652
653 p_hwfn->using_ll2 = true;
654 }
655 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200656
657 rc = qed_resc_alloc(cdev);
658 if (rc)
659 return rc;
660
661 DP_INFO(cdev, "Allocated qed resources\n");
662
663 qed_resc_setup(cdev);
664
665 return rc;
666}
667
668static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
669{
670 int limit = 0;
671
672 /* Mark the fastpath as free/used */
673 cdev->int_params.fp_initialized = cnt ? true : false;
674
675 if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
676 limit = cdev->num_hwfns * 63;
677 else if (cdev->int_params.fp_msix_cnt)
678 limit = cdev->int_params.fp_msix_cnt;
679
680 if (!limit)
681 return -ENOMEM;
682
683 return min_t(int, cnt, limit);
684}
685
686static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
687{
688 memset(info, 0, sizeof(struct qed_int_info));
689
690 if (!cdev->int_params.fp_initialized) {
691 DP_INFO(cdev,
692 "Protocol driver requested interrupt information, but its support is not yet configured\n");
693 return -EINVAL;
694 }
695
696 /* Need to expose only MSI-X information; Single IRQ is handled solely
697 * by qed.
698 */
699 if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
700 int msix_base = cdev->int_params.fp_msix_base;
701
702 info->msix_cnt = cdev->int_params.fp_msix_cnt;
703 info->msix = &cdev->int_params.msix_table[msix_base];
704 }
705
706 return 0;
707}
708
709static int qed_slowpath_setup_int(struct qed_dev *cdev,
710 enum qed_int_mode int_mode)
711{
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200712 struct qed_sb_cnt_info sb_cnt_info;
Yuval Mintz0189efb2016-10-13 22:57:02 +0300713 int num_l2_queues = 0;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200714 int rc;
715 int i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200716
Sudarsana Reddy Kalluru1d2c2022016-08-01 09:08:13 -0400717 if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
718 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
719 return -EINVAL;
720 }
721
722 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200723 cdev->int_params.in.int_mode = int_mode;
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200724 for_each_hwfn(cdev, i) {
725 memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
726 qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
727 cdev->int_params.in.num_vectors += sb_cnt_info.sb_cnt;
728 cdev->int_params.in.num_vectors++; /* slowpath */
729 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200730
731 /* We want a minimum of one slowpath and one fastpath vector per hwfn */
732 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
733
734 rc = qed_set_int_mode(cdev, false);
735 if (rc) {
736 DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
737 return rc;
738 }
739
740 cdev->int_params.fp_msix_base = cdev->num_hwfns;
741 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
742 cdev->num_hwfns;
743
Yuval Mintz0189efb2016-10-13 22:57:02 +0300744 if (!IS_ENABLED(CONFIG_QED_RDMA))
745 return 0;
746
Ram Amrani51ff1722016-10-01 21:59:57 +0300747 for_each_hwfn(cdev, i)
748 num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
749
750 DP_VERBOSE(cdev, QED_MSG_RDMA,
751 "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
752 cdev->int_params.fp_msix_cnt, num_l2_queues);
753
754 if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
755 cdev->int_params.rdma_msix_cnt =
756 (cdev->int_params.fp_msix_cnt - num_l2_queues)
757 / cdev->num_hwfns;
758 cdev->int_params.rdma_msix_base =
759 cdev->int_params.fp_msix_base + num_l2_queues;
760 cdev->int_params.fp_msix_cnt = num_l2_queues;
761 } else {
762 cdev->int_params.rdma_msix_cnt = 0;
763 }
764
765 DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
766 cdev->int_params.rdma_msix_cnt,
767 cdev->int_params.rdma_msix_base);
Ram Amrani51ff1722016-10-01 21:59:57 +0300768
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200769 return 0;
770}
771
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300772static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
773{
774 int rc;
775
776 memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
777 cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
778
779 qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
780 &cdev->int_params.in.num_vectors);
781 if (cdev->num_hwfns > 1) {
782 u8 vectors = 0;
783
784 qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
785 cdev->int_params.in.num_vectors += vectors;
786 }
787
788 /* We want a minimum of one fastpath vector per vf hwfn */
789 cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
790
791 rc = qed_set_int_mode(cdev, true);
792 if (rc)
793 return rc;
794
795 cdev->int_params.fp_msix_base = 0;
796 cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
797
798 return 0;
799}
800
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200801u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
802 u8 *input_buf, u32 max_size, u8 *unzip_buf)
803{
804 int rc;
805
806 p_hwfn->stream->next_in = input_buf;
807 p_hwfn->stream->avail_in = input_len;
808 p_hwfn->stream->next_out = unzip_buf;
809 p_hwfn->stream->avail_out = max_size;
810
811 rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
812
813 if (rc != Z_OK) {
814 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
815 rc);
816 return 0;
817 }
818
819 rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
820 zlib_inflateEnd(p_hwfn->stream);
821
822 if (rc != Z_OK && rc != Z_STREAM_END) {
823 DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
824 p_hwfn->stream->msg, rc);
825 return 0;
826 }
827
828 return p_hwfn->stream->total_out / 4;
829}
830
831static int qed_alloc_stream_mem(struct qed_dev *cdev)
832{
833 int i;
834 void *workspace;
835
836 for_each_hwfn(cdev, i) {
837 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
838
839 p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
840 if (!p_hwfn->stream)
841 return -ENOMEM;
842
843 workspace = vzalloc(zlib_inflate_workspacesize());
844 if (!workspace)
845 return -ENOMEM;
846 p_hwfn->stream->workspace = workspace;
847 }
848
849 return 0;
850}
851
852static void qed_free_stream_mem(struct qed_dev *cdev)
853{
854 int i;
855
856 for_each_hwfn(cdev, i) {
857 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
858
859 if (!p_hwfn->stream)
860 return;
861
862 vfree(p_hwfn->stream->workspace);
863 kfree(p_hwfn->stream);
864 }
865}
866
867static void qed_update_pf_params(struct qed_dev *cdev,
868 struct qed_pf_params *params)
869{
870 int i;
871
Ram Amrani5c5f2602016-11-09 22:48:44 +0200872 if (IS_ENABLED(CONFIG_QED_RDMA)) {
873 params->rdma_pf_params.num_qps = QED_ROCE_QPS;
874 params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
875 /* divide by 3 the MRs to avoid MF ILT overflow */
876 params->rdma_pf_params.num_mrs = RDMA_MAX_TIDS;
877 params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
878 }
879
Mintz, Yuvale1d32ac2017-01-01 13:57:03 +0200880 /* In case we might support RDMA, don't allow qede to be greedy
881 * with the L2 contexts. Allow for 64 queues [rx, tx, xdp] per hwfn.
882 */
883 if (QED_LEADING_HWFN(cdev)->hw_info.personality ==
884 QED_PCI_ETH_ROCE) {
885 u16 *num_cons;
886
887 num_cons = &params->eth_pf_params.num_cons;
888 *num_cons = min_t(u16, *num_cons, 192);
889 }
890
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200891 for (i = 0; i < cdev->num_hwfns; i++) {
892 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
893
894 p_hwfn->pf_params = *params;
895 }
896}
897
898static int qed_slowpath_start(struct qed_dev *cdev,
899 struct qed_slowpath_params *params)
900{
Manish Choprab18e1702016-04-14 01:38:30 -0400901 struct qed_tunn_start_params tunn_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200902 struct qed_mcp_drv_version drv_version;
903 const u8 *data = NULL;
904 struct qed_hwfn *hwfn;
Yuval Mintz37bff2b2016-05-11 16:36:13 +0300905 int rc = -EINVAL;
906
907 if (qed_iov_wq_start(cdev))
908 goto err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200909
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300910 if (IS_PF(cdev)) {
911 rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
912 &cdev->pdev->dev);
913 if (rc) {
914 DP_NOTICE(cdev,
915 "Failed to find fw file - /lib/firmware/%s\n",
916 QED_FW_FILE_NAME);
917 goto err;
918 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200919 }
920
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400921 cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200922 rc = qed_nic_setup(cdev);
923 if (rc)
924 goto err;
925
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300926 if (IS_PF(cdev))
927 rc = qed_slowpath_setup_int(cdev, params->int_mode);
928 else
929 rc = qed_slowpath_vf_setup_int(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200930 if (rc)
931 goto err1;
932
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300933 if (IS_PF(cdev)) {
934 /* Allocate stream for unzipping */
935 rc = qed_alloc_stream_mem(cdev);
Joe Perches2591c282016-09-04 14:24:03 -0700936 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300937 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200938
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300939 /* First Dword used to diffrentiate between various sources */
940 data = cdev->firmware->data + sizeof(u32);
Tomer Tayarc965db42016-09-07 16:36:24 +0300941
942 qed_dbg_pf_init(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300943 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200944
Manish Choprab18e1702016-04-14 01:38:30 -0400945 memset(&tunn_info, 0, sizeof(tunn_info));
Manish Chopra9a109dd2016-04-14 01:38:31 -0400946 tunn_info.tunn_mode |= 1 << QED_MODE_VXLAN_TUNN |
Manish Chopraf7985862016-04-14 01:38:32 -0400947 1 << QED_MODE_L2GRE_TUNN |
948 1 << QED_MODE_IPGRE_TUNN |
Manish Chopra9a109dd2016-04-14 01:38:31 -0400949 1 << QED_MODE_L2GENEVE_TUNN |
950 1 << QED_MODE_IPGENEVE_TUNN;
951
Manish Choprab18e1702016-04-14 01:38:30 -0400952 tunn_info.tunn_clss_vxlan = QED_TUNN_CLSS_MAC_VLAN;
Manish Chopraf7985862016-04-14 01:38:32 -0400953 tunn_info.tunn_clss_l2gre = QED_TUNN_CLSS_MAC_VLAN;
954 tunn_info.tunn_clss_ipgre = QED_TUNN_CLSS_MAC_VLAN;
Manish Choprab18e1702016-04-14 01:38:30 -0400955
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300956 /* Start the slowpath */
Manish Choprab18e1702016-04-14 01:38:30 -0400957 rc = qed_hw_init(cdev, &tunn_info, true,
958 cdev->int_params.out.int_mode,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200959 true, data);
960 if (rc)
Yuval Mintz8c925c42016-03-02 20:26:03 +0200961 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200962
963 DP_INFO(cdev,
964 "HW initialization and function start completed successfully\n");
965
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300966 /* Allocate LL2 interface if needed */
967 if (QED_LEADING_HWFN(cdev)->using_ll2) {
968 rc = qed_ll2_alloc_if(cdev);
969 if (rc)
970 goto err3;
971 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300972 if (IS_PF(cdev)) {
973 hwfn = QED_LEADING_HWFN(cdev);
974 drv_version.version = (params->drv_major << 24) |
975 (params->drv_minor << 16) |
976 (params->drv_rev << 8) |
977 (params->drv_eng);
978 strlcpy(drv_version.name, params->name,
979 MCP_DRV_VER_STR_SIZE - 4);
980 rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
981 &drv_version);
982 if (rc) {
983 DP_NOTICE(cdev, "Failed sending drv version command\n");
984 return rc;
985 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200986 }
987
Yuval Mintz8c925c42016-03-02 20:26:03 +0200988 qed_reset_vport_stats(cdev);
989
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200990 return 0;
991
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300992err3:
993 qed_hw_stop(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200994err2:
Yuval Mintz8c925c42016-03-02 20:26:03 +0200995 qed_hw_timers_stop_all(cdev);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300996 if (IS_PF(cdev))
997 qed_slowpath_irq_free(cdev);
Yuval Mintz8c925c42016-03-02 20:26:03 +0200998 qed_free_stream_mem(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200999 qed_disable_msix(cdev);
1000err1:
1001 qed_resc_free(cdev);
1002err:
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001003 if (IS_PF(cdev))
1004 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001005
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001006 qed_iov_wq_stop(cdev, false);
1007
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001008 return rc;
1009}
1010
1011static int qed_slowpath_stop(struct qed_dev *cdev)
1012{
1013 if (!cdev)
1014 return -ENODEV;
1015
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001016 qed_ll2_dealloc_if(cdev);
1017
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001018 if (IS_PF(cdev)) {
1019 qed_free_stream_mem(cdev);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001020 if (IS_QED_ETH_IF(cdev))
1021 qed_sriov_disable(cdev, true);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001022
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001023 qed_nic_stop(cdev);
1024 qed_slowpath_irq_free(cdev);
1025 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001026
1027 qed_disable_msix(cdev);
1028 qed_nic_reset(cdev);
1029
Yuval Mintz37bff2b2016-05-11 16:36:13 +03001030 qed_iov_wq_stop(cdev, true);
1031
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001032 if (IS_PF(cdev))
1033 release_firmware(cdev->firmware);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001034
1035 return 0;
1036}
1037
1038static void qed_set_id(struct qed_dev *cdev, char name[NAME_SIZE],
1039 char ver_str[VER_SIZE])
1040{
1041 int i;
1042
1043 memcpy(cdev->name, name, NAME_SIZE);
1044 for_each_hwfn(cdev, i)
1045 snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
1046
1047 memcpy(cdev->ver_str, ver_str, VER_SIZE);
1048 cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
1049}
1050
1051static u32 qed_sb_init(struct qed_dev *cdev,
1052 struct qed_sb_info *sb_info,
1053 void *sb_virt_addr,
1054 dma_addr_t sb_phy_addr, u16 sb_id,
1055 enum qed_sb_type type)
1056{
1057 struct qed_hwfn *p_hwfn;
1058 int hwfn_index;
1059 u16 rel_sb_id;
1060 u8 n_hwfns;
1061 u32 rc;
1062
1063 /* RoCE uses single engine and CMT uses two engines. When using both
1064 * we force only a single engine. Storage uses only engine 0 too.
1065 */
1066 if (type == QED_SB_TYPE_L2_QUEUE)
1067 n_hwfns = cdev->num_hwfns;
1068 else
1069 n_hwfns = 1;
1070
1071 hwfn_index = sb_id % n_hwfns;
1072 p_hwfn = &cdev->hwfns[hwfn_index];
1073 rel_sb_id = sb_id / n_hwfns;
1074
1075 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1076 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1077 hwfn_index, rel_sb_id, sb_id);
1078
1079 rc = qed_int_sb_init(p_hwfn, p_hwfn->p_main_ptt, sb_info,
1080 sb_virt_addr, sb_phy_addr, rel_sb_id);
1081
1082 return rc;
1083}
1084
1085static u32 qed_sb_release(struct qed_dev *cdev,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001086 struct qed_sb_info *sb_info, u16 sb_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001087{
1088 struct qed_hwfn *p_hwfn;
1089 int hwfn_index;
1090 u16 rel_sb_id;
1091 u32 rc;
1092
1093 hwfn_index = sb_id % cdev->num_hwfns;
1094 p_hwfn = &cdev->hwfns[hwfn_index];
1095 rel_sb_id = sb_id / cdev->num_hwfns;
1096
1097 DP_VERBOSE(cdev, NETIF_MSG_INTR,
1098 "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1099 hwfn_index, rel_sb_id, sb_id);
1100
1101 rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1102
1103 return rc;
1104}
1105
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001106static bool qed_can_link_change(struct qed_dev *cdev)
1107{
1108 return true;
1109}
1110
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001111static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001112{
1113 struct qed_hwfn *hwfn;
1114 struct qed_mcp_link_params *link_params;
1115 struct qed_ptt *ptt;
1116 int rc;
1117
1118 if (!cdev)
1119 return -ENODEV;
1120
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001121 if (IS_VF(cdev))
1122 return 0;
1123
Yuval Mintzcc875c22015-10-26 11:02:31 +02001124 /* The link should be set only once per PF */
1125 hwfn = &cdev->hwfns[0];
1126
1127 ptt = qed_ptt_acquire(hwfn);
1128 if (!ptt)
1129 return -EBUSY;
1130
1131 link_params = qed_mcp_get_link_params(hwfn);
1132 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1133 link_params->speed.autoneg = params->autoneg;
1134 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1135 link_params->speed.advertised_speeds = 0;
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001136 if ((params->adv_speeds & QED_LM_1000baseT_Half_BIT) ||
1137 (params->adv_speeds & QED_LM_1000baseT_Full_BIT))
Yuval Mintzcc875c22015-10-26 11:02:31 +02001138 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001139 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
1140 if (params->adv_speeds & QED_LM_10000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001141 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001142 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
1143 if (params->adv_speeds & QED_LM_25000baseKR_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001144 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001145 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
1146 if (params->adv_speeds & QED_LM_40000baseLR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001147 link_params->speed.advertised_speeds |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001148 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
1149 if (params->adv_speeds & QED_LM_50000baseKR2_Full_BIT)
1150 link_params->speed.advertised_speeds |=
1151 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
1152 if (params->adv_speeds & QED_LM_100000baseKR4_Full_BIT)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001153 link_params->speed.advertised_speeds |=
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001154 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001155 }
1156 if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1157 link_params->speed.forced_speed = params->forced_speed;
Sudarsana Reddy Kallurua43f2352016-04-22 08:41:04 +03001158 if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1159 if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1160 link_params->pause.autoneg = true;
1161 else
1162 link_params->pause.autoneg = false;
1163 if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1164 link_params->pause.forced_rx = true;
1165 else
1166 link_params->pause.forced_rx = false;
1167 if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1168 link_params->pause.forced_tx = true;
1169 else
1170 link_params->pause.forced_tx = false;
1171 }
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001172 if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1173 switch (params->loopback_mode) {
1174 case QED_LINK_LOOPBACK_INT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001175 link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001176 break;
1177 case QED_LINK_LOOPBACK_EXT_PHY:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001178 link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001179 break;
1180 case QED_LINK_LOOPBACK_EXT:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001181 link_params->loopback_mode = ETH_LOOPBACK_EXT;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001182 break;
1183 case QED_LINK_LOOPBACK_MAC:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001184 link_params->loopback_mode = ETH_LOOPBACK_MAC;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001185 break;
1186 default:
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001187 link_params->loopback_mode = ETH_LOOPBACK_NONE;
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001188 break;
1189 }
1190 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001191
1192 rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1193
1194 qed_ptt_release(hwfn, ptt);
1195
1196 return rc;
1197}
1198
1199static int qed_get_port_type(u32 media_type)
1200{
1201 int port_type;
1202
1203 switch (media_type) {
1204 case MEDIA_SFPP_10G_FIBER:
1205 case MEDIA_SFP_1G_FIBER:
1206 case MEDIA_XFP_FIBER:
Yuval Mintzb639f192016-06-19 15:18:15 +03001207 case MEDIA_MODULE_FIBER:
Yuval Mintzcc875c22015-10-26 11:02:31 +02001208 case MEDIA_KR:
1209 port_type = PORT_FIBRE;
1210 break;
1211 case MEDIA_DA_TWINAX:
1212 port_type = PORT_DA;
1213 break;
1214 case MEDIA_BASE_T:
1215 port_type = PORT_TP;
1216 break;
1217 case MEDIA_NOT_PRESENT:
1218 port_type = PORT_NONE;
1219 break;
1220 case MEDIA_UNSPECIFIED:
1221 default:
1222 port_type = PORT_OTHER;
1223 break;
1224 }
1225 return port_type;
1226}
1227
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001228static int qed_get_link_data(struct qed_hwfn *hwfn,
1229 struct qed_mcp_link_params *params,
1230 struct qed_mcp_link_state *link,
1231 struct qed_mcp_link_capabilities *link_caps)
1232{
1233 void *p;
1234
1235 if (!IS_PF(hwfn->cdev)) {
1236 qed_vf_get_link_params(hwfn, params);
1237 qed_vf_get_link_state(hwfn, link);
1238 qed_vf_get_link_caps(hwfn, link_caps);
1239
1240 return 0;
1241 }
1242
1243 p = qed_mcp_get_link_params(hwfn);
1244 if (!p)
1245 return -ENXIO;
1246 memcpy(params, p, sizeof(*params));
1247
1248 p = qed_mcp_get_link_state(hwfn);
1249 if (!p)
1250 return -ENXIO;
1251 memcpy(link, p, sizeof(*link));
1252
1253 p = qed_mcp_get_link_capabilities(hwfn);
1254 if (!p)
1255 return -ENXIO;
1256 memcpy(link_caps, p, sizeof(*link_caps));
1257
1258 return 0;
1259}
1260
Yuval Mintzcc875c22015-10-26 11:02:31 +02001261static void qed_fill_link(struct qed_hwfn *hwfn,
1262 struct qed_link_output *if_link)
1263{
1264 struct qed_mcp_link_params params;
1265 struct qed_mcp_link_state link;
1266 struct qed_mcp_link_capabilities link_caps;
1267 u32 media_type;
1268
1269 memset(if_link, 0, sizeof(*if_link));
1270
1271 /* Prepare source inputs */
Arnd Bergmann14b84e82016-06-01 15:29:13 +02001272 if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
1273 dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
1274 return;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001275 }
Yuval Mintzcc875c22015-10-26 11:02:31 +02001276
1277 /* Set the link parameters to pass to protocol driver */
1278 if (link.link_up)
1279 if_link->link_up = true;
1280
1281 /* TODO - at the moment assume supported and advertised speed equal */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001282 if_link->supported_caps = QED_LM_FIBRE_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001283 if (params.speed.autoneg)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001284 if_link->supported_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001285 if (params.pause.autoneg ||
1286 (params.pause.forced_rx && params.pause.forced_tx))
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001287 if_link->supported_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001288 if (params.pause.autoneg || params.pause.forced_rx ||
1289 params.pause.forced_tx)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001290 if_link->supported_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001291
1292 if_link->advertised_caps = if_link->supported_caps;
1293 if (params.speed.advertised_speeds &
1294 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001295 if_link->advertised_caps |= QED_LM_1000baseT_Half_BIT |
1296 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001297 if (params.speed.advertised_speeds &
1298 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001299 if_link->advertised_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001300 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001301 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1302 if_link->advertised_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001303 if (params.speed.advertised_speeds &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001304 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1305 if_link->advertised_caps |= QED_LM_40000baseLR4_Full_BIT;
1306 if (params.speed.advertised_speeds &
1307 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1308 if_link->advertised_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001309 if (params.speed.advertised_speeds &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001310 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001311 if_link->advertised_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001312
1313 if (link_caps.speed_capabilities &
1314 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001315 if_link->supported_caps |= QED_LM_1000baseT_Half_BIT |
1316 QED_LM_1000baseT_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001317 if (link_caps.speed_capabilities &
1318 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001319 if_link->supported_caps |= QED_LM_10000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001320 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001321 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1322 if_link->supported_caps |= QED_LM_25000baseKR_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001323 if (link_caps.speed_capabilities &
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001324 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1325 if_link->supported_caps |= QED_LM_40000baseLR4_Full_BIT;
1326 if (link_caps.speed_capabilities &
1327 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1328 if_link->supported_caps |= QED_LM_50000baseKR2_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001329 if (link_caps.speed_capabilities &
Yuval Mintz351a4ded2016-06-02 10:23:29 +03001330 NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001331 if_link->supported_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001332
1333 if (link.link_up)
1334 if_link->speed = link.speed;
1335
1336 /* TODO - fill duplex properly */
1337 if_link->duplex = DUPLEX_FULL;
1338 qed_mcp_get_media_type(hwfn->cdev, &media_type);
1339 if_link->port = qed_get_port_type(media_type);
1340
1341 if_link->autoneg = params.speed.autoneg;
1342
1343 if (params.pause.autoneg)
1344 if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1345 if (params.pause.forced_rx)
1346 if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1347 if (params.pause.forced_tx)
1348 if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1349
1350 /* Link partner capabilities */
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001351 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_HD)
1352 if_link->lp_caps |= QED_LM_1000baseT_Half_BIT;
1353 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_1G_FD)
1354 if_link->lp_caps |= QED_LM_1000baseT_Full_BIT;
1355 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_10G)
1356 if_link->lp_caps |= QED_LM_10000baseKR_Full_BIT;
1357 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_25G)
1358 if_link->lp_caps |= QED_LM_25000baseKR_Full_BIT;
1359 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_40G)
1360 if_link->lp_caps |= QED_LM_40000baseLR4_Full_BIT;
1361 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_50G)
1362 if_link->lp_caps |= QED_LM_50000baseKR2_Full_BIT;
1363 if (link.partner_adv_speed & QED_LINK_PARTNER_SPEED_100G)
1364 if_link->lp_caps |= QED_LM_100000baseKR4_Full_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001365
1366 if (link.an_complete)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001367 if_link->lp_caps |= QED_LM_Autoneg_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001368
1369 if (link.partner_adv_pause)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001370 if_link->lp_caps |= QED_LM_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001371 if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
1372 link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -04001373 if_link->lp_caps |= QED_LM_Asym_Pause_BIT;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001374}
1375
1376static void qed_get_current_link(struct qed_dev *cdev,
1377 struct qed_link_output *if_link)
1378{
Yuval Mintz36558c32016-05-11 16:36:17 +03001379 int i;
1380
Yuval Mintzcc875c22015-10-26 11:02:31 +02001381 qed_fill_link(&cdev->hwfns[0], if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001382
1383 for_each_hwfn(cdev, i)
1384 qed_inform_vf_link_state(&cdev->hwfns[i]);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001385}
1386
1387void qed_link_update(struct qed_hwfn *hwfn)
1388{
1389 void *cookie = hwfn->cdev->ops_cookie;
1390 struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
1391 struct qed_link_output if_link;
1392
1393 qed_fill_link(hwfn, &if_link);
Yuval Mintz36558c32016-05-11 16:36:17 +03001394 qed_inform_vf_link_state(hwfn);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001395
1396 if (IS_LEAD_HWFN(hwfn) && cookie)
1397 op->link_update(cookie, &if_link);
1398}
1399
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001400static int qed_drain(struct qed_dev *cdev)
1401{
1402 struct qed_hwfn *hwfn;
1403 struct qed_ptt *ptt;
1404 int i, rc;
1405
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001406 if (IS_VF(cdev))
1407 return 0;
1408
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001409 for_each_hwfn(cdev, i) {
1410 hwfn = &cdev->hwfns[i];
1411 ptt = qed_ptt_acquire(hwfn);
1412 if (!ptt) {
1413 DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
1414 return -EBUSY;
1415 }
1416 rc = qed_mcp_drain(hwfn, ptt);
1417 if (rc)
1418 return rc;
1419 qed_ptt_release(hwfn, ptt);
1420 }
1421
1422 return 0;
1423}
1424
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001425static void qed_get_coalesce(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal)
1426{
1427 *rx_coal = cdev->rx_coalesce_usecs;
1428 *tx_coal = cdev->tx_coalesce_usecs;
1429}
1430
1431static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
1432 u8 qid, u16 sb_id)
1433{
1434 struct qed_hwfn *hwfn;
1435 struct qed_ptt *ptt;
1436 int hwfn_index;
1437 int status = 0;
1438
1439 hwfn_index = qid % cdev->num_hwfns;
1440 hwfn = &cdev->hwfns[hwfn_index];
1441 ptt = qed_ptt_acquire(hwfn);
1442 if (!ptt)
1443 return -EAGAIN;
1444
1445 status = qed_set_rxq_coalesce(hwfn, ptt, rx_coal,
1446 qid / cdev->num_hwfns, sb_id);
1447 if (status)
1448 goto out;
1449 status = qed_set_txq_coalesce(hwfn, ptt, tx_coal,
1450 qid / cdev->num_hwfns, sb_id);
1451out:
1452 qed_ptt_release(hwfn, ptt);
1453
1454 return status;
1455}
1456
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001457static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
1458{
1459 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1460 struct qed_ptt *ptt;
1461 int status = 0;
1462
1463 ptt = qed_ptt_acquire(hwfn);
1464 if (!ptt)
1465 return -EAGAIN;
1466
1467 status = qed_mcp_set_led(hwfn, ptt, mode);
1468
1469 qed_ptt_release(hwfn, ptt);
1470
1471 return status;
1472}
1473
Mintz, Yuval14d39642016-10-31 07:14:23 +02001474static int qed_update_wol(struct qed_dev *cdev, bool enabled)
1475{
1476 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1477 struct qed_ptt *ptt;
1478 int rc = 0;
1479
1480 if (IS_VF(cdev))
1481 return 0;
1482
1483 ptt = qed_ptt_acquire(hwfn);
1484 if (!ptt)
1485 return -EAGAIN;
1486
1487 rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
1488 : QED_OV_WOL_DISABLED);
1489 if (rc)
1490 goto out;
1491 rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1492
1493out:
1494 qed_ptt_release(hwfn, ptt);
1495 return rc;
1496}
1497
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001498static int qed_update_drv_state(struct qed_dev *cdev, bool active)
1499{
1500 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1501 struct qed_ptt *ptt;
1502 int status = 0;
1503
1504 if (IS_VF(cdev))
1505 return 0;
1506
1507 ptt = qed_ptt_acquire(hwfn);
1508 if (!ptt)
1509 return -EAGAIN;
1510
1511 status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
1512 QED_OV_DRIVER_STATE_ACTIVE :
1513 QED_OV_DRIVER_STATE_DISABLED);
1514
1515 qed_ptt_release(hwfn, ptt);
1516
1517 return status;
1518}
1519
1520static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
1521{
1522 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1523 struct qed_ptt *ptt;
1524 int status = 0;
1525
1526 if (IS_VF(cdev))
1527 return 0;
1528
1529 ptt = qed_ptt_acquire(hwfn);
1530 if (!ptt)
1531 return -EAGAIN;
1532
1533 status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
1534 if (status)
1535 goto out;
1536
1537 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1538
1539out:
1540 qed_ptt_release(hwfn, ptt);
1541 return status;
1542}
1543
1544static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
1545{
1546 struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
1547 struct qed_ptt *ptt;
1548 int status = 0;
1549
1550 if (IS_VF(cdev))
1551 return 0;
1552
1553 ptt = qed_ptt_acquire(hwfn);
1554 if (!ptt)
1555 return -EAGAIN;
1556
1557 status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
1558 if (status)
1559 goto out;
1560
1561 status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
1562
1563out:
1564 qed_ptt_release(hwfn, ptt);
1565 return status;
1566}
1567
Yuval Mintz8c93bea2016-10-13 22:57:03 +03001568static struct qed_selftest_ops qed_selftest_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001569 .selftest_memory = &qed_selftest_memory,
1570 .selftest_interrupt = &qed_selftest_interrupt,
1571 .selftest_register = &qed_selftest_register,
1572 .selftest_clock = &qed_selftest_clock,
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001573 .selftest_nvram = &qed_selftest_nvram,
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001574};
1575
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001576const struct qed_common_ops qed_common_ops_pass = {
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001577 .selftest = &qed_selftest_ops_pass,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001578 .probe = &qed_probe,
1579 .remove = &qed_remove,
1580 .set_power_state = &qed_set_power_state,
1581 .set_id = &qed_set_id,
1582 .update_pf_params = &qed_update_pf_params,
1583 .slowpath_start = &qed_slowpath_start,
1584 .slowpath_stop = &qed_slowpath_stop,
1585 .set_fp_int = &qed_set_int_fp,
1586 .get_fp_int = &qed_get_int_fp,
1587 .sb_init = &qed_sb_init,
1588 .sb_release = &qed_sb_release,
1589 .simd_handler_config = &qed_simd_handler_config,
1590 .simd_handler_clean = &qed_simd_handler_clean,
Yuval Mintzfe7cd2b2016-04-22 08:41:03 +03001591 .can_link_change = &qed_can_link_change,
Yuval Mintzcc875c22015-10-26 11:02:31 +02001592 .set_link = &qed_set_link,
1593 .get_link = &qed_get_current_link,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001594 .drain = &qed_drain,
1595 .update_msglvl = &qed_init_dp,
Tomer Tayare0971c82016-09-07 16:36:25 +03001596 .dbg_all_data = &qed_dbg_all_data,
1597 .dbg_all_data_size = &qed_dbg_all_data_size,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001598 .chain_alloc = &qed_chain_alloc,
1599 .chain_free = &qed_chain_free,
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04001600 .get_coalesce = &qed_get_coalesce,
1601 .set_coalesce = &qed_set_coalesce,
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001602 .set_led = &qed_set_led,
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001603 .update_drv_state = &qed_update_drv_state,
1604 .update_mac = &qed_update_mac,
1605 .update_mtu = &qed_update_mtu,
Mintz, Yuval14d39642016-10-31 07:14:23 +02001606 .update_wol = &qed_update_wol,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001607};
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001608
1609void qed_get_protocol_stats(struct qed_dev *cdev,
1610 enum qed_mcp_protocol_type type,
1611 union qed_mcp_protocol_stats *stats)
1612{
1613 struct qed_eth_stats eth_stats;
1614
1615 memset(stats, 0, sizeof(*stats));
1616
1617 switch (type) {
1618 case QED_MCP_LAN_STATS:
1619 qed_get_vport_stats(cdev, &eth_stats);
1620 stats->lan_stats.ucast_rx_pkts = eth_stats.rx_ucast_pkts;
1621 stats->lan_stats.ucast_tx_pkts = eth_stats.tx_ucast_pkts;
1622 stats->lan_stats.fcs_err = -1;
1623 break;
1624 default:
1625 DP_ERR(cdev, "Invalid protocol type = %d\n", type);
1626 return;
1627 }
1628}