blob: 6a1e5dd5b5eec17c3e6f299ba934b385fe0cc5b3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100031#include "rv515d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000033#include "radeon_asic.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020034#include "atom.h"
Dave Airlie50f15302009-08-21 13:21:01 +100035#include "rv515_reg_safe.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036
Jerome Glissed39c3b82009-09-28 18:34:43 +020037/* This files gather functions specifics to: rv515 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -040038static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
39static int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
40static void rv515_gpu_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041int rv515_mc_wait_for_idle(struct radeon_device *rdev);
42
Alex Deucher6253e4c2012-12-12 14:30:32 -050043static const u32 crtc_offsets[2] =
44{
45 0,
46 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
47};
48
Jerome Glissef0ed1f62009-09-28 20:39:19 +020049void rv515_debugfs(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051 if (r100_debugfs_rbbm_init(rdev)) {
52 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
53 }
54 if (rv515_debugfs_pipes_info_init(rdev)) {
55 DRM_ERROR("Failed to register debugfs file for pipes !\n");
56 }
57 if (rv515_debugfs_ga_info_init(rdev)) {
58 DRM_ERROR("Failed to register debugfs file for pipes !\n");
59 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060}
61
Alex Deucherf7128122012-02-23 17:53:45 -050062void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064 int r;
65
Christian Könige32eb502011-10-23 12:56:27 +020066 r = radeon_ring_lock(rdev, ring, 64);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067 if (r) {
68 return;
69 }
Christian Könige32eb502011-10-23 12:56:27 +020070 radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
71 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +020072 ISYNC_ANY2D_IDLE3D |
73 ISYNC_ANY3D_IDLE2D |
74 ISYNC_WAIT_IDLEGUI |
75 ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +020076 radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
77 radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
78 radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
79 radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
80 radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
81 radeon_ring_write(ring, 0);
82 radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
83 radeon_ring_write(ring, 0);
84 radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
85 radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
86 radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
87 radeon_ring_write(ring, 0);
88 radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
89 radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
90 radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
91 radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
92 radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
93 radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
94 radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
95 radeon_ring_write(ring, 0);
96 radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
97 radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
98 radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
99 radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
100 radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
101 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +0200102 ((6 << MS_X0_SHIFT) |
103 (6 << MS_Y0_SHIFT) |
104 (6 << MS_X1_SHIFT) |
105 (6 << MS_Y1_SHIFT) |
106 (6 << MS_X2_SHIFT) |
107 (6 << MS_Y2_SHIFT) |
108 (6 << MSBD0_Y_SHIFT) |
109 (6 << MSBD0_X_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200110 radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
111 radeon_ring_write(ring,
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 ((6 << MS_X3_SHIFT) |
113 (6 << MS_Y3_SHIFT) |
114 (6 << MS_X4_SHIFT) |
115 (6 << MS_Y4_SHIFT) |
116 (6 << MS_X5_SHIFT) |
117 (6 << MS_Y5_SHIFT) |
118 (6 << MSBD1_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200119 radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
120 radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
121 radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
122 radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
123 radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
124 radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
125 radeon_ring_write(ring, PACKET0(0x20C8, 0));
126 radeon_ring_write(ring, 0);
127 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128}
129
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200130int rv515_mc_wait_for_idle(struct radeon_device *rdev)
131{
132 unsigned i;
133 uint32_t tmp;
134
135 for (i = 0; i < rdev->usec_timeout; i++) {
136 /* read MC_STATUS */
Jerome Glissec93bb852009-07-13 21:04:08 +0200137 tmp = RREG32_MC(MC_STATUS);
138 if (tmp & MC_STATUS_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 return 0;
140 }
141 DRM_UDELAY(1);
142 }
143 return -1;
144}
145
Jerome Glissed39c3b82009-09-28 18:34:43 +0200146void rv515_vga_render_disable(struct radeon_device *rdev)
147{
148 WREG32(R_000300_VGA_RENDER_CONTROL,
149 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
150}
151
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400152static void rv515_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153{
154 unsigned pipe_select_current, gb_pipe_select, tmp;
155
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 if (r100_gui_wait_for_idle(rdev)) {
157 printk(KERN_WARNING "Failed to wait GUI idle while "
Masanari Iida481e6282012-02-05 23:01:34 +0900158 "resetting GPU. Bad things might happen.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 }
Jerome Glissed39c3b82009-09-28 18:34:43 +0200160 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 r420_pipes_init(rdev);
Alex Deucherd75ee3b2011-01-24 23:24:59 -0500162 gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
163 tmp = RREG32(R300_DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164 pipe_select_current = (tmp >> 2) & 3;
165 tmp = (1 << pipe_select_current) |
166 (((gb_pipe_select >> 8) & 0xF) << 4);
167 WREG32_PLL(0x000D, tmp);
168 if (r100_gui_wait_for_idle(rdev)) {
169 printk(KERN_WARNING "Failed to wait GUI idle while "
Masanari Iida481e6282012-02-05 23:01:34 +0900170 "resetting GPU. Bad things might happen.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 }
172 if (rv515_mc_wait_for_idle(rdev)) {
173 printk(KERN_WARNING "Failed to wait MC idle while "
174 "programming pipes. Bad things might happen.\n");
175 }
176}
177
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178static void rv515_vram_get_type(struct radeon_device *rdev)
179{
180 uint32_t tmp;
181
182 rdev->mc.vram_width = 128;
183 rdev->mc.vram_is_ddr = true;
Jerome Glissec93bb852009-07-13 21:04:08 +0200184 tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 switch (tmp) {
186 case 0:
187 rdev->mc.vram_width = 64;
188 break;
189 case 1:
190 rdev->mc.vram_width = 128;
191 break;
192 default:
193 rdev->mc.vram_width = 128;
194 break;
195 }
196}
197
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400198static void rv515_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199{
Jerome Glissec93bb852009-07-13 21:04:08 +0200200
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 rv515_vram_get_type(rdev);
Dave Airlie0924d942009-08-03 12:03:03 +1000202 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000203 radeon_vram_location(rdev, &rdev->mc, 0);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400204 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000205 if (!(rdev->flags & RADEON_IS_AGP))
206 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400207 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208}
209
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
211{
212 uint32_t r;
213
Jerome Glissec93bb852009-07-13 21:04:08 +0200214 WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
215 r = RREG32(MC_IND_DATA);
216 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 return r;
218}
219
220void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
221{
Jerome Glissec93bb852009-07-13 21:04:08 +0200222 WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
223 WREG32(MC_IND_DATA, (v));
224 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225}
226
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227#if defined(CONFIG_DEBUG_FS)
228static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
229{
230 struct drm_info_node *node = (struct drm_info_node *) m->private;
231 struct drm_device *dev = node->minor->dev;
232 struct radeon_device *rdev = dev->dev_private;
233 uint32_t tmp;
234
Jerome Glissec93bb852009-07-13 21:04:08 +0200235 tmp = RREG32(GB_PIPE_SELECT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200237 tmp = RREG32(SU_REG_DEST);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200239 tmp = RREG32(GB_TILE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200241 tmp = RREG32(DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
243 return 0;
244}
245
246static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
247{
248 struct drm_info_node *node = (struct drm_info_node *) m->private;
249 struct drm_device *dev = node->minor->dev;
250 struct radeon_device *rdev = dev->dev_private;
251 uint32_t tmp;
252
253 tmp = RREG32(0x2140);
254 seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000255 radeon_asic_reset(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 tmp = RREG32(0x425C);
257 seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
258 return 0;
259}
260
261static struct drm_info_list rv515_pipes_info_list[] = {
262 {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
263};
264
265static struct drm_info_list rv515_ga_info_list[] = {
266 {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
267};
268#endif
269
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400270static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271{
272#if defined(CONFIG_DEBUG_FS)
273 return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
274#else
275 return 0;
276#endif
277}
278
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400279static int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280{
281#if defined(CONFIG_DEBUG_FS)
282 return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
283#else
284 return 0;
285#endif
286}
Jerome Glisse068a1172009-06-17 13:28:30 +0200287
Jerome Glissed39c3b82009-09-28 18:34:43 +0200288void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
289{
Alex Deucher6253e4c2012-12-12 14:30:32 -0500290 u32 crtc_enabled, tmp, frame_count, blackout;
291 int i, j;
292
Jerome Glissed39c3b82009-09-28 18:34:43 +0200293 save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
294 save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200295
Alex Deucher6253e4c2012-12-12 14:30:32 -0500296 /* disable VGA render */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200297 WREG32(R_000300_VGA_RENDER_CONTROL, 0);
Alex Deucher6253e4c2012-12-12 14:30:32 -0500298 /* blank the display controllers */
299 for (i = 0; i < rdev->num_crtc; i++) {
300 crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN;
301 if (crtc_enabled) {
302 save->crtc_enabled[i] = true;
303 tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
304 if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) {
305 radeon_wait_for_vblank(rdev, i);
306 tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
307 WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
308 }
309 /* wait for the next frame */
310 frame_count = radeon_get_vblank_counter(rdev, i);
311 for (j = 0; j < rdev->usec_timeout; j++) {
312 if (radeon_get_vblank_counter(rdev, i) != frame_count)
313 break;
314 udelay(1);
315 }
316 } else {
317 save->crtc_enabled[i] = false;
318 }
319 }
320
321 radeon_mc_wait_for_idle(rdev);
322
323 if (rdev->family >= CHIP_R600) {
324 if (rdev->family >= CHIP_RV770)
325 blackout = RREG32(R700_MC_CITF_CNTL);
326 else
327 blackout = RREG32(R600_CITF_CNTL);
328 if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) {
329 /* Block CPU access */
330 WREG32(R600_BIF_FB_EN, 0);
331 /* blackout the MC */
332 blackout |= R600_BLACKOUT_MASK;
333 if (rdev->family >= CHIP_RV770)
334 WREG32(R700_MC_CITF_CNTL, blackout);
335 else
336 WREG32(R600_CITF_CNTL, blackout);
337 }
338 }
Alex Deucher39dc9aa2013-01-31 09:01:59 -0500339 /* wait for the MC to settle */
340 udelay(100);
Alex Deucher2f86e2e2013-04-10 09:47:05 -0400341
342 /* lock double buffered regs */
343 for (i = 0; i < rdev->num_crtc; i++) {
344 if (save->crtc_enabled[i]) {
345 tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
346 if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) {
347 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
348 WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
349 }
350 tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
351 if (!(tmp & 1)) {
352 tmp |= 1;
353 WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
354 }
355 }
356 }
Jerome Glissed39c3b82009-09-28 18:34:43 +0200357}
358
359void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
360{
Alex Deucher6253e4c2012-12-12 14:30:32 -0500361 u32 tmp, frame_count;
362 int i, j;
363
364 /* update crtc base addresses */
365 for (i = 0; i < rdev->num_crtc; i++) {
366 if (rdev->family >= CHIP_RV770) {
Alex Deucher367cbe22013-04-04 14:59:35 -0400367 if (i == 0) {
Alex Deucher6253e4c2012-12-12 14:30:32 -0500368 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
369 upper_32_bits(rdev->mc.vram_start));
370 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
371 upper_32_bits(rdev->mc.vram_start));
372 } else {
373 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
374 upper_32_bits(rdev->mc.vram_start));
375 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
376 upper_32_bits(rdev->mc.vram_start));
377 }
378 }
379 WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
380 (u32)rdev->mc.vram_start);
381 WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
382 (u32)rdev->mc.vram_start);
383 }
384 WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
385
Alex Deucher2f86e2e2013-04-10 09:47:05 -0400386 /* unlock regs and wait for update */
387 for (i = 0; i < rdev->num_crtc; i++) {
388 if (save->crtc_enabled[i]) {
389 tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]);
390 if ((tmp & 0x3) != 0) {
391 tmp &= ~0x3;
392 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
393 }
394 tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
395 if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) {
396 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
397 WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
398 }
399 tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
400 if (tmp & 1) {
401 tmp &= ~1;
402 WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
403 }
404 for (j = 0; j < rdev->usec_timeout; j++) {
405 tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
406 if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0)
407 break;
408 udelay(1);
409 }
410 }
411 }
412
Alex Deucher6253e4c2012-12-12 14:30:32 -0500413 if (rdev->family >= CHIP_R600) {
414 /* unblackout the MC */
415 if (rdev->family >= CHIP_RV770)
416 tmp = RREG32(R700_MC_CITF_CNTL);
417 else
418 tmp = RREG32(R600_CITF_CNTL);
419 tmp &= ~R600_BLACKOUT_MASK;
420 if (rdev->family >= CHIP_RV770)
421 WREG32(R700_MC_CITF_CNTL, tmp);
422 else
423 WREG32(R600_CITF_CNTL, tmp);
424 /* allow CPU access */
425 WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN);
426 }
427
428 for (i = 0; i < rdev->num_crtc; i++) {
429 if (save->crtc_enabled[i]) {
430 tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
431 tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
432 WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
433 /* wait for the next frame */
434 frame_count = radeon_get_vblank_counter(rdev, i);
435 for (j = 0; j < rdev->usec_timeout; j++) {
436 if (radeon_get_vblank_counter(rdev, i) != frame_count)
437 break;
438 udelay(1);
439 }
440 }
441 }
442 /* Unlock vga access */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200443 WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
444 mdelay(1);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200445 WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
446}
447
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400448static void rv515_mc_program(struct radeon_device *rdev)
Jerome Glissed39c3b82009-09-28 18:34:43 +0200449{
450 struct rv515_mc_save save;
451
452 /* Stops all mc clients */
453 rv515_mc_stop(rdev, &save);
454
455 /* Wait for mc idle */
456 if (rv515_mc_wait_for_idle(rdev))
457 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
458 /* Write VRAM size in case we are limiting it */
459 WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
460 /* Program MC, should be a 32bits limited address space */
461 WREG32_MC(R_000001_MC_FB_LOCATION,
462 S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
463 S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
464 WREG32(R_000134_HDP_FB_LOCATION,
465 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
466 if (rdev->flags & RADEON_IS_AGP) {
467 WREG32_MC(R_000002_MC_AGP_LOCATION,
468 S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
469 S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
470 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
471 WREG32_MC(R_000004_MC_AGP_BASE_2,
472 S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
473 } else {
474 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
475 WREG32_MC(R_000003_MC_AGP_BASE, 0);
476 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
477 }
478
479 rv515_mc_resume(rdev, &save);
480}
481
482void rv515_clock_startup(struct radeon_device *rdev)
483{
484 if (radeon_dynclks != -1 && radeon_dynclks)
485 radeon_atom_set_clock_gating(rdev, 1);
486 /* We need to force on some of the block */
487 WREG32_PLL(R_00000F_CP_DYN_CNTL,
488 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
489 WREG32_PLL(R_000011_E2_DYN_CNTL,
490 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
491 WREG32_PLL(R_000013_IDCT_DYN_CNTL,
492 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
493}
494
495static int rv515_startup(struct radeon_device *rdev)
496{
497 int r;
498
499 rv515_mc_program(rdev);
500 /* Resume clock */
501 rv515_clock_startup(rdev);
502 /* Initialize GPU configuration (# pipes, ...) */
503 rv515_gpu_init(rdev);
504 /* Initialize GART (initialize after TTM so we can allocate
505 * memory through TTM but finalize after TTM) */
506 if (rdev->flags & RADEON_IS_PCIE) {
507 r = rv370_pcie_gart_enable(rdev);
508 if (r)
509 return r;
510 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400511
512 /* allocate wb buffer */
513 r = radeon_wb_init(rdev);
514 if (r)
515 return r;
516
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000517 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
518 if (r) {
519 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
520 return r;
521 }
522
Jerome Glissed39c3b82009-09-28 18:34:43 +0200523 /* Enable IRQ */
Jerome Glisseac447df2009-09-30 22:18:43 +0200524 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100525 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200526 /* 1M ring buffer */
527 r = r100_cp_init(rdev, 1024 * 1024);
528 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100529 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200530 return r;
531 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500532
Christian König2898c342012-07-05 11:55:34 +0200533 r = radeon_ib_pool_init(rdev);
534 if (r) {
535 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500536 return r;
Christian König2898c342012-07-05 11:55:34 +0200537 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500538
Jerome Glissed39c3b82009-09-28 18:34:43 +0200539 return 0;
540}
541
542int rv515_resume(struct radeon_device *rdev)
543{
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500544 int r;
545
Jerome Glissed39c3b82009-09-28 18:34:43 +0200546 /* Make sur GART are not working */
547 if (rdev->flags & RADEON_IS_PCIE)
548 rv370_pcie_gart_disable(rdev);
549 /* Resume clock before doing reset */
550 rv515_clock_startup(rdev);
551 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000552 if (radeon_asic_reset(rdev)) {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200553 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
554 RREG32(R_000E40_RBBM_STATUS),
555 RREG32(R_0007C0_CP_STAT));
556 }
557 /* post */
558 atom_asic_init(rdev->mode_info.atom_context);
559 /* Resume clock after posting */
560 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000561 /* Initialize surface registers */
562 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500563
564 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500565 r = rv515_startup(rdev);
566 if (r) {
567 rdev->accel_working = false;
568 }
569 return r;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200570}
571
572int rv515_suspend(struct radeon_device *rdev)
573{
574 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400575 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200576 rs600_irq_disable(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200577 if (rdev->flags & RADEON_IS_PCIE)
578 rv370_pcie_gart_disable(rdev);
579 return 0;
580}
581
582void rv515_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +0200583{
Dave Airlie50f15302009-08-21 13:21:01 +1000584 rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
585 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200586}
587
588void rv515_fini(struct radeon_device *rdev)
589{
Jerome Glissed39c3b82009-09-28 18:34:43 +0200590 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400591 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200592 radeon_ib_pool_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200593 radeon_gem_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100594 rv370_pcie_gart_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200595 radeon_agp_fini(rdev);
596 radeon_irq_kms_fini(rdev);
597 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100598 radeon_bo_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200599 radeon_atombios_fini(rdev);
600 kfree(rdev->bios);
601 rdev->bios = NULL;
602}
603
604int rv515_init(struct radeon_device *rdev)
605{
606 int r;
607
Jerome Glissed39c3b82009-09-28 18:34:43 +0200608 /* Initialize scratch registers */
609 radeon_scratch_init(rdev);
610 /* Initialize surface registers */
611 radeon_surface_init(rdev);
612 /* TODO: disable VGA need to use VGA request */
Dave Airlie4c712e62010-07-15 12:13:50 +1000613 /* restore some register to sane defaults */
614 r100_restore_sanity(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200615 /* BIOS*/
616 if (!radeon_get_bios(rdev)) {
617 if (ASIC_IS_AVIVO(rdev))
618 return -EINVAL;
619 }
620 if (rdev->is_atom_bios) {
621 r = radeon_atombios_init(rdev);
622 if (r)
623 return r;
624 } else {
625 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
626 return -EINVAL;
627 }
628 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000629 if (radeon_asic_reset(rdev)) {
Jerome Glissed39c3b82009-09-28 18:34:43 +0200630 dev_warn(rdev->dev,
631 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
632 RREG32(R_000E40_RBBM_STATUS),
633 RREG32(R_0007C0_CP_STAT));
634 }
635 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000636 if (radeon_boot_test_post_card(rdev) == false)
637 return -EINVAL;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200638 /* Initialize clocks */
639 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000640 /* initialize AGP */
641 if (rdev->flags & RADEON_IS_AGP) {
642 r = radeon_agp_init(rdev);
643 if (r) {
644 radeon_agp_disable(rdev);
645 }
646 }
647 /* initialize memory controller */
648 rv515_mc_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200649 rv515_debugfs(rdev);
650 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000651 r = radeon_fence_driver_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200652 if (r)
653 return r;
654 r = radeon_irq_kms_init(rdev);
655 if (r)
656 return r;
657 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100658 r = radeon_bo_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200659 if (r)
660 return r;
661 r = rv370_pcie_gart_init(rdev);
662 if (r)
663 return r;
664 rv515_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500665
Jerome Glissed39c3b82009-09-28 18:34:43 +0200666 rdev->accel_working = true;
667 r = rv515_startup(rdev);
668 if (r) {
669 /* Somethings want wront with the accel init stop accel */
670 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed39c3b82009-09-28 18:34:43 +0200671 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400672 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200673 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +0100674 radeon_irq_kms_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200675 rv370_pcie_gart_fini(rdev);
676 radeon_agp_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200677 rdev->accel_working = false;
678 }
Jerome Glisse068a1172009-06-17 13:28:30 +0200679 return 0;
680}
Jerome Glissec93bb852009-07-13 21:04:08 +0200681
Dave Airlie4ce001a2009-08-13 16:32:14 +1000682void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
Jerome Glissec93bb852009-07-13 21:04:08 +0200683{
Dave Airlie4ce001a2009-08-13 16:32:14 +1000684 int index_reg = 0x6578 + crtc->crtc_offset;
685 int data_reg = 0x657c + crtc->crtc_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200686
Dave Airlie4ce001a2009-08-13 16:32:14 +1000687 WREG32(0x659C + crtc->crtc_offset, 0x0);
688 WREG32(0x6594 + crtc->crtc_offset, 0x705);
689 WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
690 WREG32(0x65D8 + crtc->crtc_offset, 0x0);
691 WREG32(0x65B0 + crtc->crtc_offset, 0x0);
692 WREG32(0x65C0 + crtc->crtc_offset, 0x0);
693 WREG32(0x65D4 + crtc->crtc_offset, 0x0);
694 WREG32(index_reg, 0x0);
695 WREG32(data_reg, 0x841880A8);
696 WREG32(index_reg, 0x1);
697 WREG32(data_reg, 0x84208680);
698 WREG32(index_reg, 0x2);
699 WREG32(data_reg, 0xBFF880B0);
700 WREG32(index_reg, 0x100);
701 WREG32(data_reg, 0x83D88088);
702 WREG32(index_reg, 0x101);
703 WREG32(data_reg, 0x84608680);
704 WREG32(index_reg, 0x102);
705 WREG32(data_reg, 0xBFF080D0);
706 WREG32(index_reg, 0x200);
707 WREG32(data_reg, 0x83988068);
708 WREG32(index_reg, 0x201);
709 WREG32(data_reg, 0x84A08680);
710 WREG32(index_reg, 0x202);
711 WREG32(data_reg, 0xBFF080F8);
712 WREG32(index_reg, 0x300);
713 WREG32(data_reg, 0x83588058);
714 WREG32(index_reg, 0x301);
715 WREG32(data_reg, 0x84E08660);
716 WREG32(index_reg, 0x302);
717 WREG32(data_reg, 0xBFF88120);
718 WREG32(index_reg, 0x400);
719 WREG32(data_reg, 0x83188040);
720 WREG32(index_reg, 0x401);
721 WREG32(data_reg, 0x85008660);
722 WREG32(index_reg, 0x402);
723 WREG32(data_reg, 0xBFF88150);
724 WREG32(index_reg, 0x500);
725 WREG32(data_reg, 0x82D88030);
726 WREG32(index_reg, 0x501);
727 WREG32(data_reg, 0x85408640);
728 WREG32(index_reg, 0x502);
729 WREG32(data_reg, 0xBFF88180);
730 WREG32(index_reg, 0x600);
731 WREG32(data_reg, 0x82A08018);
732 WREG32(index_reg, 0x601);
733 WREG32(data_reg, 0x85808620);
734 WREG32(index_reg, 0x602);
735 WREG32(data_reg, 0xBFF081B8);
736 WREG32(index_reg, 0x700);
737 WREG32(data_reg, 0x82608010);
738 WREG32(index_reg, 0x701);
739 WREG32(data_reg, 0x85A08600);
740 WREG32(index_reg, 0x702);
741 WREG32(data_reg, 0x800081F0);
742 WREG32(index_reg, 0x800);
743 WREG32(data_reg, 0x8228BFF8);
744 WREG32(index_reg, 0x801);
745 WREG32(data_reg, 0x85E085E0);
746 WREG32(index_reg, 0x802);
747 WREG32(data_reg, 0xBFF88228);
748 WREG32(index_reg, 0x10000);
749 WREG32(data_reg, 0x82A8BF00);
750 WREG32(index_reg, 0x10001);
751 WREG32(data_reg, 0x82A08CC0);
752 WREG32(index_reg, 0x10002);
753 WREG32(data_reg, 0x8008BEF8);
754 WREG32(index_reg, 0x10100);
755 WREG32(data_reg, 0x81F0BF28);
756 WREG32(index_reg, 0x10101);
757 WREG32(data_reg, 0x83608CA0);
758 WREG32(index_reg, 0x10102);
759 WREG32(data_reg, 0x8018BED0);
760 WREG32(index_reg, 0x10200);
761 WREG32(data_reg, 0x8148BF38);
762 WREG32(index_reg, 0x10201);
763 WREG32(data_reg, 0x84408C80);
764 WREG32(index_reg, 0x10202);
765 WREG32(data_reg, 0x8008BEB8);
766 WREG32(index_reg, 0x10300);
767 WREG32(data_reg, 0x80B0BF78);
768 WREG32(index_reg, 0x10301);
769 WREG32(data_reg, 0x85008C20);
770 WREG32(index_reg, 0x10302);
771 WREG32(data_reg, 0x8020BEA0);
772 WREG32(index_reg, 0x10400);
773 WREG32(data_reg, 0x8028BF90);
774 WREG32(index_reg, 0x10401);
775 WREG32(data_reg, 0x85E08BC0);
776 WREG32(index_reg, 0x10402);
777 WREG32(data_reg, 0x8018BE90);
778 WREG32(index_reg, 0x10500);
779 WREG32(data_reg, 0xBFB8BFB0);
780 WREG32(index_reg, 0x10501);
781 WREG32(data_reg, 0x86C08B40);
782 WREG32(index_reg, 0x10502);
783 WREG32(data_reg, 0x8010BE90);
784 WREG32(index_reg, 0x10600);
785 WREG32(data_reg, 0xBF58BFC8);
786 WREG32(index_reg, 0x10601);
787 WREG32(data_reg, 0x87A08AA0);
788 WREG32(index_reg, 0x10602);
789 WREG32(data_reg, 0x8010BE98);
790 WREG32(index_reg, 0x10700);
791 WREG32(data_reg, 0xBF10BFF0);
792 WREG32(index_reg, 0x10701);
793 WREG32(data_reg, 0x886089E0);
794 WREG32(index_reg, 0x10702);
795 WREG32(data_reg, 0x8018BEB0);
796 WREG32(index_reg, 0x10800);
797 WREG32(data_reg, 0xBED8BFE8);
798 WREG32(index_reg, 0x10801);
799 WREG32(data_reg, 0x89408940);
800 WREG32(index_reg, 0x10802);
801 WREG32(data_reg, 0xBFE8BED8);
802 WREG32(index_reg, 0x20000);
803 WREG32(data_reg, 0x80008000);
804 WREG32(index_reg, 0x20001);
805 WREG32(data_reg, 0x90008000);
806 WREG32(index_reg, 0x20002);
807 WREG32(data_reg, 0x80008000);
808 WREG32(index_reg, 0x20003);
809 WREG32(data_reg, 0x80008000);
810 WREG32(index_reg, 0x20100);
811 WREG32(data_reg, 0x80108000);
812 WREG32(index_reg, 0x20101);
813 WREG32(data_reg, 0x8FE0BF70);
814 WREG32(index_reg, 0x20102);
815 WREG32(data_reg, 0xBFE880C0);
816 WREG32(index_reg, 0x20103);
817 WREG32(data_reg, 0x80008000);
818 WREG32(index_reg, 0x20200);
819 WREG32(data_reg, 0x8018BFF8);
820 WREG32(index_reg, 0x20201);
821 WREG32(data_reg, 0x8F80BF08);
822 WREG32(index_reg, 0x20202);
823 WREG32(data_reg, 0xBFD081A0);
824 WREG32(index_reg, 0x20203);
825 WREG32(data_reg, 0xBFF88000);
826 WREG32(index_reg, 0x20300);
827 WREG32(data_reg, 0x80188000);
828 WREG32(index_reg, 0x20301);
829 WREG32(data_reg, 0x8EE0BEC0);
830 WREG32(index_reg, 0x20302);
831 WREG32(data_reg, 0xBFB082A0);
832 WREG32(index_reg, 0x20303);
833 WREG32(data_reg, 0x80008000);
834 WREG32(index_reg, 0x20400);
835 WREG32(data_reg, 0x80188000);
836 WREG32(index_reg, 0x20401);
837 WREG32(data_reg, 0x8E00BEA0);
838 WREG32(index_reg, 0x20402);
839 WREG32(data_reg, 0xBF8883C0);
840 WREG32(index_reg, 0x20403);
841 WREG32(data_reg, 0x80008000);
842 WREG32(index_reg, 0x20500);
843 WREG32(data_reg, 0x80188000);
844 WREG32(index_reg, 0x20501);
845 WREG32(data_reg, 0x8D00BE90);
846 WREG32(index_reg, 0x20502);
847 WREG32(data_reg, 0xBF588500);
848 WREG32(index_reg, 0x20503);
849 WREG32(data_reg, 0x80008008);
850 WREG32(index_reg, 0x20600);
851 WREG32(data_reg, 0x80188000);
852 WREG32(index_reg, 0x20601);
853 WREG32(data_reg, 0x8BC0BE98);
854 WREG32(index_reg, 0x20602);
855 WREG32(data_reg, 0xBF308660);
856 WREG32(index_reg, 0x20603);
857 WREG32(data_reg, 0x80008008);
858 WREG32(index_reg, 0x20700);
859 WREG32(data_reg, 0x80108000);
860 WREG32(index_reg, 0x20701);
861 WREG32(data_reg, 0x8A80BEB0);
862 WREG32(index_reg, 0x20702);
863 WREG32(data_reg, 0xBF0087C0);
864 WREG32(index_reg, 0x20703);
865 WREG32(data_reg, 0x80008008);
866 WREG32(index_reg, 0x20800);
867 WREG32(data_reg, 0x80108000);
868 WREG32(index_reg, 0x20801);
869 WREG32(data_reg, 0x8920BED0);
870 WREG32(index_reg, 0x20802);
871 WREG32(data_reg, 0xBED08920);
872 WREG32(index_reg, 0x20803);
873 WREG32(data_reg, 0x80008010);
874 WREG32(index_reg, 0x30000);
875 WREG32(data_reg, 0x90008000);
876 WREG32(index_reg, 0x30001);
877 WREG32(data_reg, 0x80008000);
878 WREG32(index_reg, 0x30100);
879 WREG32(data_reg, 0x8FE0BF90);
880 WREG32(index_reg, 0x30101);
881 WREG32(data_reg, 0xBFF880A0);
882 WREG32(index_reg, 0x30200);
883 WREG32(data_reg, 0x8F60BF40);
884 WREG32(index_reg, 0x30201);
885 WREG32(data_reg, 0xBFE88180);
886 WREG32(index_reg, 0x30300);
887 WREG32(data_reg, 0x8EC0BF00);
888 WREG32(index_reg, 0x30301);
889 WREG32(data_reg, 0xBFC88280);
890 WREG32(index_reg, 0x30400);
891 WREG32(data_reg, 0x8DE0BEE0);
892 WREG32(index_reg, 0x30401);
893 WREG32(data_reg, 0xBFA083A0);
894 WREG32(index_reg, 0x30500);
895 WREG32(data_reg, 0x8CE0BED0);
896 WREG32(index_reg, 0x30501);
897 WREG32(data_reg, 0xBF7884E0);
898 WREG32(index_reg, 0x30600);
899 WREG32(data_reg, 0x8BA0BED8);
900 WREG32(index_reg, 0x30601);
901 WREG32(data_reg, 0xBF508640);
902 WREG32(index_reg, 0x30700);
903 WREG32(data_reg, 0x8A60BEE8);
904 WREG32(index_reg, 0x30701);
905 WREG32(data_reg, 0xBF2087A0);
906 WREG32(index_reg, 0x30800);
907 WREG32(data_reg, 0x8900BF00);
908 WREG32(index_reg, 0x30801);
909 WREG32(data_reg, 0xBF008900);
Jerome Glissec93bb852009-07-13 21:04:08 +0200910}
911
912struct rv515_watermark {
913 u32 lb_request_fifo_depth;
914 fixed20_12 num_line_pair;
915 fixed20_12 estimated_width;
916 fixed20_12 worst_case_latency;
917 fixed20_12 consumption_rate;
918 fixed20_12 active_time;
919 fixed20_12 dbpp;
920 fixed20_12 priority_mark_max;
921 fixed20_12 priority_mark;
922 fixed20_12 sclk;
923};
924
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400925static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +0200926 struct radeon_crtc *crtc,
927 struct rv515_watermark *wm)
928{
929 struct drm_display_mode *mode = &crtc->base.mode;
930 fixed20_12 a, b, c;
931 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
932 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
933
934 if (!crtc->base.enabled) {
935 /* FIXME: wouldn't it better to set priority mark to maximum */
936 wm->lb_request_fifo_depth = 4;
937 return;
938 }
939
Ben Skeggs68adac52010-04-28 11:46:42 +1000940 if (crtc->vsc.full > dfixed_const(2))
941 wm->num_line_pair.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200942 else
Ben Skeggs68adac52010-04-28 11:46:42 +1000943 wm->num_line_pair.full = dfixed_const(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200944
Ben Skeggs68adac52010-04-28 11:46:42 +1000945 b.full = dfixed_const(mode->crtc_hdisplay);
946 c.full = dfixed_const(256);
947 a.full = dfixed_div(b, c);
948 request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
949 request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
950 if (a.full < dfixed_const(4)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200951 wm->lb_request_fifo_depth = 4;
952 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000953 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200954 }
955
956 /* Determine consumption rate
957 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
958 * vtaps = number of vertical taps,
959 * vsc = vertical scaling ratio, defined as source/destination
960 * hsc = horizontal scaling ration, defined as source/destination
961 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000962 a.full = dfixed_const(mode->clock);
963 b.full = dfixed_const(1000);
964 a.full = dfixed_div(a, b);
965 pclk.full = dfixed_div(b, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200966 if (crtc->rmx_type != RMX_OFF) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000967 b.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200968 if (crtc->vsc.full > b.full)
969 b.full = crtc->vsc.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000970 b.full = dfixed_mul(b, crtc->hsc);
971 c.full = dfixed_const(2);
972 b.full = dfixed_div(b, c);
973 consumption_time.full = dfixed_div(pclk, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200974 } else {
975 consumption_time.full = pclk.full;
976 }
Ben Skeggs68adac52010-04-28 11:46:42 +1000977 a.full = dfixed_const(1);
978 wm->consumption_rate.full = dfixed_div(a, consumption_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200979
980
981 /* Determine line time
982 * LineTime = total time for one line of displayhtotal
983 * LineTime = total number of horizontal pixels
984 * pclk = pixel clock period(ns)
985 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000986 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
987 line_time.full = dfixed_mul(a, pclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200988
989 /* Determine active time
990 * ActiveTime = time of active region of display within one line,
991 * hactive = total number of horizontal active pixels
992 * htotal = total number of horizontal pixels
993 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000994 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
995 b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
996 wm->active_time.full = dfixed_mul(line_time, b);
997 wm->active_time.full = dfixed_div(wm->active_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200998
999 /* Determine chunk time
1000 * ChunkTime = the time it takes the DCP to send one chunk of data
1001 * to the LB which consists of pipeline delay and inter chunk gap
1002 * sclk = system clock(Mhz)
1003 */
Ben Skeggs68adac52010-04-28 11:46:42 +10001004 a.full = dfixed_const(600 * 1000);
1005 chunk_time.full = dfixed_div(a, rdev->pm.sclk);
1006 read_delay_latency.full = dfixed_const(1000);
Jerome Glissec93bb852009-07-13 21:04:08 +02001007
1008 /* Determine the worst case latency
1009 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
1010 * WorstCaseLatency = worst case time from urgent to when the MC starts
1011 * to return data
1012 * READ_DELAY_IDLE_MAX = constant of 1us
1013 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
1014 * which consists of pipeline delay and inter chunk gap
1015 */
Ben Skeggs68adac52010-04-28 11:46:42 +10001016 if (dfixed_trunc(wm->num_line_pair) > 1) {
1017 a.full = dfixed_const(3);
1018 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +02001019 wm->worst_case_latency.full += read_delay_latency.full;
1020 } else {
1021 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
1022 }
1023
1024 /* Determine the tolerable latency
1025 * TolerableLatency = Any given request has only 1 line time
1026 * for the data to be returned
1027 * LBRequestFifoDepth = Number of chunk requests the LB can
1028 * put into the request FIFO for a display
1029 * LineTime = total time for one line of display
1030 * ChunkTime = the time it takes the DCP to send one chunk
1031 * of data to the LB which consists of
1032 * pipeline delay and inter chunk gap
1033 */
Ben Skeggs68adac52010-04-28 11:46:42 +10001034 if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001035 tolerable_latency.full = line_time.full;
1036 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001037 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
Jerome Glissec93bb852009-07-13 21:04:08 +02001038 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001039 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +02001040 tolerable_latency.full = line_time.full - tolerable_latency.full;
1041 }
1042 /* We assume worst case 32bits (4 bytes) */
Ben Skeggs68adac52010-04-28 11:46:42 +10001043 wm->dbpp.full = dfixed_const(2 * 16);
Jerome Glissec93bb852009-07-13 21:04:08 +02001044
1045 /* Determine the maximum priority mark
1046 * width = viewport width in pixels
1047 */
Ben Skeggs68adac52010-04-28 11:46:42 +10001048 a.full = dfixed_const(16);
1049 wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
1050 wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
1051 wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +02001052
1053 /* Determine estimated width */
1054 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001055 estimated_width.full = dfixed_div(estimated_width, consumption_time);
1056 if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
Alex Deucher69b3b5e2009-12-09 14:40:06 -05001057 wm->priority_mark.full = wm->priority_mark_max.full;
Jerome Glissec93bb852009-07-13 21:04:08 +02001058 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001059 a.full = dfixed_const(16);
1060 wm->priority_mark.full = dfixed_div(estimated_width, a);
1061 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +02001062 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
1063 }
1064}
1065
1066void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
1067{
1068 struct drm_display_mode *mode0 = NULL;
1069 struct drm_display_mode *mode1 = NULL;
1070 struct rv515_watermark wm0;
1071 struct rv515_watermark wm1;
Alex Deuchere06b14e2010-08-02 12:13:46 -04001072 u32 tmp;
1073 u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
1074 u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
Jerome Glissec93bb852009-07-13 21:04:08 +02001075 fixed20_12 priority_mark02, priority_mark12, fill_rate;
1076 fixed20_12 a, b;
1077
1078 if (rdev->mode_info.crtcs[0]->base.enabled)
1079 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1080 if (rdev->mode_info.crtcs[1]->base.enabled)
1081 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1082 rs690_line_buffer_adjust(rdev, mode0, mode1);
1083
1084 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
1085 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
1086
1087 tmp = wm0.lb_request_fifo_depth;
1088 tmp |= wm1.lb_request_fifo_depth << 16;
1089 WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
1090
1091 if (mode0 && mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10001092 if (dfixed_trunc(wm0.dbpp) > 64)
1093 a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001094 else
1095 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001096 if (dfixed_trunc(wm1.dbpp) > 64)
1097 b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001098 else
1099 b.full = wm1.num_line_pair.full;
1100 a.full += b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001101 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +02001102 if (wm0.consumption_rate.full > fill_rate.full) {
1103 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001104 b.full = dfixed_mul(b, wm0.active_time);
1105 a.full = dfixed_const(16);
1106 b.full = dfixed_div(b, a);
1107 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001108 wm0.consumption_rate);
1109 priority_mark02.full = a.full + b.full;
1110 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001111 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001112 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001113 b.full = dfixed_const(16 * 1000);
1114 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001115 }
1116 if (wm1.consumption_rate.full > fill_rate.full) {
1117 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001118 b.full = dfixed_mul(b, wm1.active_time);
1119 a.full = dfixed_const(16);
1120 b.full = dfixed_div(b, a);
1121 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001122 wm1.consumption_rate);
1123 priority_mark12.full = a.full + b.full;
1124 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001125 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001126 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001127 b.full = dfixed_const(16 * 1000);
1128 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001129 }
1130 if (wm0.priority_mark.full > priority_mark02.full)
1131 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001132 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001133 priority_mark02.full = 0;
1134 if (wm0.priority_mark_max.full > priority_mark02.full)
1135 priority_mark02.full = wm0.priority_mark_max.full;
1136 if (wm1.priority_mark.full > priority_mark12.full)
1137 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001138 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001139 priority_mark12.full = 0;
1140 if (wm1.priority_mark_max.full > priority_mark12.full)
1141 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001142 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1143 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -04001144 if (rdev->disp_priority == 2) {
1145 d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1146 d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1147 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001148 } else if (mode0) {
Ben Skeggs68adac52010-04-28 11:46:42 +10001149 if (dfixed_trunc(wm0.dbpp) > 64)
1150 a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001151 else
1152 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001153 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +02001154 if (wm0.consumption_rate.full > fill_rate.full) {
1155 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001156 b.full = dfixed_mul(b, wm0.active_time);
1157 a.full = dfixed_const(16);
1158 b.full = dfixed_div(b, a);
1159 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001160 wm0.consumption_rate);
1161 priority_mark02.full = a.full + b.full;
1162 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001163 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001164 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001165 b.full = dfixed_const(16);
1166 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001167 }
1168 if (wm0.priority_mark.full > priority_mark02.full)
1169 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001170 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001171 priority_mark02.full = 0;
1172 if (wm0.priority_mark_max.full > priority_mark02.full)
1173 priority_mark02.full = wm0.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001174 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
Alex Deucherf46c0122010-03-31 00:33:27 -04001175 if (rdev->disp_priority == 2)
1176 d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
Alex Deuchere06b14e2010-08-02 12:13:46 -04001177 } else if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10001178 if (dfixed_trunc(wm1.dbpp) > 64)
1179 a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +02001180 else
1181 a.full = wm1.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001182 fill_rate.full = dfixed_div(wm1.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +02001183 if (wm1.consumption_rate.full > fill_rate.full) {
1184 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001185 b.full = dfixed_mul(b, wm1.active_time);
1186 a.full = dfixed_const(16);
1187 b.full = dfixed_div(b, a);
1188 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001189 wm1.consumption_rate);
1190 priority_mark12.full = a.full + b.full;
1191 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10001192 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +02001193 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +10001194 b.full = dfixed_const(16 * 1000);
1195 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +02001196 }
1197 if (wm1.priority_mark.full > priority_mark12.full)
1198 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001199 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +02001200 priority_mark12.full = 0;
1201 if (wm1.priority_mark_max.full > priority_mark12.full)
1202 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10001203 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -04001204 if (rdev->disp_priority == 2)
1205 d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
Jerome Glissec93bb852009-07-13 21:04:08 +02001206 }
Alex Deuchere06b14e2010-08-02 12:13:46 -04001207
1208 WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
1209 WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
1210 WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
1211 WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
Jerome Glissec93bb852009-07-13 21:04:08 +02001212}
1213
1214void rv515_bandwidth_update(struct radeon_device *rdev)
1215{
1216 uint32_t tmp;
1217 struct drm_display_mode *mode0 = NULL;
1218 struct drm_display_mode *mode1 = NULL;
1219
Alex Deucherf46c0122010-03-31 00:33:27 -04001220 radeon_update_display_priority(rdev);
1221
Jerome Glissec93bb852009-07-13 21:04:08 +02001222 if (rdev->mode_info.crtcs[0]->base.enabled)
1223 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1224 if (rdev->mode_info.crtcs[1]->base.enabled)
1225 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1226 /*
1227 * Set display0/1 priority up in the memory controller for
1228 * modes if the user specifies HIGH for displaypriority
1229 * option.
1230 */
Alex Deucherf46c0122010-03-31 00:33:27 -04001231 if ((rdev->disp_priority == 2) &&
1232 (rdev->family == CHIP_RV515)) {
Jerome Glissec93bb852009-07-13 21:04:08 +02001233 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1234 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1235 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1236 if (mode1)
1237 tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1238 if (mode0)
1239 tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1240 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1241 }
1242 rv515_bandwidth_avivo_update(rdev);
1243}