blob: 3fa7b07aaecae4b23979228f220542541ccf3de9 [file] [log] [blame]
Yaniv Gardiadaafaa2015-01-15 16:32:35 +02001/*
2 * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include "phy-qcom-ufs-i.h"
16
17#define MAX_PROP_NAME 32
18#define VDDA_PHY_MIN_UV 1000000
19#define VDDA_PHY_MAX_UV 1000000
20#define VDDA_PLL_MIN_UV 1800000
21#define VDDA_PLL_MAX_UV 1800000
22#define VDDP_REF_CLK_MIN_UV 1200000
23#define VDDP_REF_CLK_MAX_UV 1200000
24
Vivek Gautam89bd2962016-11-08 15:37:42 +053025static int __ufs_qcom_phy_init_vreg(struct device *, struct ufs_qcom_phy_vreg *,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +020026 const char *, bool);
Vivek Gautam89bd2962016-11-08 15:37:42 +053027static int ufs_qcom_phy_init_vreg(struct device *, struct ufs_qcom_phy_vreg *,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +020028 const char *);
29static int ufs_qcom_phy_base_init(struct platform_device *pdev,
30 struct ufs_qcom_phy *phy_common);
31
32int ufs_qcom_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
33 struct ufs_qcom_phy_calibration *tbl_A,
34 int tbl_size_A,
35 struct ufs_qcom_phy_calibration *tbl_B,
36 int tbl_size_B, bool is_rate_B)
37{
38 int i;
39 int ret = 0;
40
41 if (!tbl_A) {
42 dev_err(ufs_qcom_phy->dev, "%s: tbl_A is NULL", __func__);
43 ret = EINVAL;
44 goto out;
45 }
46
47 for (i = 0; i < tbl_size_A; i++)
48 writel_relaxed(tbl_A[i].cfg_value,
49 ufs_qcom_phy->mmio + tbl_A[i].reg_offset);
50
51 /*
52 * In case we would like to work in rate B, we need
53 * to override a registers that were configured in rate A table
54 * with registers of rate B table.
55 * table.
56 */
57 if (is_rate_B) {
58 if (!tbl_B) {
59 dev_err(ufs_qcom_phy->dev, "%s: tbl_B is NULL",
60 __func__);
61 ret = EINVAL;
62 goto out;
63 }
64
65 for (i = 0; i < tbl_size_B; i++)
66 writel_relaxed(tbl_B[i].cfg_value,
67 ufs_qcom_phy->mmio + tbl_B[i].reg_offset);
68 }
69
70 /* flush buffered writes */
71 mb();
72
73out:
74 return ret;
75}
Axel Lin358d6c82015-03-23 11:54:50 +080076EXPORT_SYMBOL_GPL(ufs_qcom_phy_calibrate);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +020077
78struct phy *ufs_qcom_phy_generic_probe(struct platform_device *pdev,
79 struct ufs_qcom_phy *common_cfg,
Axel Lin4a9e5ca2015-07-15 15:33:51 +080080 const struct phy_ops *ufs_qcom_phy_gen_ops,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +020081 struct ufs_qcom_phy_specific_ops *phy_spec_ops)
82{
83 int err;
84 struct device *dev = &pdev->dev;
85 struct phy *generic_phy = NULL;
86 struct phy_provider *phy_provider;
87
88 err = ufs_qcom_phy_base_init(pdev, common_cfg);
89 if (err) {
90 dev_err(dev, "%s: phy base init failed %d\n", __func__, err);
91 goto out;
92 }
93
94 phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
95 if (IS_ERR(phy_provider)) {
96 err = PTR_ERR(phy_provider);
97 dev_err(dev, "%s: failed to register phy %d\n", __func__, err);
98 goto out;
99 }
100
101 generic_phy = devm_phy_create(dev, NULL, ufs_qcom_phy_gen_ops);
102 if (IS_ERR(generic_phy)) {
103 err = PTR_ERR(generic_phy);
104 dev_err(dev, "%s: failed to create phy %d\n", __func__, err);
Axel Lind89a7f62015-03-03 09:05:55 +0800105 generic_phy = NULL;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200106 goto out;
107 }
108
109 common_cfg->phy_spec_ops = phy_spec_ops;
110 common_cfg->dev = dev;
111
112out:
113 return generic_phy;
114}
Axel Lin358d6c82015-03-23 11:54:50 +0800115EXPORT_SYMBOL_GPL(ufs_qcom_phy_generic_probe);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200116
117/*
118 * This assumes the embedded phy structure inside generic_phy is of type
119 * struct ufs_qcom_phy. In order to function properly it's crucial
120 * to keep the embedded struct "struct ufs_qcom_phy common_cfg"
121 * as the first inside generic_phy.
122 */
123struct ufs_qcom_phy *get_ufs_qcom_phy(struct phy *generic_phy)
124{
125 return (struct ufs_qcom_phy *)phy_get_drvdata(generic_phy);
126}
Axel Lin358d6c82015-03-23 11:54:50 +0800127EXPORT_SYMBOL_GPL(get_ufs_qcom_phy);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200128
129static
130int ufs_qcom_phy_base_init(struct platform_device *pdev,
131 struct ufs_qcom_phy *phy_common)
132{
133 struct device *dev = &pdev->dev;
134 struct resource *res;
135 int err = 0;
136
137 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy_mem");
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200138 phy_common->mmio = devm_ioremap_resource(dev, res);
139 if (IS_ERR((void const *)phy_common->mmio)) {
140 err = PTR_ERR((void const *)phy_common->mmio);
141 phy_common->mmio = NULL;
142 dev_err(dev, "%s: ioremap for phy_mem resource failed %d\n",
143 __func__, err);
Axel Lin52ea7962015-03-23 12:08:18 +0800144 return err;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200145 }
146
147 /* "dev_ref_clk_ctrl_mem" is optional resource */
148 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
149 "dev_ref_clk_ctrl_mem");
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200150 phy_common->dev_ref_clk_ctrl_mmio = devm_ioremap_resource(dev, res);
Axel Lin52ea7962015-03-23 12:08:18 +0800151 if (IS_ERR((void const *)phy_common->dev_ref_clk_ctrl_mmio))
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200152 phy_common->dev_ref_clk_ctrl_mmio = NULL;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200153
Axel Lin52ea7962015-03-23 12:08:18 +0800154 return 0;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200155}
156
Vivek Gautam89bd2962016-11-08 15:37:42 +0530157static int __ufs_qcom_phy_clk_get(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200158 const char *name, struct clk **clk_out, bool err_print)
159{
160 struct clk *clk;
161 int err = 0;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200162
163 clk = devm_clk_get(dev, name);
164 if (IS_ERR(clk)) {
165 err = PTR_ERR(clk);
166 if (err_print)
167 dev_err(dev, "failed to get %s err %d", name, err);
168 } else {
169 *clk_out = clk;
170 }
171
172 return err;
173}
174
Vivek Gautam89bd2962016-11-08 15:37:42 +0530175static int ufs_qcom_phy_clk_get(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200176 const char *name, struct clk **clk_out)
177{
Vivek Gautam89bd2962016-11-08 15:37:42 +0530178 return __ufs_qcom_phy_clk_get(dev, name, clk_out, true);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200179}
180
Vivek Gautam89bd2962016-11-08 15:37:42 +0530181int ufs_qcom_phy_init_clks(struct ufs_qcom_phy *phy_common)
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200182{
183 int err;
184
Vivek Gautam300f9672016-11-08 15:37:44 +0530185 if (of_device_is_compatible(phy_common->dev->of_node,
186 "qcom,msm8996-ufs-phy-qmp-14nm"))
187 goto skip_txrx_clk;
188
Vivek Gautam89bd2962016-11-08 15:37:42 +0530189 err = ufs_qcom_phy_clk_get(phy_common->dev, "tx_iface_clk",
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200190 &phy_common->tx_iface_clk);
191 if (err)
192 goto out;
193
Vivek Gautam89bd2962016-11-08 15:37:42 +0530194 err = ufs_qcom_phy_clk_get(phy_common->dev, "rx_iface_clk",
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200195 &phy_common->rx_iface_clk);
196 if (err)
197 goto out;
198
Vivek Gautam89bd2962016-11-08 15:37:42 +0530199 err = ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk_src",
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200200 &phy_common->ref_clk_src);
201 if (err)
202 goto out;
203
Vivek Gautam300f9672016-11-08 15:37:44 +0530204skip_txrx_clk:
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200205 /*
206 * "ref_clk_parent" is optional hence don't abort init if it's not
207 * found.
208 */
Vivek Gautam89bd2962016-11-08 15:37:42 +0530209 __ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk_parent",
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200210 &phy_common->ref_clk_parent, false);
211
Vivek Gautam89bd2962016-11-08 15:37:42 +0530212 err = ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk",
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200213 &phy_common->ref_clk);
214
215out:
216 return err;
217}
Axel Lin358d6c82015-03-23 11:54:50 +0800218EXPORT_SYMBOL_GPL(ufs_qcom_phy_init_clks);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200219
Vivek Gautam89bd2962016-11-08 15:37:42 +0530220int ufs_qcom_phy_init_vregulators(struct ufs_qcom_phy *phy_common)
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200221{
222 int err;
223
Vivek Gautam89bd2962016-11-08 15:37:42 +0530224 err = ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vdda_pll,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200225 "vdda-pll");
226 if (err)
227 goto out;
228
Vivek Gautam89bd2962016-11-08 15:37:42 +0530229 err = ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vdda_phy,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200230 "vdda-phy");
231
232 if (err)
233 goto out;
234
235 /* vddp-ref-clk-* properties are optional */
Vivek Gautam89bd2962016-11-08 15:37:42 +0530236 __ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vddp_ref_clk,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200237 "vddp-ref-clk", true);
238out:
239 return err;
240}
Axel Lin358d6c82015-03-23 11:54:50 +0800241EXPORT_SYMBOL_GPL(ufs_qcom_phy_init_vregulators);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200242
Vivek Gautam89bd2962016-11-08 15:37:42 +0530243static int __ufs_qcom_phy_init_vreg(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200244 struct ufs_qcom_phy_vreg *vreg, const char *name, bool optional)
245{
246 int err = 0;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200247
248 char prop_name[MAX_PROP_NAME];
249
Vivek Gautamadd78fc2016-11-08 15:37:41 +0530250 vreg->name = devm_kstrdup(dev, name, GFP_KERNEL);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200251 if (!vreg->name) {
252 err = -ENOMEM;
253 goto out;
254 }
255
256 vreg->reg = devm_regulator_get(dev, name);
257 if (IS_ERR(vreg->reg)) {
258 err = PTR_ERR(vreg->reg);
259 vreg->reg = NULL;
260 if (!optional)
261 dev_err(dev, "failed to get %s, %d\n", name, err);
262 goto out;
263 }
264
265 if (dev->of_node) {
266 snprintf(prop_name, MAX_PROP_NAME, "%s-max-microamp", name);
267 err = of_property_read_u32(dev->of_node,
268 prop_name, &vreg->max_uA);
269 if (err && err != -EINVAL) {
270 dev_err(dev, "%s: failed to read %s\n",
271 __func__, prop_name);
272 goto out;
273 } else if (err == -EINVAL || !vreg->max_uA) {
274 if (regulator_count_voltages(vreg->reg) > 0) {
275 dev_err(dev, "%s: %s is mandatory\n",
276 __func__, prop_name);
277 goto out;
278 }
279 err = 0;
280 }
281 snprintf(prop_name, MAX_PROP_NAME, "%s-always-on", name);
Julia Lawall3ea981e2016-08-05 13:25:13 +0200282 vreg->is_always_on = of_property_read_bool(dev->of_node,
283 prop_name);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200284 }
285
286 if (!strcmp(name, "vdda-pll")) {
287 vreg->max_uV = VDDA_PLL_MAX_UV;
288 vreg->min_uV = VDDA_PLL_MIN_UV;
289 } else if (!strcmp(name, "vdda-phy")) {
290 vreg->max_uV = VDDA_PHY_MAX_UV;
291 vreg->min_uV = VDDA_PHY_MIN_UV;
292 } else if (!strcmp(name, "vddp-ref-clk")) {
293 vreg->max_uV = VDDP_REF_CLK_MAX_UV;
294 vreg->min_uV = VDDP_REF_CLK_MIN_UV;
295 }
296
297out:
298 if (err)
299 kfree(vreg->name);
300 return err;
301}
302
Vivek Gautam89bd2962016-11-08 15:37:42 +0530303static int ufs_qcom_phy_init_vreg(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200304 struct ufs_qcom_phy_vreg *vreg, const char *name)
305{
Vivek Gautam89bd2962016-11-08 15:37:42 +0530306 return __ufs_qcom_phy_init_vreg(dev, vreg, name, false);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200307}
308
Vivek Gautam89bd2962016-11-08 15:37:42 +0530309static int ufs_qcom_phy_cfg_vreg(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200310 struct ufs_qcom_phy_vreg *vreg, bool on)
311{
312 int ret = 0;
313 struct regulator *reg = vreg->reg;
314 const char *name = vreg->name;
315 int min_uV;
316 int uA_load;
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200317
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200318 if (regulator_count_voltages(reg) > 0) {
319 min_uV = on ? vreg->min_uV : 0;
320 ret = regulator_set_voltage(reg, min_uV, vreg->max_uV);
321 if (ret) {
322 dev_err(dev, "%s: %s set voltage failed, err=%d\n",
323 __func__, name, ret);
324 goto out;
325 }
326 uA_load = on ? vreg->max_uA : 0;
Stephen Rothwell7e476c72015-03-10 13:44:41 +1100327 ret = regulator_set_load(reg, uA_load);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200328 if (ret >= 0) {
329 /*
Stephen Rothwell7e476c72015-03-10 13:44:41 +1100330 * regulator_set_load() returns new regulator
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200331 * mode upon success.
332 */
333 ret = 0;
334 } else {
335 dev_err(dev, "%s: %s set optimum mode(uA_load=%d) failed, err=%d\n",
336 __func__, name, uA_load, ret);
337 goto out;
338 }
339 }
340out:
341 return ret;
342}
343
Vivek Gautam89bd2962016-11-08 15:37:42 +0530344static int ufs_qcom_phy_enable_vreg(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200345 struct ufs_qcom_phy_vreg *vreg)
346{
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200347 int ret = 0;
348
349 if (!vreg || vreg->enabled)
350 goto out;
351
Vivek Gautam89bd2962016-11-08 15:37:42 +0530352 ret = ufs_qcom_phy_cfg_vreg(dev, vreg, true);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200353 if (ret) {
354 dev_err(dev, "%s: ufs_qcom_phy_cfg_vreg() failed, err=%d\n",
355 __func__, ret);
356 goto out;
357 }
358
359 ret = regulator_enable(vreg->reg);
360 if (ret) {
361 dev_err(dev, "%s: enable failed, err=%d\n",
362 __func__, ret);
363 goto out;
364 }
365
366 vreg->enabled = true;
367out:
368 return ret;
369}
370
371int ufs_qcom_phy_enable_ref_clk(struct phy *generic_phy)
372{
373 int ret = 0;
374 struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
375
376 if (phy->is_ref_clk_enabled)
377 goto out;
378
379 /*
380 * reference clock is propagated in a daisy-chained manner from
381 * source to phy, so ungate them at each stage.
382 */
383 ret = clk_prepare_enable(phy->ref_clk_src);
384 if (ret) {
385 dev_err(phy->dev, "%s: ref_clk_src enable failed %d\n",
386 __func__, ret);
387 goto out;
388 }
389
390 /*
391 * "ref_clk_parent" is optional clock hence make sure that clk reference
392 * is available before trying to enable the clock.
393 */
394 if (phy->ref_clk_parent) {
395 ret = clk_prepare_enable(phy->ref_clk_parent);
396 if (ret) {
397 dev_err(phy->dev, "%s: ref_clk_parent enable failed %d\n",
398 __func__, ret);
399 goto out_disable_src;
400 }
401 }
402
403 ret = clk_prepare_enable(phy->ref_clk);
404 if (ret) {
405 dev_err(phy->dev, "%s: ref_clk enable failed %d\n",
406 __func__, ret);
407 goto out_disable_parent;
408 }
409
410 phy->is_ref_clk_enabled = true;
411 goto out;
412
413out_disable_parent:
414 if (phy->ref_clk_parent)
415 clk_disable_unprepare(phy->ref_clk_parent);
416out_disable_src:
417 clk_disable_unprepare(phy->ref_clk_src);
418out:
419 return ret;
420}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300421EXPORT_SYMBOL_GPL(ufs_qcom_phy_enable_ref_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200422
Vivek Gautam89bd2962016-11-08 15:37:42 +0530423static int ufs_qcom_phy_disable_vreg(struct device *dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200424 struct ufs_qcom_phy_vreg *vreg)
425{
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200426 int ret = 0;
427
428 if (!vreg || !vreg->enabled || vreg->is_always_on)
429 goto out;
430
431 ret = regulator_disable(vreg->reg);
432
433 if (!ret) {
434 /* ignore errors on applying disable config */
Vivek Gautam89bd2962016-11-08 15:37:42 +0530435 ufs_qcom_phy_cfg_vreg(dev, vreg, false);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200436 vreg->enabled = false;
437 } else {
438 dev_err(dev, "%s: %s disable failed, err=%d\n",
439 __func__, vreg->name, ret);
440 }
441out:
442 return ret;
443}
444
445void ufs_qcom_phy_disable_ref_clk(struct phy *generic_phy)
446{
447 struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
448
449 if (phy->is_ref_clk_enabled) {
450 clk_disable_unprepare(phy->ref_clk);
451 /*
452 * "ref_clk_parent" is optional clock hence make sure that clk
453 * reference is available before trying to disable the clock.
454 */
455 if (phy->ref_clk_parent)
456 clk_disable_unprepare(phy->ref_clk_parent);
457 clk_disable_unprepare(phy->ref_clk_src);
458 phy->is_ref_clk_enabled = false;
459 }
460}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300461EXPORT_SYMBOL_GPL(ufs_qcom_phy_disable_ref_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200462
463#define UFS_REF_CLK_EN (1 << 5)
464
465static void ufs_qcom_phy_dev_ref_clk_ctrl(struct phy *generic_phy, bool enable)
466{
467 struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
468
469 if (phy->dev_ref_clk_ctrl_mmio &&
470 (enable ^ phy->is_dev_ref_clk_enabled)) {
471 u32 temp = readl_relaxed(phy->dev_ref_clk_ctrl_mmio);
472
473 if (enable)
474 temp |= UFS_REF_CLK_EN;
475 else
476 temp &= ~UFS_REF_CLK_EN;
477
478 /*
479 * If we are here to disable this clock immediately after
480 * entering into hibern8, we need to make sure that device
481 * ref_clk is active atleast 1us after the hibern8 enter.
482 */
483 if (!enable)
484 udelay(1);
485
486 writel_relaxed(temp, phy->dev_ref_clk_ctrl_mmio);
487 /* ensure that ref_clk is enabled/disabled before we return */
488 wmb();
489 /*
490 * If we call hibern8 exit after this, we need to make sure that
491 * device ref_clk is stable for atleast 1us before the hibern8
492 * exit command.
493 */
494 if (enable)
495 udelay(1);
496
497 phy->is_dev_ref_clk_enabled = enable;
498 }
499}
500
501void ufs_qcom_phy_enable_dev_ref_clk(struct phy *generic_phy)
502{
503 ufs_qcom_phy_dev_ref_clk_ctrl(generic_phy, true);
504}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300505EXPORT_SYMBOL_GPL(ufs_qcom_phy_enable_dev_ref_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200506
507void ufs_qcom_phy_disable_dev_ref_clk(struct phy *generic_phy)
508{
509 ufs_qcom_phy_dev_ref_clk_ctrl(generic_phy, false);
510}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300511EXPORT_SYMBOL_GPL(ufs_qcom_phy_disable_dev_ref_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200512
513/* Turn ON M-PHY RMMI interface clocks */
514int ufs_qcom_phy_enable_iface_clk(struct phy *generic_phy)
515{
516 struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
517 int ret = 0;
518
519 if (phy->is_iface_clk_enabled)
520 goto out;
521
522 ret = clk_prepare_enable(phy->tx_iface_clk);
523 if (ret) {
524 dev_err(phy->dev, "%s: tx_iface_clk enable failed %d\n",
525 __func__, ret);
526 goto out;
527 }
528 ret = clk_prepare_enable(phy->rx_iface_clk);
529 if (ret) {
530 clk_disable_unprepare(phy->tx_iface_clk);
531 dev_err(phy->dev, "%s: rx_iface_clk enable failed %d. disabling also tx_iface_clk\n",
532 __func__, ret);
533 goto out;
534 }
535 phy->is_iface_clk_enabled = true;
536
537out:
538 return ret;
539}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300540EXPORT_SYMBOL_GPL(ufs_qcom_phy_enable_iface_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200541
542/* Turn OFF M-PHY RMMI interface clocks */
543void ufs_qcom_phy_disable_iface_clk(struct phy *generic_phy)
544{
545 struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
546
547 if (phy->is_iface_clk_enabled) {
548 clk_disable_unprepare(phy->tx_iface_clk);
549 clk_disable_unprepare(phy->rx_iface_clk);
550 phy->is_iface_clk_enabled = false;
551 }
552}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300553EXPORT_SYMBOL_GPL(ufs_qcom_phy_disable_iface_clk);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200554
555int ufs_qcom_phy_start_serdes(struct phy *generic_phy)
556{
557 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
558 int ret = 0;
559
560 if (!ufs_qcom_phy->phy_spec_ops->start_serdes) {
561 dev_err(ufs_qcom_phy->dev, "%s: start_serdes() callback is not supported\n",
562 __func__);
563 ret = -ENOTSUPP;
564 } else {
565 ufs_qcom_phy->phy_spec_ops->start_serdes(ufs_qcom_phy);
566 }
567
568 return ret;
569}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300570EXPORT_SYMBOL_GPL(ufs_qcom_phy_start_serdes);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200571
572int ufs_qcom_phy_set_tx_lane_enable(struct phy *generic_phy, u32 tx_lanes)
573{
574 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
575 int ret = 0;
576
577 if (!ufs_qcom_phy->phy_spec_ops->set_tx_lane_enable) {
578 dev_err(ufs_qcom_phy->dev, "%s: set_tx_lane_enable() callback is not supported\n",
579 __func__);
580 ret = -ENOTSUPP;
581 } else {
582 ufs_qcom_phy->phy_spec_ops->set_tx_lane_enable(ufs_qcom_phy,
583 tx_lanes);
584 }
585
586 return ret;
587}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300588EXPORT_SYMBOL_GPL(ufs_qcom_phy_set_tx_lane_enable);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200589
590void ufs_qcom_phy_save_controller_version(struct phy *generic_phy,
591 u8 major, u16 minor, u16 step)
592{
593 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
594
595 ufs_qcom_phy->host_ctrl_rev_major = major;
596 ufs_qcom_phy->host_ctrl_rev_minor = minor;
597 ufs_qcom_phy->host_ctrl_rev_step = step;
598}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300599EXPORT_SYMBOL_GPL(ufs_qcom_phy_save_controller_version);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200600
601int ufs_qcom_phy_calibrate_phy(struct phy *generic_phy, bool is_rate_B)
602{
603 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
604 int ret = 0;
605
606 if (!ufs_qcom_phy->phy_spec_ops->calibrate_phy) {
607 dev_err(ufs_qcom_phy->dev, "%s: calibrate_phy() callback is not supported\n",
608 __func__);
609 ret = -ENOTSUPP;
610 } else {
611 ret = ufs_qcom_phy->phy_spec_ops->
612 calibrate_phy(ufs_qcom_phy, is_rate_B);
613 if (ret)
614 dev_err(ufs_qcom_phy->dev, "%s: calibrate_phy() failed %d\n",
615 __func__, ret);
616 }
617
618 return ret;
619}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300620EXPORT_SYMBOL_GPL(ufs_qcom_phy_calibrate_phy);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200621
622int ufs_qcom_phy_remove(struct phy *generic_phy,
623 struct ufs_qcom_phy *ufs_qcom_phy)
624{
625 phy_power_off(generic_phy);
626
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200627 return 0;
628}
Axel Lin358d6c82015-03-23 11:54:50 +0800629EXPORT_SYMBOL_GPL(ufs_qcom_phy_remove);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200630
631int ufs_qcom_phy_exit(struct phy *generic_phy)
632{
633 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
634
635 if (ufs_qcom_phy->is_powered_on)
636 phy_power_off(generic_phy);
637
638 return 0;
639}
Axel Lin358d6c82015-03-23 11:54:50 +0800640EXPORT_SYMBOL_GPL(ufs_qcom_phy_exit);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200641
642int ufs_qcom_phy_is_pcs_ready(struct phy *generic_phy)
643{
644 struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
645
646 if (!ufs_qcom_phy->phy_spec_ops->is_physical_coding_sublayer_ready) {
647 dev_err(ufs_qcom_phy->dev, "%s: is_physical_coding_sublayer_ready() callback is not supported\n",
648 __func__);
649 return -ENOTSUPP;
650 }
651
652 return ufs_qcom_phy->phy_spec_ops->
653 is_physical_coding_sublayer_ready(ufs_qcom_phy);
654}
Yaniv Gardi65d49b32015-09-02 11:32:17 +0300655EXPORT_SYMBOL_GPL(ufs_qcom_phy_is_pcs_ready);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200656
657int ufs_qcom_phy_power_on(struct phy *generic_phy)
658{
659 struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
660 struct device *dev = phy_common->dev;
661 int err;
662
Vivek Gautam89bd2962016-11-08 15:37:42 +0530663 err = ufs_qcom_phy_enable_vreg(dev, &phy_common->vdda_phy);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200664 if (err) {
665 dev_err(dev, "%s enable vdda_phy failed, err=%d\n",
666 __func__, err);
667 goto out;
668 }
669
670 phy_common->phy_spec_ops->power_control(phy_common, true);
671
672 /* vdda_pll also enables ref clock LDOs so enable it first */
Vivek Gautam89bd2962016-11-08 15:37:42 +0530673 err = ufs_qcom_phy_enable_vreg(dev, &phy_common->vdda_pll);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200674 if (err) {
675 dev_err(dev, "%s enable vdda_pll failed, err=%d\n",
676 __func__, err);
677 goto out_disable_phy;
678 }
679
680 err = ufs_qcom_phy_enable_ref_clk(generic_phy);
681 if (err) {
682 dev_err(dev, "%s enable phy ref clock failed, err=%d\n",
683 __func__, err);
684 goto out_disable_pll;
685 }
686
687 /* enable device PHY ref_clk pad rail */
688 if (phy_common->vddp_ref_clk.reg) {
Vivek Gautam89bd2962016-11-08 15:37:42 +0530689 err = ufs_qcom_phy_enable_vreg(dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200690 &phy_common->vddp_ref_clk);
691 if (err) {
692 dev_err(dev, "%s enable vddp_ref_clk failed, err=%d\n",
693 __func__, err);
694 goto out_disable_ref_clk;
695 }
696 }
697
698 phy_common->is_powered_on = true;
699 goto out;
700
701out_disable_ref_clk:
702 ufs_qcom_phy_disable_ref_clk(generic_phy);
703out_disable_pll:
Vivek Gautam89bd2962016-11-08 15:37:42 +0530704 ufs_qcom_phy_disable_vreg(dev, &phy_common->vdda_pll);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200705out_disable_phy:
Vivek Gautam89bd2962016-11-08 15:37:42 +0530706 ufs_qcom_phy_disable_vreg(dev, &phy_common->vdda_phy);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200707out:
708 return err;
709}
Axel Lin358d6c82015-03-23 11:54:50 +0800710EXPORT_SYMBOL_GPL(ufs_qcom_phy_power_on);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200711
712int ufs_qcom_phy_power_off(struct phy *generic_phy)
713{
714 struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
715
716 phy_common->phy_spec_ops->power_control(phy_common, false);
717
718 if (phy_common->vddp_ref_clk.reg)
Vivek Gautam89bd2962016-11-08 15:37:42 +0530719 ufs_qcom_phy_disable_vreg(phy_common->dev,
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200720 &phy_common->vddp_ref_clk);
721 ufs_qcom_phy_disable_ref_clk(generic_phy);
722
Vivek Gautam89bd2962016-11-08 15:37:42 +0530723 ufs_qcom_phy_disable_vreg(phy_common->dev, &phy_common->vdda_pll);
724 ufs_qcom_phy_disable_vreg(phy_common->dev, &phy_common->vdda_phy);
Yaniv Gardiadaafaa2015-01-15 16:32:35 +0200725 phy_common->is_powered_on = false;
726
727 return 0;
728}
Axel Lin358d6c82015-03-23 11:54:50 +0800729EXPORT_SYMBOL_GPL(ufs_qcom_phy_power_off);