blob: 005cad025170a035755b44e987ca55b869ef6c1c [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030021/* TODO: Clean up channel debuging -doesn't work anyway- and start
22 * working on reg. control code using all available eeprom information
23 * -rev. engineering needed- */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
27#include <linux/types.h>
Bruno Randolfeef39be2010-11-16 10:58:43 +090028#include <linux/average.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020029#include <net/mac80211.h>
30
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030031/* RX/TX descriptor hw structs
32 * TODO: Driver part should only see sw structs */
33#include "desc.h"
34
35/* EEPROM structs/offsets
36 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
37 * and clean up common bits, then introduce set/get functions in eeprom.c */
38#include "eeprom.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070039#include "../ath.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020040
41/* PCI IDs */
42#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
43#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
44#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
45#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
46#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
47#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
48#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
49#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
50#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
51#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
52#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
53#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
54#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
55#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
56#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
57#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
58#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
59#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
60#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
61#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
62#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
65#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
66#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
67#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
68#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
69#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
70
71/****************************\
72 GENERIC DRIVER DEFINITIONS
73\****************************/
74
75#define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
76
77#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
78 printk(_level "ath5k %s: " _fmt, \
79 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
80 ##__VA_ARGS__)
81
82#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
83 if (net_ratelimit()) \
84 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
85 } while (0)
86
87#define ATH5K_INFO(_sc, _fmt, ...) \
88 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
89
90#define ATH5K_WARN(_sc, _fmt, ...) \
91 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
92
93#define ATH5K_ERR(_sc, _fmt, ...) \
94 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
95
96/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030097 * AR5K REGISTER ACCESS
98 */
99
100/* Some macros to read/write fields */
101
102/* First shift, then mask */
103#define AR5K_REG_SM(_val, _flags) \
104 (((_val) << _flags##_S) & (_flags))
105
106/* First mask, then shift */
107#define AR5K_REG_MS(_val, _flags) \
108 (((_val) & (_flags)) >> _flags##_S)
109
110/* Some registers can hold multiple values of interest. For this
111 * reason when we want to write to these registers we must first
112 * retrieve the values which we do not want to clear (lets call this
113 * old_data) and then set the register with this and our new_value:
114 * ( old_data | new_value) */
115#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
116 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
117 (((_val) << _flags##_S) & (_flags)), _reg)
118
119#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
120 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
121 (_mask)) | (_flags), _reg)
122
123#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
124 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
125
126#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
127 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
128
129/* Access to PHY registers */
130#define AR5K_PHY_READ(ah, _reg) \
131 ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
132
133#define AR5K_PHY_WRITE(ah, _reg, _val) \
134 ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
135
136/* Access QCU registers per queue */
137#define AR5K_REG_READ_Q(ah, _reg, _queue) \
138 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
139
140#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
141 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
142
143#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
144 _reg |= 1 << _queue; \
145} while (0)
146
147#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
148 _reg &= ~(1 << _queue); \
149} while (0)
150
151/* Used while writing initvals */
152#define AR5K_REG_WAIT(_i) do { \
153 if (_i % 64) \
154 udelay(1); \
155} while (0)
156
157/* Register dumps are done per operation mode */
158#define AR5K_INI_RFGAIN_5GHZ 0
159#define AR5K_INI_RFGAIN_2GHZ 1
160
161/* TODO: Clean this up */
162#define AR5K_INI_VAL_11A 0
163#define AR5K_INI_VAL_11A_TURBO 1
164#define AR5K_INI_VAL_11B 2
165#define AR5K_INI_VAL_11G 3
166#define AR5K_INI_VAL_11G_TURBO 4
167#define AR5K_INI_VAL_XR 0
168#define AR5K_INI_VAL_MAX 5
169
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300170/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200171 * Some tuneable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300172 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200173 */
174#define AR5K_TUNE_DMA_BEACON_RESP 2
175#define AR5K_TUNE_SW_BEACON_RESP 10
176#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
177#define AR5K_TUNE_RADAR_ALERT false
178#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
Nick Kossifidisb6127982010-08-15 13:03:11 -0400179#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200180#define AR5K_TUNE_REGISTER_TIMEOUT 20000
181/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
182 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300183#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200184/* This must be set when setting the RSSI threshold otherwise it can
185 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
186 * the BMISS_THRES will be seen as 0, seems harware doesn't keep
187 * track of it. Max value depends on harware. For AR5210 this is just 7.
188 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300189#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200190#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
191#define AR5K_TUNE_BEACON_INTERVAL 100
192#define AR5K_TUNE_AIFS 2
193#define AR5K_TUNE_AIFS_11B 2
194#define AR5K_TUNE_AIFS_XR 0
195#define AR5K_TUNE_CWMIN 15
196#define AR5K_TUNE_CWMIN_11B 31
197#define AR5K_TUNE_CWMIN_XR 3
198#define AR5K_TUNE_CWMAX 1023
199#define AR5K_TUNE_CWMAX_11B 1023
200#define AR5K_TUNE_CWMAX_XR 7
201#define AR5K_TUNE_NOISE_FLOOR -72
Bob Copelande5e26472009-10-14 14:16:30 -0400202#define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200203#define AR5K_TUNE_MAX_TXPOWER 63
204#define AR5K_TUNE_DEFAULT_TXPOWER 25
205#define AR5K_TUNE_TPC_TXPOWER false
Bruno Randolf1063b172010-03-25 14:49:03 +0900206#define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
Bruno Randolf2111ac02010-04-02 18:44:08 +0900207#define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
Bruno Randolfafe86282010-05-19 10:31:10 +0900208#define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200209
Bruno Randolf4edd7612010-09-17 11:36:56 +0900210#define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
211
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300212#define AR5K_INIT_CARR_SENSE_EN 1
213
214/*Swap RX/TX Descriptor for big endian archs*/
215#if defined(__BIG_ENDIAN)
216#define AR5K_INIT_CFG ( \
217 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
218)
219#else
220#define AR5K_INIT_CFG 0x00000000
221#endif
222
223/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200224#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300225#define AR5K_INIT_TX_LATENCY 502
226#define AR5K_INIT_USEC 39
227#define AR5K_INIT_USEC_TURBO 79
228#define AR5K_INIT_USEC_32 31
229#define AR5K_INIT_SLOT_TIME 396
230#define AR5K_INIT_SLOT_TIME_TURBO 480
231#define AR5K_INIT_ACK_CTS_TIMEOUT 1024
232#define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
233#define AR5K_INIT_PROG_IFS 920
234#define AR5K_INIT_PROG_IFS_TURBO 960
235#define AR5K_INIT_EIFS 3440
236#define AR5K_INIT_EIFS_TURBO 6880
237#define AR5K_INIT_SIFS 560
238#define AR5K_INIT_SIFS_TURBO 480
239#define AR5K_INIT_SH_RETRY 10
240#define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
241#define AR5K_INIT_SSH_RETRY 32
242#define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
243#define AR5K_INIT_TX_RETRY 10
244
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300245#define AR5K_INIT_PROTO_TIME_CNTRL ( \
246 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
247 (AR5K_INIT_PROG_IFS) \
248)
249#define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
250 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
251 (AR5K_INIT_PROG_IFS_TURBO) \
252)
253
Nick Kossifidisc2975602010-11-23 21:00:37 +0200254/* Rx latency for 5 and 10MHz operation (max ?) */
255#define AR5K_INIT_RX_LAT_MAX 63
256/* Tx latencies from initvals (5212 only but no problem
257 * because we only tweak them on 5212) */
258#define AR5K_INIT_TX_LAT_A 54
259#define AR5K_INIT_TX_LAT_BG 384
260/* Tx latency for 40MHz (turbo) operation (min ?) */
261#define AR5K_INIT_TX_LAT_MIN 32
Nick Kossifidisb4050862010-11-23 21:04:43 +0200262/* Default Tx/Rx latencies (same for 5211)*/
263#define AR5K_INIT_TX_LATENCY_5210 54
264#define AR5K_INIT_RX_LATENCY_5210 29
Nick Kossifidisc2975602010-11-23 21:00:37 +0200265
266/* Tx frame to Tx data start delay */
267#define AR5K_INIT_TXF2TXD_START_DEFAULT 14
268#define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
269#define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
270
Nick Kossifidisb4050862010-11-23 21:04:43 +0200271/* We need to increase PHY switch and agc settling time
272 * on turbo mode */
273#define AR5K_SWITCH_SETTLING 5760
274#define AR5K_SWITCH_SETTLING_TURBO 7168
275
276#define AR5K_AGC_SETTLING 28
277/* 38 on 5210 but shouldn't matter */
278#define AR5K_AGC_SETTLING_TURBO 37
Nick Kossifidisc2975602010-11-23 21:00:37 +0200279
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280
281/* GENERIC CHIPSET DEFINITIONS */
282
283/* MAC Chips */
284enum ath5k_version {
285 AR5K_AR5210 = 0,
286 AR5K_AR5211 = 1,
287 AR5K_AR5212 = 2,
288};
289
290/* PHY Chips */
291enum ath5k_radio {
292 AR5K_RF5110 = 0,
293 AR5K_RF5111 = 1,
294 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500295 AR5K_RF2413 = 3,
296 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300297 AR5K_RF2316 = 5,
298 AR5K_RF2317 = 6,
299 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300};
301
302/*
303 * Common silicon revision/version values
304 */
305
306enum ath5k_srev_type {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300307 AR5K_VERSION_MAC,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200308 AR5K_VERSION_RAD,
309};
310
311struct ath5k_srev_name {
312 const char *sr_name;
313 enum ath5k_srev_type sr_type;
314 u_int sr_val;
315};
316
317#define AR5K_SREV_UNKNOWN 0xffff
318
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300319#define AR5K_SREV_AR5210 0x00 /* Crete */
320#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
321#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
322#define AR5K_SREV_AR5311B 0x30 /* Spirit */
323#define AR5K_SREV_AR5211 0x40 /* Oahu */
324#define AR5K_SREV_AR5212 0x50 /* Venice */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400325#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300326#define AR5K_SREV_AR5213 0x55 /* ??? */
327#define AR5K_SREV_AR5213A 0x59 /* Hainan */
328#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
329#define AR5K_SREV_AR2414 0x70 /* Griffin */
330#define AR5K_SREV_AR5424 0x90 /* Condor */
331#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
332#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200333#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300334#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
335#define AR5K_SREV_AR5418 0xca /* PCI-E */
336#define AR5K_SREV_AR2425 0xe0 /* Swan */
337#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200338
339#define AR5K_SREV_RAD_5110 0x00
340#define AR5K_SREV_RAD_5111 0x10
341#define AR5K_SREV_RAD_5111A 0x15
342#define AR5K_SREV_RAD_2111 0x20
343#define AR5K_SREV_RAD_5112 0x30
344#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300345#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200346#define AR5K_SREV_RAD_2112 0x40
347#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300348#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300349#define AR5K_SREV_RAD_2413 0x50
350#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200351#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300352#define AR5K_SREV_RAD_2317 0x80
353#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
354#define AR5K_SREV_RAD_2425 0xa2
355#define AR5K_SREV_RAD_5133 0xc0
356
357#define AR5K_SREV_PHY_5211 0x30
358#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200359#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200360#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300361#define AR5K_SREV_PHY_2413 0x45
362#define AR5K_SREV_PHY_5413 0x61
363#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200365/* TODO add support to mac80211 for vendor-specific rates and modes */
366
367/*
368 * Some of this information is based on Documentation from:
369 *
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200370 * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200371 *
372 * Modulation for Atheros' eXtended Range - range enhancing extension that is
373 * supposed to double the distance an Atheros client device can keep a
374 * connection with an Atheros access point. This is achieved by increasing
375 * the receiver sensitivity up to, -105dBm, which is about 20dB above what
376 * the 802.11 specifications demand. In addition, new (proprietary) data rates
377 * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
378 *
379 * Please note that can you either use XR or TURBO but you cannot use both,
380 * they are exclusive.
381 *
382 */
383#define MODULATION_XR 0x00000200
384/*
385 * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
386 * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
387 * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
388 * channels. To use this feature your Access Point must also suport it.
389 * There is also a distinction between "static" and "dynamic" turbo modes:
390 *
391 * - Static: is the dumb version: devices set to this mode stick to it until
392 * the mode is turned off.
393 * - Dynamic: is the intelligent version, the network decides itself if it
394 * is ok to use turbo. As soon as traffic is detected on adjacent channels
395 * (which would get used in turbo mode), or when a non-turbo station joins
396 * the network, turbo mode won't be used until the situation changes again.
397 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
398 * monitors the used radio band in order to decide whether turbo mode may
399 * be used or not.
400 *
401 * This article claims Super G sticks to bonding of channels 5 and 6 for
402 * USA:
403 *
404 * http://www.pcworld.com/article/id,113428-page,1/article.html
405 *
406 * The channel bonding seems to be driver specific though. In addition to
407 * deciding what channels will be used, these "Turbo" modes are accomplished
408 * by also enabling the following features:
409 *
410 * - Bursting: allows multiple frames to be sent at once, rather than pausing
411 * after each frame. Bursting is a standards-compliant feature that can be
412 * used with any Access Point.
413 * - Fast frames: increases the amount of information that can be sent per
414 * frame, also resulting in a reduction of transmission overhead. It is a
415 * proprietary feature that needs to be supported by the Access Point.
416 * - Compression: data frames are compressed in real time using a Lempel Ziv
417 * algorithm. This is done transparently. Once this feature is enabled,
418 * compression and decompression takes place inside the chipset, without
419 * putting additional load on the host CPU.
420 *
421 */
422#define MODULATION_TURBO 0x00000080
423
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500424enum ath5k_driver_mode {
425 AR5K_MODE_11A = 0,
426 AR5K_MODE_11A_TURBO = 1,
427 AR5K_MODE_11B = 2,
428 AR5K_MODE_11G = 3,
429 AR5K_MODE_11G_TURBO = 4,
430 AR5K_MODE_XR = 0,
431 AR5K_MODE_MAX = 5
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200432};
433
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400434enum ath5k_ant_mode {
435 AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
436 AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
437 AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
438 AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
439 AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
440 AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
441 AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
442 AR5K_ANTMODE_MAX,
443};
444
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +0200445enum ath5k_bw_mode {
446 AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
447 AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
448 AR5K_BWMODE_10MHZ = 2, /* Half rate */
449 AR5K_BWMODE_40MHZ = 3 /* Turbo */
450};
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900451
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200452/****************\
453 TX DEFINITIONS
454\****************/
455
456/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300457 * TX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200458 */
459struct ath5k_tx_status {
460 u16 ts_seqnum;
461 u16 ts_tstamp;
462 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200463 u8 ts_rate[4];
464 u8 ts_retry[4];
465 u8 ts_final_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200466 s8 ts_rssi;
467 u8 ts_shortretry;
468 u8 ts_longretry;
469 u8 ts_virtcol;
470 u8 ts_antenna;
471};
472
473#define AR5K_TXSTAT_ALTRATE 0x80
474#define AR5K_TXERR_XRETRY 0x01
475#define AR5K_TXERR_FILT 0x02
476#define AR5K_TXERR_FIFO 0x04
477
478/**
479 * enum ath5k_tx_queue - Queue types used to classify tx queues.
480 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
481 * @AR5K_TX_QUEUE_DATA: A normal data queue
482 * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
483 * @AR5K_TX_QUEUE_BEACON: The beacon queue
484 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
485 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
486 */
487enum ath5k_tx_queue {
488 AR5K_TX_QUEUE_INACTIVE = 0,
489 AR5K_TX_QUEUE_DATA,
490 AR5K_TX_QUEUE_XR_DATA,
491 AR5K_TX_QUEUE_BEACON,
492 AR5K_TX_QUEUE_CAB,
493 AR5K_TX_QUEUE_UAPSD,
494};
495
496#define AR5K_NUM_TX_QUEUES 10
497#define AR5K_NUM_TX_QUEUES_NOQCU 2
498
499/*
500 * Queue syb-types to classify normal data queues.
501 * These are the 4 Access Categories as defined in
502 * WME spec. 0 is the lowest priority and 4 is the
503 * highest. Normal data that hasn't been classified
504 * goes to the Best Effort AC.
505 */
506enum ath5k_tx_queue_subtype {
507 AR5K_WME_AC_BK = 0, /*Background traffic*/
508 AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
509 AR5K_WME_AC_VI, /*Video traffic*/
510 AR5K_WME_AC_VO, /*Voice traffic*/
511};
512
513/*
514 * Queue ID numbers as returned by the hw functions, each number
515 * represents a hw queue. If hw does not support hw queues
516 * (eg 5210) all data goes in one queue. These match
517 * d80211 definitions (net80211/MadWiFi don't use them).
518 */
519enum ath5k_tx_queue_id {
520 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
521 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
522 AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
523 AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
524 AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
525 AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
526 AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
527 AR5K_TX_QUEUE_ID_UAPSD = 8,
528 AR5K_TX_QUEUE_ID_XR_DATA = 9,
529};
530
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200531/*
532 * Flags to set hw queue's parameters...
533 */
534#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
535#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
536#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
537#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
538#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200539#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
540#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
541#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
542#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
543#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
544#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
545#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
546#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
547#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200548
549/*
550 * A struct to hold tx queue's parameters
551 */
552struct ath5k_txq_info {
553 enum ath5k_tx_queue tqi_type;
554 enum ath5k_tx_queue_subtype tqi_subtype;
555 u16 tqi_flags; /* Tx queue flags (see above) */
Bruno Randolfde8af452010-09-17 11:37:12 +0900556 u8 tqi_aifs; /* Arbitrated Interframe Space */
557 u16 tqi_cw_min; /* Minimum Contention Window */
558 u16 tqi_cw_max; /* Maximum Contention Window */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200559 u32 tqi_cbr_period; /* Constant bit rate period */
560 u32 tqi_cbr_overflow_limit;
561 u32 tqi_burst_time;
Bob Copelanda951ae22010-01-20 23:51:04 -0500562 u32 tqi_ready_time; /* Time queue waits after an event */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200563};
564
565/*
566 * Transmit packet types.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300567 * used on tx control descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200568 */
569enum ath5k_pkt_type {
570 AR5K_PKT_TYPE_NORMAL = 0,
571 AR5K_PKT_TYPE_ATIM = 1,
572 AR5K_PKT_TYPE_PSPOLL = 2,
573 AR5K_PKT_TYPE_BEACON = 3,
574 AR5K_PKT_TYPE_PROBE_RESP = 4,
575 AR5K_PKT_TYPE_PIFS = 5,
576};
577
578/*
579 * TX power and TPC settings
580 */
581#define AR5K_TXPOWER_OFDM(_r, _v) ( \
582 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200583 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200584)
585
586#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200587 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588)
589
590/*
Bruno Randolfbeade632010-06-16 19:11:25 +0900591 * DMA size definitions (2^(n+2))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200592 */
593enum ath5k_dmasize {
594 AR5K_DMASIZE_4B = 0,
595 AR5K_DMASIZE_8B,
596 AR5K_DMASIZE_16B,
597 AR5K_DMASIZE_32B,
598 AR5K_DMASIZE_64B,
599 AR5K_DMASIZE_128B,
600 AR5K_DMASIZE_256B,
601 AR5K_DMASIZE_512B
602};
603
604
605/****************\
606 RX DEFINITIONS
607\****************/
608
609/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300610 * RX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611 */
612struct ath5k_rx_status {
613 u16 rs_datalen;
614 u16 rs_tstamp;
615 u8 rs_status;
616 u8 rs_phyerr;
617 s8 rs_rssi;
618 u8 rs_keyix;
619 u8 rs_rate;
620 u8 rs_antenna;
621 u8 rs_more;
622};
623
624#define AR5K_RXERR_CRC 0x01
625#define AR5K_RXERR_PHY 0x02
626#define AR5K_RXERR_FIFO 0x04
627#define AR5K_RXERR_DECRYPT 0x08
628#define AR5K_RXERR_MIC 0x10
629#define AR5K_RXKEYIX_INVALID ((u8) - 1)
630#define AR5K_TXKEYIX_INVALID ((u32) - 1)
631
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633/**************************\
634 BEACON TIMERS DEFINITIONS
635\**************************/
636
637#define AR5K_BEACON_PERIOD 0x0000ffff
638#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
639#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
640
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641
642/*
643 * TSF to TU conversion:
644 *
645 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900646 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
647 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 */
649#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
650
651
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300652/*******************************\
653 GAIN OPTIMIZATION DEFINITIONS
654\*******************************/
655
656enum ath5k_rfgain {
657 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200658 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300659 AR5K_RFGAIN_READ_REQUESTED,
660 AR5K_RFGAIN_NEED_CHANGE,
661};
662
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300663struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200664 u8 g_step_idx;
665 u8 g_current;
666 u8 g_target;
667 u8 g_low;
668 u8 g_high;
669 u8 g_f_corr;
670 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300671};
672
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200673/********************\
674 COMMON DEFINITIONS
675\********************/
676
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677#define AR5K_SLOT_TIME_9 396
678#define AR5K_SLOT_TIME_20 880
679#define AR5K_SLOT_TIME_MAX 0xffff
680
681/* channel_flags */
682#define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
683#define CHANNEL_TURBO 0x0010 /* Turbo Channel */
684#define CHANNEL_CCK 0x0020 /* CCK channel */
685#define CHANNEL_OFDM 0x0040 /* OFDM channel */
686#define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
687#define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
688#define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
689#define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
690#define CHANNEL_XR 0x0800 /* XR channel */
691
692#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
693#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
694#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
695#define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
696#define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
697#define CHANNEL_108A CHANNEL_T
698#define CHANNEL_108G CHANNEL_TG
699#define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
700
701#define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
702 CHANNEL_TURBO)
703
704#define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
705#define CHANNEL_MODES CHANNEL_ALL
706
707/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300708 * Used internaly for reset_tx_queue).
709 * Also see struct struct ieee80211_channel.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200710 */
Bob Copeland46026e82009-06-10 22:22:20 -0400711#define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
712#define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713
714/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300715 * The following structure is used to map 2GHz channels to
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 * 5GHz Atheros channels.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300717 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718 */
719struct ath5k_athchan_2ghz {
720 u32 a2_flags;
721 u16 a2_athchan;
722};
723
Bruno Randolf63266a62008-07-30 17:12:58 +0200724
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300725/******************\
726 RATE DEFINITIONS
727\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200728
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729/**
Bruno Randolf63266a62008-07-30 17:12:58 +0200730 * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200731 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200732 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 * hardware descriptors. It is also used for internal modulation control
734 * and settings.
735 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200736 * This is the hardware rate map we are aware of:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200737 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200738 * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 * rate_kbps 3000 1000 ? ? ? 2000 500 48000
740 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200741 * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200742 * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
743 *
744 * rate_code 17 18 19 20 21 22 23 24
745 * rate_kbps ? ? ? ? ? ? ? 11000
746 *
747 * rate_code 25 26 27 28 29 30 31 32
Bruno Randolf63266a62008-07-30 17:12:58 +0200748 * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200749 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200750 * "S" indicates CCK rates with short preamble.
751 *
752 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
753 * lowest 4 bits, so they are the same as below with a 0xF mask.
754 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
755 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200756 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200757#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758
Bruno Randolf63266a62008-07-30 17:12:58 +0200759/* B */
760#define ATH5K_RATE_CODE_1M 0x1B
761#define ATH5K_RATE_CODE_2M 0x1A
762#define ATH5K_RATE_CODE_5_5M 0x19
763#define ATH5K_RATE_CODE_11M 0x18
764/* A and G */
765#define ATH5K_RATE_CODE_6M 0x0B
766#define ATH5K_RATE_CODE_9M 0x0F
767#define ATH5K_RATE_CODE_12M 0x0A
768#define ATH5K_RATE_CODE_18M 0x0E
769#define ATH5K_RATE_CODE_24M 0x09
770#define ATH5K_RATE_CODE_36M 0x0D
771#define ATH5K_RATE_CODE_48M 0x08
772#define ATH5K_RATE_CODE_54M 0x0C
773/* XR */
774#define ATH5K_RATE_CODE_XR_500K 0x07
775#define ATH5K_RATE_CODE_XR_1M 0x02
776#define ATH5K_RATE_CODE_XR_2M 0x06
777#define ATH5K_RATE_CODE_XR_3M 0x01
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200778
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300779/* adding this flag to rate_code enables short preamble */
780#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200781
782/*
783 * Crypto definitions
784 */
785
786#define AR5K_KEYCACHE_SIZE 8
787
788/***********************\
789 HW RELATED DEFINITIONS
790\***********************/
791
792/*
793 * Misc definitions
794 */
795#define AR5K_RSSI_EP_MULTIPLIER (1<<7)
796
797#define AR5K_ASSERT_ENTRY(_e, _s) do { \
798 if (_e >= _s) \
799 return (false); \
800} while (0)
801
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200802/*
803 * Hardware interrupt abstraction
804 */
805
806/**
807 * enum ath5k_int - Hardware interrupt masks helpers
808 *
809 * @AR5K_INT_RX: mask to identify received frame interrupts, of type
810 * AR5K_ISR_RXOK or AR5K_ISR_RXERR
811 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
812 * @AR5K_INT_RXNOFRM: No frame received (?)
813 * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
814 * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
815 * LinkPtr is NULL. For more details, refer to:
816 * http://www.freepatentsonline.com/20030225739.html
817 * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
818 * Note that Rx overrun is not always fatal, on some chips we can continue
819 * operation without reseting the card, that's why int_fatal is not
820 * common for all chips.
821 * @AR5K_INT_TX: mask to identify received frame interrupts, of type
822 * AR5K_ISR_TXOK or AR5K_ISR_TXERR
823 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
824 * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
825 * We currently do increments on interrupt by
826 * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
Bruno Randolf2111ac02010-04-02 18:44:08 +0900827 * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
828 * one of the PHY error counters reached the maximum value and should be
829 * read and cleared.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200830 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200831 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200832 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
833 * beacon that must be handled in software. The alternative is if you
834 * have VEOL support, in that case you let the hardware deal with things.
835 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
836 * beacons from the AP have associated with, we should probably try to
837 * reassociate. When in IBSS mode this might mean we have not received
838 * any beacons from any local stations. Note that every station in an
839 * IBSS schedules to send beacons at the Target Beacon Transmission Time
840 * (TBTT) with a random backoff.
841 * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
842 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
843 * until properly handled
844 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
845 * errors. These types of errors we can enable seem to be of type
846 * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200847 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200848 * @AR5K_INT_NOCARD: signals the card has been removed
849 * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
850 * bit value
851 *
852 * These are mapped to take advantage of some common bits
853 * between the MACs, to be able to set intr properties
854 * easier. Some of them are not used yet inside hw.c. Most map
855 * to the respective hw interrupt value as they are common amogst different
856 * MACs.
857 */
858enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200859 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200860 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200861 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200862 AR5K_INT_RXNOFRM = 0x00000008,
863 AR5K_INT_RXEOL = 0x00000010,
864 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200865 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200866 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200867 AR5K_INT_TXERR = 0x00000100,
868 AR5K_INT_TXNOFRM = 0x00000200,
869 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870 AR5K_INT_TXURN = 0x00000800,
871 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200872 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873 AR5K_INT_RXPHY = 0x00004000,
874 AR5K_INT_RXKCM = 0x00008000,
875 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200876 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200878 AR5K_INT_FATAL = 0x00080000, /* Non common */
879 AR5K_INT_BNR = 0x00100000, /* Non common */
880 AR5K_INT_TIM = 0x00200000, /* Non common */
881 AR5K_INT_DTIM = 0x00400000, /* Non common */
882 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
883 AR5K_INT_GPIO = 0x01000000,
884 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
885 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
886 AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
887 AR5K_INT_QCBRORN = 0x10000000, /* Non common */
888 AR5K_INT_QCBRURN = 0x20000000, /* Non common */
889 AR5K_INT_QTRIG = 0x40000000, /* Non common */
890 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200891
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200892 AR5K_INT_COMMON = AR5K_INT_RXOK
893 | AR5K_INT_RXDESC
894 | AR5K_INT_RXERR
895 | AR5K_INT_RXNOFRM
896 | AR5K_INT_RXEOL
897 | AR5K_INT_RXORN
898 | AR5K_INT_TXOK
899 | AR5K_INT_TXDESC
900 | AR5K_INT_TXERR
901 | AR5K_INT_TXNOFRM
902 | AR5K_INT_TXEOL
903 | AR5K_INT_TXURN
904 | AR5K_INT_MIB
905 | AR5K_INT_SWI
906 | AR5K_INT_RXPHY
907 | AR5K_INT_RXKCM
908 | AR5K_INT_SWBA
909 | AR5K_INT_BRSSI
910 | AR5K_INT_BMISS
911 | AR5K_INT_GPIO
912 | AR5K_INT_GLOBAL,
913
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200914 AR5K_INT_NOCARD = 0xffffffff
915};
916
Bruno Randolfe65e1d72010-03-25 14:49:09 +0900917/* mask which calibration is active at the moment */
918enum ath5k_calibration_mask {
919 AR5K_CALIBRATION_FULL = 0x01,
920 AR5K_CALIBRATION_SHORT = 0x02,
Bruno Randolf2111ac02010-04-02 18:44:08 +0900921 AR5K_CALIBRATION_ANI = 0x04,
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300922};
923
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200924/*
925 * Power management
926 */
927enum ath5k_power_mode {
928 AR5K_PM_UNDEFINED = 0,
929 AR5K_PM_AUTO,
930 AR5K_PM_AWAKE,
931 AR5K_PM_FULL_SLEEP,
932 AR5K_PM_NETWORK_SLEEP,
933};
934
935/*
936 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300937 * mac80211).
938 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200939 */
940#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
941#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
942#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
943#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
944#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
945
946/* GPIO-controlled software LED */
947#define AR5K_SOFTLED_PIN 0
948#define AR5K_SOFTLED_ON 0
949#define AR5K_SOFTLED_OFF 1
950
951/*
952 * Chipset capabilities -see ath5k_hw_get_capability-
953 * get_capability function is not yet fully implemented
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300954 * in ath5k so most of these don't work yet...
955 * TODO: Implement these & merge with _TUNE_ stuff above
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200956 */
957enum ath5k_capability_type {
958 AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
959 AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
960 AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
961 AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
962 AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
963 AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
964 AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
965 AR5K_CAP_COMPRESSION = 8, /* Supports compression */
966 AR5K_CAP_BURST = 9, /* Supports packet bursting */
967 AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
968 AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
969 AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
970 AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
971 AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
972 AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
973 AR5K_CAP_XR = 16, /* Supports XR mode */
974 AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
975 AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
976 AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
977 AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
978};
979
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500980
981/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200982struct ath5k_capabilities {
983 /*
984 * Supported PHY modes
985 * (ie. CHANNEL_A, CHANNEL_B, ...)
986 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500987 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200988
989 /*
990 * Frequency range (without regulation restrictions)
991 */
992 struct {
993 u16 range_2ghz_min;
994 u16 range_2ghz_max;
995 u16 range_5ghz_min;
996 u16 range_5ghz_max;
997 } cap_range;
998
999 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001000 * Values stored in the EEPROM (some of them...)
1001 */
1002 struct ath5k_eeprom_info cap_eeprom;
1003
1004 /*
1005 * Queue information
1006 */
1007 struct {
1008 u8 q_tx_num;
1009 } cap_queues;
Bruno Randolfa8c944f2010-03-25 14:49:47 +09001010
1011 bool cap_has_phyerr_counters;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001012};
1013
Bob Copelande5e26472009-10-14 14:16:30 -04001014/* size of noise floor history (keep it a power of two) */
1015#define ATH5K_NF_CAL_HIST_MAX 8
1016struct ath5k_nfcal_hist
1017{
1018 s16 index; /* current index into nfval */
1019 s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
1020};
1021
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001022/**
1023 * struct avg_val - Helper structure for average calculation
1024 * @avg: contains the actual average value
1025 * @avg_weight: is used internally during calculation to prevent rounding errors
1026 */
1027struct ath5k_avg_val {
1028 int avg;
1029 int avg_weight;
1030};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001031
1032/***************************************\
1033 HARDWARE ABSTRACTION LAYER STRUCTURE
1034\***************************************/
1035
1036/*
1037 * Misc defines
1038 */
1039
1040#define AR5K_MAX_GPIO 10
1041#define AR5K_MAX_RF_BANKS 8
1042
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001043/* TODO: Clean up and merge with ath5k_softc */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044struct ath5k_hw {
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001045 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001046
1047 struct ath5k_softc *ah_sc;
1048 void __iomem *ah_iobase;
1049
1050 enum ath5k_int ah_imr;
1051
Bob Copeland46026e82009-06-10 22:22:20 -04001052 struct ieee80211_channel *ah_current_channel;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001053 bool ah_calibration;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001054 bool ah_single_chip;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001055
Bob Copeland46026e82009-06-10 22:22:20 -04001056 enum ath5k_version ah_version;
1057 enum ath5k_radio ah_radio;
1058 u32 ah_phy;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059 u32 ah_mac_srev;
1060 u16 ah_mac_version;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001061 u16 ah_phy_revision;
1062 u16 ah_radio_5ghz_revision;
1063 u16 ah_radio_2ghz_revision;
1064
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001065#define ah_modes ah_capabilities.cap_mode
1066#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1067
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001068 u32 ah_limit_tx_retries;
Lukáš Turek6e08d222009-12-21 22:50:51 +01001069 u8 ah_coverage_class;
Nick Kossifidisfa3d2fe2010-11-23 20:58:34 +02001070 u8 ah_bwmode;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001071
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001072 /* Antenna Control */
1073 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1074 u8 ah_ant_mode;
1075 u8 ah_tx_ant;
1076 u8 ah_def_ant;
Bob Copeland46026e82009-06-10 22:22:20 -04001077 bool ah_software_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001078
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079 struct ath5k_capabilities ah_capabilities;
1080
1081 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1082 u32 ah_txq_status;
1083 u32 ah_txq_imr_txok;
1084 u32 ah_txq_imr_txerr;
1085 u32 ah_txq_imr_txurn;
1086 u32 ah_txq_imr_txdesc;
1087 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001088 u32 ah_txq_imr_cbrorn;
1089 u32 ah_txq_imr_cbrurn;
1090 u32 ah_txq_imr_qtrig;
1091 u32 ah_txq_imr_nofrm;
1092 u32 ah_txq_isr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001093 u32 *ah_rf_banks;
1094 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001095 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001097 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001099
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001101 /* Temporary tables used for interpolation */
1102 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1103 [AR5K_EEPROM_POWER_TABLE_SIZE];
1104 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1105 [AR5K_EEPROM_POWER_TABLE_SIZE];
1106 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1107 u16 txp_rates_power_table[AR5K_MAX_RATES];
1108 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001109 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001110 /* Values in 0.25dB units */
1111 s16 txp_min_pwr;
1112 s16 txp_max_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001113 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001114 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001116 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001117 /* Value in dB units */
1118 s16 txp_cck_ofdm_pwr_delta;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001119 } ah_txpower;
1120
1121 struct {
1122 bool r_enabled;
1123 int r_last_alert;
1124 struct ieee80211_channel r_last_channel;
1125 } ah_radar;
1126
Bob Copelande5e26472009-10-14 14:16:30 -04001127 struct ath5k_nfcal_hist ah_nfcal_hist;
1128
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001129 /* average beacon RSSI in our BSS (used by ANI) */
Bruno Randolfeef39be2010-11-16 10:58:43 +09001130 struct ewma ah_beacon_rssi_avg;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001131
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001132 /* noise floor from last periodic calibration */
1133 s32 ah_noise_floor;
1134
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001135 /* Calibration timestamp */
Bruno Randolfa9167f92010-03-25 14:49:14 +09001136 unsigned long ah_cal_next_full;
Bruno Randolf2111ac02010-04-02 18:44:08 +09001137 unsigned long ah_cal_next_ani;
Bruno Randolfafe86282010-05-19 10:31:10 +09001138 unsigned long ah_cal_next_nf;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001139
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001140 /* Calibration mask */
1141 u8 ah_cal_mask;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001142
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143 /*
1144 * Function pointers
1145 */
1146 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001147 unsigned int, unsigned int, int, enum ath5k_pkt_type,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148 unsigned int, unsigned int, unsigned int, unsigned int,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001149 unsigned int, unsigned int, unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001150 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1151 struct ath5k_tx_status *);
1152 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1153 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154};
1155
1156/*
1157 * Prototypes
1158 */
1159
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001160/* Attach/Detach Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001161int ath5k_hw_attach(struct ath5k_softc *sc);
1162void ath5k_hw_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001163
Bruno Randolf40ca22e2010-05-19 10:31:32 +09001164int ath5k_sysfs_register(struct ath5k_softc *sc);
1165void ath5k_sysfs_unregister(struct ath5k_softc *sc);
1166
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001167
Bob Copeland0ed45482009-03-08 00:10:20 -05001168/* LED functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001169int ath5k_init_leds(struct ath5k_softc *sc);
1170void ath5k_led_enable(struct ath5k_softc *sc);
1171void ath5k_led_off(struct ath5k_softc *sc);
1172void ath5k_unregister_leds(struct ath5k_softc *sc);
Bob Copeland0ed45482009-03-08 00:10:20 -05001173
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001174
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001175/* Reset Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001176int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
1177int ath5k_hw_on_hold(struct ath5k_hw *ah);
1178int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1179 struct ieee80211_channel *channel, bool change_channel);
Pavel Roskinec182d92010-02-18 20:28:41 -05001180int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1181 bool is_set);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001182/* Power management functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001183
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001184
1185/* Clock rate related functions */
1186unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1187unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1188void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
1189
1190
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001191/* DMA Related Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001192void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001193u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
Nick Kossifidise8325ed2010-11-23 20:52:24 +02001194int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001195int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001196int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001197u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1198int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001199 u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001200int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001201/* Interrupt handling */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001202bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1203int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1204enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
Bruno Randolf495391d2010-03-25 14:49:36 +09001205void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001206/* Init/Stop functions */
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001207void ath5k_hw_dma_init(struct ath5k_hw *ah);
Nick Kossifidisd41174f2010-11-23 20:41:15 +02001208int ath5k_hw_dma_stop(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001209
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001210/* EEPROM access functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001211int ath5k_eeprom_init(struct ath5k_hw *ah);
1212void ath5k_eeprom_detach(struct ath5k_hw *ah);
1213int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001214
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001215
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216/* Protocol Control Unit Functions */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001217extern int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001218void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001219/* RX filter control*/
Pavel Roskina25d1e42010-02-18 20:28:23 -05001220int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
Nick Kossifidis418de6d2010-08-15 13:03:10 -04001221void ath5k_hw_set_bssid(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001222void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001223void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1224u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1225void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001226/* Receive (DRU) start/stop functions */
1227void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1228void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001229/* Beacon control functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001230u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1231void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1232void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1233void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
Bruno Randolf7f896122010-09-27 12:22:21 +09001234bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001235/* ACK bit rate */
1236void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001237/* Init function */
1238void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1239 u8 mode);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001240
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241/* Queue Control Unit, DFS Control Unit Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001242int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1243 struct ath5k_txq_info *queue_info);
1244int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1245 const struct ath5k_txq_info *queue_info);
1246int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1247 enum ath5k_tx_queue queue_type,
1248 struct ath5k_txq_info *queue_info);
1249u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1250void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1251int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1252int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001253/* Init function */
1254int ath5k_hw_init_queues(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001255
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001256/* Hardware Descriptor Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001257int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
Bruno Randolfa6668192010-06-16 19:12:01 +09001258int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1259 u32 size, unsigned int flags);
1260int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
1261 unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
1262 u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001263
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001264
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001265/* GPIO Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001266void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1267int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1268int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1269u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1270int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1271void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1272 u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001273
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001274
1275/* RFkill Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001276void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1277void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001278
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001279
1280/* Misc functions TODO: Cleanup */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001281int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001282int ath5k_hw_get_capability(struct ath5k_hw *ah,
1283 enum ath5k_capability_type cap_type, u32 capability,
1284 u32 *result);
1285int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1286int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001287
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001288
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001289/* Initial register settings functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001290int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001291
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001292
1293/* PHY functions */
1294/* Misc PHY functions */
1295u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
1296int ath5k_hw_phy_disable(struct ath5k_hw *ah);
1297/* Gain_F optimization */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001298enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1299int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001300/* PHY/RF channel functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001301bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302/* PHY calibration */
Bob Copelande5e26472009-10-14 14:16:30 -04001303void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001304int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1305 struct ieee80211_channel *channel);
Bruno Randolf9e04a7e2010-05-19 10:31:00 +09001306void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001307/* Spur mitigation */
1308bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001309 struct ieee80211_channel *channel);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001310/* Antenna control */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001311void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
Bruno Randolf0ca74022010-06-07 13:11:30 +09001312void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001313/* TX power setup */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001314int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Nick Kossifidis9320b5c42010-11-23 20:36:45 +02001315/* Init function */
1316int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
1317 u8 mode, u8 ee_mode, u8 freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001318
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001319/*
1320 * Functions used internaly
1321 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001322
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001323static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1324{
1325 return &ah->common;
1326}
1327
1328static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1329{
1330 return &(ath5k_hw_common(ah)->regulatory);
1331}
1332
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001333static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1334{
1335 return ioread32(ah->ah_iobase + reg);
1336}
1337
1338static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1339{
1340 iowrite32(val, ah->ah_iobase + reg);
1341}
1342
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001343static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1344{
1345 u32 retval = 0, bit, i;
1346
1347 for (i = 0; i < bits; i++) {
1348 bit = (val >> i) & 1;
1349 retval = (retval << 1) | bit;
1350 }
1351
1352 return retval;
1353}
1354
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001355#endif