blob: 7327bc7b7df50a1388cebabf28c7058e93310aca [file] [log] [blame]
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
29#include "radeon.h"
30#include "evergreend.h"
31#include "evergreen_reg_safe.h"
Alex Deucherc175ca92011-03-02 20:07:37 -050032#include "cayman_reg_safe.h"
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040033
Jerome Glisse285484e2011-12-16 17:03:42 -050034#define MAX(a,b) (((a)>(b))?(a):(b))
35#define MIN(a,b) (((a)<(b))?(a):(b))
36
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040037static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
38 struct radeon_cs_reloc **cs_reloc);
39
40struct evergreen_cs_track {
41 u32 group_size;
42 u32 nbanks;
43 u32 npipes;
Alex Deucherf3a71df2011-11-28 14:49:28 -050044 u32 row_size;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040045 /* value we track */
46 u32 nsamples;
47 u32 cb_color_base_last[12];
48 struct radeon_bo *cb_color_bo[12];
49 u32 cb_color_bo_offset[12];
50 struct radeon_bo *cb_color_fmask_bo[8];
51 struct radeon_bo *cb_color_cmask_bo[8];
52 u32 cb_color_info[12];
53 u32 cb_color_view[12];
54 u32 cb_color_pitch_idx[12];
55 u32 cb_color_slice_idx[12];
56 u32 cb_color_dim_idx[12];
57 u32 cb_color_dim[12];
58 u32 cb_color_pitch[12];
59 u32 cb_color_slice[12];
Jerome Glisse285484e2011-12-16 17:03:42 -050060 u32 cb_color_attrib[12];
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040061 u32 cb_color_cmask_slice[8];
62 u32 cb_color_fmask_slice[8];
63 u32 cb_target_mask;
64 u32 cb_shader_mask;
65 u32 vgt_strmout_config;
66 u32 vgt_strmout_buffer_config;
Marek Olšákdd220a02012-01-27 12:17:59 -050067 struct radeon_bo *vgt_strmout_bo[4];
68 u64 vgt_strmout_bo_mc[4];
69 u32 vgt_strmout_bo_offset[4];
70 u32 vgt_strmout_size[4];
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040071 u32 db_depth_control;
72 u32 db_depth_view;
Jerome Glisse285484e2011-12-16 17:03:42 -050073 u32 db_depth_slice;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040074 u32 db_depth_size;
75 u32 db_depth_size_idx;
76 u32 db_z_info;
77 u32 db_z_idx;
78 u32 db_z_read_offset;
79 u32 db_z_write_offset;
80 struct radeon_bo *db_z_read_bo;
81 struct radeon_bo *db_z_write_bo;
82 u32 db_s_info;
83 u32 db_s_idx;
84 u32 db_s_read_offset;
85 u32 db_s_write_offset;
86 struct radeon_bo *db_s_read_bo;
87 struct radeon_bo *db_s_write_bo;
Marek Olšák779923b2012-03-08 00:56:00 +010088 bool sx_misc_kill_all_prims;
Marek Olšák30838572012-03-19 03:09:35 +010089 bool cb_dirty;
90 bool db_dirty;
91 bool streamout_dirty;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -040092};
93
Alex Deucherf3a71df2011-11-28 14:49:28 -050094static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
95{
96 if (tiling_flags & RADEON_TILING_MACRO)
97 return ARRAY_2D_TILED_THIN1;
98 else if (tiling_flags & RADEON_TILING_MICRO)
99 return ARRAY_1D_TILED_THIN1;
100 else
101 return ARRAY_LINEAR_GENERAL;
102}
103
104static u32 evergreen_cs_get_num_banks(u32 nbanks)
105{
106 switch (nbanks) {
107 case 2:
108 return ADDR_SURF_2_BANK;
109 case 4:
110 return ADDR_SURF_4_BANK;
111 case 8:
112 default:
113 return ADDR_SURF_8_BANK;
114 case 16:
115 return ADDR_SURF_16_BANK;
116 }
117}
118
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400119static void evergreen_cs_track_init(struct evergreen_cs_track *track)
120{
121 int i;
122
123 for (i = 0; i < 8; i++) {
124 track->cb_color_fmask_bo[i] = NULL;
125 track->cb_color_cmask_bo[i] = NULL;
126 track->cb_color_cmask_slice[i] = 0;
127 track->cb_color_fmask_slice[i] = 0;
128 }
129
130 for (i = 0; i < 12; i++) {
131 track->cb_color_base_last[i] = 0;
132 track->cb_color_bo[i] = NULL;
133 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
134 track->cb_color_info[i] = 0;
Jerome Glisse285484e2011-12-16 17:03:42 -0500135 track->cb_color_view[i] = 0xFFFFFFFF;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400136 track->cb_color_pitch_idx[i] = 0;
137 track->cb_color_slice_idx[i] = 0;
138 track->cb_color_dim[i] = 0;
139 track->cb_color_pitch[i] = 0;
140 track->cb_color_slice[i] = 0;
141 track->cb_color_dim[i] = 0;
142 }
143 track->cb_target_mask = 0xFFFFFFFF;
144 track->cb_shader_mask = 0xFFFFFFFF;
Marek Olšák30838572012-03-19 03:09:35 +0100145 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400146
147 track->db_depth_view = 0xFFFFC000;
148 track->db_depth_size = 0xFFFFFFFF;
149 track->db_depth_size_idx = 0;
150 track->db_depth_control = 0xFFFFFFFF;
151 track->db_z_info = 0xFFFFFFFF;
152 track->db_z_idx = 0xFFFFFFFF;
153 track->db_z_read_offset = 0xFFFFFFFF;
154 track->db_z_write_offset = 0xFFFFFFFF;
155 track->db_z_read_bo = NULL;
156 track->db_z_write_bo = NULL;
157 track->db_s_info = 0xFFFFFFFF;
158 track->db_s_idx = 0xFFFFFFFF;
159 track->db_s_read_offset = 0xFFFFFFFF;
160 track->db_s_write_offset = 0xFFFFFFFF;
161 track->db_s_read_bo = NULL;
162 track->db_s_write_bo = NULL;
Marek Olšák30838572012-03-19 03:09:35 +0100163 track->db_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -0500164
165 for (i = 0; i < 4; i++) {
166 track->vgt_strmout_size[i] = 0;
167 track->vgt_strmout_bo[i] = NULL;
168 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
169 track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
170 }
Marek Olšák30838572012-03-19 03:09:35 +0100171 track->streamout_dirty = true;
Marek Olšák779923b2012-03-08 00:56:00 +0100172 track->sx_misc_kill_all_prims = false;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400173}
174
Jerome Glisse285484e2011-12-16 17:03:42 -0500175struct eg_surface {
176 /* value gathered from cs */
177 unsigned nbx;
178 unsigned nby;
179 unsigned format;
180 unsigned mode;
181 unsigned nbanks;
182 unsigned bankw;
183 unsigned bankh;
184 unsigned tsplit;
185 unsigned mtilea;
186 unsigned nsamples;
187 /* output value */
188 unsigned bpe;
189 unsigned layer_size;
190 unsigned palign;
191 unsigned halign;
192 unsigned long base_align;
193};
194
195static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
196 struct eg_surface *surf,
197 const char *prefix)
198{
199 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
200 surf->base_align = surf->bpe;
201 surf->palign = 1;
202 surf->halign = 1;
203 return 0;
204}
205
206static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
207 struct eg_surface *surf,
208 const char *prefix)
209{
210 struct evergreen_cs_track *track = p->track;
211 unsigned palign;
212
213 palign = MAX(64, track->group_size / surf->bpe);
214 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
215 surf->base_align = track->group_size;
216 surf->palign = palign;
217 surf->halign = 1;
218 if (surf->nbx & (palign - 1)) {
219 if (prefix) {
220 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
221 __func__, __LINE__, prefix, surf->nbx, palign);
222 }
223 return -EINVAL;
224 }
225 return 0;
226}
227
228static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
229 struct eg_surface *surf,
230 const char *prefix)
231{
232 struct evergreen_cs_track *track = p->track;
233 unsigned palign;
234
235 palign = track->group_size / (8 * surf->bpe * surf->nsamples);
236 palign = MAX(8, palign);
237 surf->layer_size = surf->nbx * surf->nby * surf->bpe;
238 surf->base_align = track->group_size;
239 surf->palign = palign;
240 surf->halign = 8;
241 if ((surf->nbx & (palign - 1))) {
242 if (prefix) {
243 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
244 __func__, __LINE__, prefix, surf->nbx, palign,
245 track->group_size, surf->bpe, surf->nsamples);
246 }
247 return -EINVAL;
248 }
249 if ((surf->nby & (8 - 1))) {
250 if (prefix) {
251 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
252 __func__, __LINE__, prefix, surf->nby);
253 }
254 return -EINVAL;
255 }
256 return 0;
257}
258
259static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
260 struct eg_surface *surf,
261 const char *prefix)
262{
263 struct evergreen_cs_track *track = p->track;
264 unsigned palign, halign, tileb, slice_pt;
265
266 tileb = 64 * surf->bpe * surf->nsamples;
267 palign = track->group_size / (8 * surf->bpe * surf->nsamples);
268 palign = MAX(8, palign);
269 slice_pt = 1;
270 if (tileb > surf->tsplit) {
271 slice_pt = tileb / surf->tsplit;
272 }
273 tileb = tileb / slice_pt;
274 /* macro tile width & height */
275 palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
276 halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
277 surf->layer_size = surf->nbx * surf->nby * surf->bpe * slice_pt;
278 surf->base_align = (palign / 8) * (halign / 8) * tileb;
279 surf->palign = palign;
280 surf->halign = halign;
281
282 if ((surf->nbx & (palign - 1))) {
283 if (prefix) {
284 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
285 __func__, __LINE__, prefix, surf->nbx, palign);
286 }
287 return -EINVAL;
288 }
289 if ((surf->nby & (halign - 1))) {
290 if (prefix) {
291 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
292 __func__, __LINE__, prefix, surf->nby, halign);
293 }
294 return -EINVAL;
295 }
296
297 return 0;
298}
299
300static int evergreen_surface_check(struct radeon_cs_parser *p,
301 struct eg_surface *surf,
302 const char *prefix)
303{
304 /* some common value computed here */
305 surf->bpe = r600_fmt_get_blocksize(surf->format);
306
307 switch (surf->mode) {
308 case ARRAY_LINEAR_GENERAL:
309 return evergreen_surface_check_linear(p, surf, prefix);
310 case ARRAY_LINEAR_ALIGNED:
311 return evergreen_surface_check_linear_aligned(p, surf, prefix);
312 case ARRAY_1D_TILED_THIN1:
313 return evergreen_surface_check_1d(p, surf, prefix);
314 case ARRAY_2D_TILED_THIN1:
315 return evergreen_surface_check_2d(p, surf, prefix);
316 default:
Marek Olšák7df7c542012-03-19 03:09:32 +0100317 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
318 __func__, __LINE__, prefix, surf->mode);
Jerome Glisse285484e2011-12-16 17:03:42 -0500319 return -EINVAL;
320 }
321 return -EINVAL;
322}
323
324static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
325 struct eg_surface *surf,
326 const char *prefix)
327{
328 switch (surf->mode) {
329 case ARRAY_2D_TILED_THIN1:
330 break;
331 case ARRAY_LINEAR_GENERAL:
332 case ARRAY_LINEAR_ALIGNED:
333 case ARRAY_1D_TILED_THIN1:
334 return 0;
335 default:
Marek Olšák7df7c542012-03-19 03:09:32 +0100336 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
337 __func__, __LINE__, prefix, surf->mode);
Jerome Glisse285484e2011-12-16 17:03:42 -0500338 return -EINVAL;
339 }
340
341 switch (surf->nbanks) {
342 case 0: surf->nbanks = 2; break;
343 case 1: surf->nbanks = 4; break;
344 case 2: surf->nbanks = 8; break;
345 case 3: surf->nbanks = 16; break;
346 default:
347 dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
348 __func__, __LINE__, prefix, surf->nbanks);
349 return -EINVAL;
350 }
351 switch (surf->bankw) {
352 case 0: surf->bankw = 1; break;
353 case 1: surf->bankw = 2; break;
354 case 2: surf->bankw = 4; break;
355 case 3: surf->bankw = 8; break;
356 default:
357 dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
358 __func__, __LINE__, prefix, surf->bankw);
359 return -EINVAL;
360 }
361 switch (surf->bankh) {
362 case 0: surf->bankh = 1; break;
363 case 1: surf->bankh = 2; break;
364 case 2: surf->bankh = 4; break;
365 case 3: surf->bankh = 8; break;
366 default:
367 dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
368 __func__, __LINE__, prefix, surf->bankh);
369 return -EINVAL;
370 }
371 switch (surf->mtilea) {
372 case 0: surf->mtilea = 1; break;
373 case 1: surf->mtilea = 2; break;
374 case 2: surf->mtilea = 4; break;
375 case 3: surf->mtilea = 8; break;
376 default:
377 dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
378 __func__, __LINE__, prefix, surf->mtilea);
379 return -EINVAL;
380 }
381 switch (surf->tsplit) {
382 case 0: surf->tsplit = 64; break;
383 case 1: surf->tsplit = 128; break;
384 case 2: surf->tsplit = 256; break;
385 case 3: surf->tsplit = 512; break;
386 case 4: surf->tsplit = 1024; break;
387 case 5: surf->tsplit = 2048; break;
388 case 6: surf->tsplit = 4096; break;
389 default:
390 dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
391 __func__, __LINE__, prefix, surf->tsplit);
392 return -EINVAL;
393 }
394 return 0;
395}
396
397static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
398{
399 struct evergreen_cs_track *track = p->track;
400 struct eg_surface surf;
401 unsigned pitch, slice, mslice;
402 unsigned long offset;
403 int r;
404
405 mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
406 pitch = track->cb_color_pitch[id];
407 slice = track->cb_color_slice[id];
408 surf.nbx = (pitch + 1) * 8;
409 surf.nby = ((slice + 1) * 64) / surf.nbx;
410 surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
411 surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
412 surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
413 surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
414 surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
415 surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
416 surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
417 surf.nsamples = 1;
418
419 if (!r600_fmt_is_valid_color(surf.format)) {
420 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
421 __func__, __LINE__, surf.format,
422 id, track->cb_color_info[id]);
423 return -EINVAL;
424 }
425
426 r = evergreen_surface_value_conv_check(p, &surf, "cb");
427 if (r) {
428 return r;
429 }
430
431 r = evergreen_surface_check(p, &surf, "cb");
432 if (r) {
433 dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
434 __func__, __LINE__, id, track->cb_color_pitch[id],
435 track->cb_color_slice[id], track->cb_color_attrib[id],
436 track->cb_color_info[id]);
437 return r;
438 }
439
440 offset = track->cb_color_bo_offset[id] << 8;
441 if (offset & (surf.base_align - 1)) {
442 dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
443 __func__, __LINE__, id, offset, surf.base_align);
444 return -EINVAL;
445 }
446
447 offset += surf.layer_size * mslice;
448 if (offset > radeon_bo_size(track->cb_color_bo[id])) {
449 dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
450 "offset %d, max layer %d, bo size %ld, slice %d)\n",
451 __func__, __LINE__, id, surf.layer_size,
452 track->cb_color_bo_offset[id] << 8, mslice,
453 radeon_bo_size(track->cb_color_bo[id]), slice);
454 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
455 __func__, __LINE__, surf.nbx, surf.nby,
456 surf.mode, surf.bpe, surf.nsamples,
457 surf.bankw, surf.bankh,
458 surf.tsplit, surf.mtilea);
459 return -EINVAL;
460 }
461
462 return 0;
463}
464
465static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
466{
467 struct evergreen_cs_track *track = p->track;
468 struct eg_surface surf;
469 unsigned pitch, slice, mslice;
470 unsigned long offset;
471 int r;
472
473 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
474 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
475 slice = track->db_depth_slice;
476 surf.nbx = (pitch + 1) * 8;
477 surf.nby = ((slice + 1) * 64) / surf.nbx;
478 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
479 surf.format = G_028044_FORMAT(track->db_s_info);
480 surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
481 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
482 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
483 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
484 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
485 surf.nsamples = 1;
486
487 if (surf.format != 1) {
488 dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
489 __func__, __LINE__, surf.format);
490 return -EINVAL;
491 }
492 /* replace by color format so we can use same code */
493 surf.format = V_028C70_COLOR_8;
494
495 r = evergreen_surface_value_conv_check(p, &surf, "stencil");
496 if (r) {
497 return r;
498 }
499
500 r = evergreen_surface_check(p, &surf, NULL);
501 if (r) {
502 /* old userspace doesn't compute proper depth/stencil alignment
503 * check that alignment against a bigger byte per elements and
504 * only report if that alignment is wrong too.
505 */
506 surf.format = V_028C70_COLOR_8_8_8_8;
507 r = evergreen_surface_check(p, &surf, "stencil");
508 if (r) {
509 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
510 __func__, __LINE__, track->db_depth_size,
511 track->db_depth_slice, track->db_s_info, track->db_z_info);
512 }
513 return r;
514 }
515
516 offset = track->db_s_read_offset << 8;
517 if (offset & (surf.base_align - 1)) {
518 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
519 __func__, __LINE__, offset, surf.base_align);
520 return -EINVAL;
521 }
522 offset += surf.layer_size * mslice;
523 if (offset > radeon_bo_size(track->db_s_read_bo)) {
524 dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
525 "offset %ld, max layer %d, bo size %ld)\n",
526 __func__, __LINE__, surf.layer_size,
527 (unsigned long)track->db_s_read_offset << 8, mslice,
528 radeon_bo_size(track->db_s_read_bo));
529 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
530 __func__, __LINE__, track->db_depth_size,
531 track->db_depth_slice, track->db_s_info, track->db_z_info);
532 return -EINVAL;
533 }
534
535 offset = track->db_s_write_offset << 8;
536 if (offset & (surf.base_align - 1)) {
537 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
538 __func__, __LINE__, offset, surf.base_align);
539 return -EINVAL;
540 }
541 offset += surf.layer_size * mslice;
542 if (offset > radeon_bo_size(track->db_s_write_bo)) {
543 dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
544 "offset %ld, max layer %d, bo size %ld)\n",
545 __func__, __LINE__, surf.layer_size,
546 (unsigned long)track->db_s_write_offset << 8, mslice,
547 radeon_bo_size(track->db_s_write_bo));
548 return -EINVAL;
549 }
550
551 return 0;
552}
553
554static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
555{
556 struct evergreen_cs_track *track = p->track;
557 struct eg_surface surf;
558 unsigned pitch, slice, mslice;
559 unsigned long offset;
560 int r;
561
562 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
563 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
564 slice = track->db_depth_slice;
565 surf.nbx = (pitch + 1) * 8;
566 surf.nby = ((slice + 1) * 64) / surf.nbx;
567 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
568 surf.format = G_028040_FORMAT(track->db_z_info);
569 surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
570 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
571 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
572 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
573 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
574 surf.nsamples = 1;
575
576 switch (surf.format) {
577 case V_028040_Z_16:
578 surf.format = V_028C70_COLOR_16;
579 break;
580 case V_028040_Z_24:
581 case V_028040_Z_32_FLOAT:
582 surf.format = V_028C70_COLOR_8_8_8_8;
583 break;
584 default:
585 dev_warn(p->dev, "%s:%d depth invalid format %d\n",
586 __func__, __LINE__, surf.format);
587 return -EINVAL;
588 }
589
590 r = evergreen_surface_value_conv_check(p, &surf, "depth");
591 if (r) {
592 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
593 __func__, __LINE__, track->db_depth_size,
594 track->db_depth_slice, track->db_z_info);
595 return r;
596 }
597
598 r = evergreen_surface_check(p, &surf, "depth");
599 if (r) {
600 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
601 __func__, __LINE__, track->db_depth_size,
602 track->db_depth_slice, track->db_z_info);
603 return r;
604 }
605
606 offset = track->db_z_read_offset << 8;
607 if (offset & (surf.base_align - 1)) {
608 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
609 __func__, __LINE__, offset, surf.base_align);
610 return -EINVAL;
611 }
612 offset += surf.layer_size * mslice;
613 if (offset > radeon_bo_size(track->db_z_read_bo)) {
614 dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
615 "offset %ld, max layer %d, bo size %ld)\n",
616 __func__, __LINE__, surf.layer_size,
617 (unsigned long)track->db_z_read_offset << 8, mslice,
618 radeon_bo_size(track->db_z_read_bo));
619 return -EINVAL;
620 }
621
622 offset = track->db_z_write_offset << 8;
623 if (offset & (surf.base_align - 1)) {
624 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
625 __func__, __LINE__, offset, surf.base_align);
626 return -EINVAL;
627 }
628 offset += surf.layer_size * mslice;
629 if (offset > radeon_bo_size(track->db_z_write_bo)) {
630 dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
631 "offset %ld, max layer %d, bo size %ld)\n",
632 __func__, __LINE__, surf.layer_size,
633 (unsigned long)track->db_z_write_offset << 8, mslice,
634 radeon_bo_size(track->db_z_write_bo));
635 return -EINVAL;
636 }
637
638 return 0;
639}
640
641static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
642 struct radeon_bo *texture,
643 struct radeon_bo *mipmap,
644 unsigned idx)
645{
646 struct eg_surface surf;
647 unsigned long toffset, moffset;
648 unsigned dim, llevel, mslice, width, height, depth, i;
Dan Carpenter42b923b2012-02-14 10:38:11 +0300649 u32 texdw[8];
Jerome Glisse285484e2011-12-16 17:03:42 -0500650 int r;
651
652 texdw[0] = radeon_get_ib_value(p, idx + 0);
653 texdw[1] = radeon_get_ib_value(p, idx + 1);
654 texdw[2] = radeon_get_ib_value(p, idx + 2);
655 texdw[3] = radeon_get_ib_value(p, idx + 3);
656 texdw[4] = radeon_get_ib_value(p, idx + 4);
657 texdw[5] = radeon_get_ib_value(p, idx + 5);
658 texdw[6] = radeon_get_ib_value(p, idx + 6);
659 texdw[7] = radeon_get_ib_value(p, idx + 7);
660 dim = G_030000_DIM(texdw[0]);
661 llevel = G_030014_LAST_LEVEL(texdw[5]);
662 mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
663 width = G_030000_TEX_WIDTH(texdw[0]) + 1;
664 height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
665 depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
666 surf.format = G_03001C_DATA_FORMAT(texdw[7]);
667 surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
668 surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
669 surf.nby = r600_fmt_get_nblocksy(surf.format, height);
670 surf.mode = G_030004_ARRAY_MODE(texdw[1]);
671 surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
672 surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
673 surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
674 surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
675 surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
676 surf.nsamples = 1;
677 toffset = texdw[2] << 8;
678 moffset = texdw[3] << 8;
679
680 if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
681 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
682 __func__, __LINE__, surf.format);
683 return -EINVAL;
684 }
685 switch (dim) {
686 case V_030000_SQ_TEX_DIM_1D:
687 case V_030000_SQ_TEX_DIM_2D:
688 case V_030000_SQ_TEX_DIM_CUBEMAP:
689 case V_030000_SQ_TEX_DIM_1D_ARRAY:
690 case V_030000_SQ_TEX_DIM_2D_ARRAY:
691 depth = 1;
692 case V_030000_SQ_TEX_DIM_3D:
693 break;
694 default:
695 dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
696 __func__, __LINE__, dim);
697 return -EINVAL;
698 }
699
700 r = evergreen_surface_value_conv_check(p, &surf, "texture");
701 if (r) {
702 return r;
703 }
704
705 /* align height */
706 evergreen_surface_check(p, &surf, NULL);
707 surf.nby = ALIGN(surf.nby, surf.halign);
708
709 r = evergreen_surface_check(p, &surf, "texture");
710 if (r) {
711 dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
712 __func__, __LINE__, texdw[0], texdw[1], texdw[4],
713 texdw[5], texdw[6], texdw[7]);
714 return r;
715 }
716
717 /* check texture size */
718 if (toffset & (surf.base_align - 1)) {
719 dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
720 __func__, __LINE__, toffset, surf.base_align);
721 return -EINVAL;
722 }
723 if (moffset & (surf.base_align - 1)) {
724 dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
725 __func__, __LINE__, moffset, surf.base_align);
726 return -EINVAL;
727 }
728 if (dim == SQ_TEX_DIM_3D) {
729 toffset += surf.layer_size * depth;
730 } else {
731 toffset += surf.layer_size * mslice;
732 }
733 if (toffset > radeon_bo_size(texture)) {
734 dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
735 "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
736 __func__, __LINE__, surf.layer_size,
737 (unsigned long)texdw[2] << 8, mslice,
738 depth, radeon_bo_size(texture),
739 surf.nbx, surf.nby);
740 return -EINVAL;
741 }
742
743 /* check mipmap size */
744 for (i = 1; i <= llevel; i++) {
745 unsigned w, h, d;
746
747 w = r600_mip_minify(width, i);
748 h = r600_mip_minify(height, i);
749 d = r600_mip_minify(depth, i);
750 surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
751 surf.nby = r600_fmt_get_nblocksy(surf.format, h);
752
753 switch (surf.mode) {
754 case ARRAY_2D_TILED_THIN1:
755 if (surf.nbx < surf.palign || surf.nby < surf.halign) {
756 surf.mode = ARRAY_1D_TILED_THIN1;
757 }
758 /* recompute alignment */
759 evergreen_surface_check(p, &surf, NULL);
760 break;
761 case ARRAY_LINEAR_GENERAL:
762 case ARRAY_LINEAR_ALIGNED:
763 case ARRAY_1D_TILED_THIN1:
764 break;
765 default:
766 dev_warn(p->dev, "%s:%d invalid array mode %d\n",
767 __func__, __LINE__, surf.mode);
768 return -EINVAL;
769 }
770 surf.nbx = ALIGN(surf.nbx, surf.palign);
771 surf.nby = ALIGN(surf.nby, surf.halign);
772
773 r = evergreen_surface_check(p, &surf, "mipmap");
774 if (r) {
775 return r;
776 }
777
778 if (dim == SQ_TEX_DIM_3D) {
779 moffset += surf.layer_size * d;
780 } else {
781 moffset += surf.layer_size * mslice;
782 }
783 if (moffset > radeon_bo_size(mipmap)) {
784 dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
785 "offset %ld, coffset %ld, max layer %d, depth %d, "
786 "bo size %ld) level0 (%d %d %d)\n",
787 __func__, __LINE__, i, surf.layer_size,
788 (unsigned long)texdw[3] << 8, moffset, mslice,
789 d, radeon_bo_size(mipmap),
790 width, height, depth);
791 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
792 __func__, __LINE__, surf.nbx, surf.nby,
793 surf.mode, surf.bpe, surf.nsamples,
794 surf.bankw, surf.bankh,
795 surf.tsplit, surf.mtilea);
796 return -EINVAL;
797 }
798 }
799
800 return 0;
801}
802
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400803static int evergreen_cs_track_check(struct radeon_cs_parser *p)
804{
805 struct evergreen_cs_track *track = p->track;
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100806 unsigned tmp, i;
Jerome Glisse285484e2011-12-16 17:03:42 -0500807 int r;
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100808 unsigned buffer_mask = 0;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400809
Marek Olšákdd220a02012-01-27 12:17:59 -0500810 /* check streamout */
Marek Olšák30838572012-03-19 03:09:35 +0100811 if (track->streamout_dirty && track->vgt_strmout_config) {
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100812 for (i = 0; i < 4; i++) {
813 if (track->vgt_strmout_config & (1 << i)) {
814 buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
815 }
816 }
817
818 for (i = 0; i < 4; i++) {
819 if (buffer_mask & (1 << i)) {
820 if (track->vgt_strmout_bo[i]) {
821 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
822 (u64)track->vgt_strmout_size[i];
823 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
824 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
825 i, offset,
826 radeon_bo_size(track->vgt_strmout_bo[i]));
Marek Olšákdd220a02012-01-27 12:17:59 -0500827 return -EINVAL;
828 }
Marek Olšák7e9fa5f2012-03-19 03:09:34 +0100829 } else {
830 dev_warn(p->dev, "No buffer for streamout %d\n", i);
831 return -EINVAL;
Marek Olšákdd220a02012-01-27 12:17:59 -0500832 }
833 }
834 }
Marek Olšák30838572012-03-19 03:09:35 +0100835 track->streamout_dirty = false;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400836 }
837
Marek Olšák779923b2012-03-08 00:56:00 +0100838 if (track->sx_misc_kill_all_prims)
839 return 0;
840
Jerome Glisse285484e2011-12-16 17:03:42 -0500841 /* check that we have a cb for each enabled target
842 */
Marek Olšák30838572012-03-19 03:09:35 +0100843 if (track->cb_dirty) {
844 tmp = track->cb_target_mask;
845 for (i = 0; i < 8; i++) {
846 if ((tmp >> (i * 4)) & 0xF) {
847 /* at least one component is enabled */
848 if (track->cb_color_bo[i] == NULL) {
849 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
850 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
851 return -EINVAL;
852 }
853 /* check cb */
854 r = evergreen_cs_track_validate_cb(p, i);
855 if (r) {
856 return r;
857 }
Jerome Glisse285484e2011-12-16 17:03:42 -0500858 }
859 }
Marek Olšák30838572012-03-19 03:09:35 +0100860 track->cb_dirty = false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500861 }
862
Marek Olšák30838572012-03-19 03:09:35 +0100863 if (track->db_dirty) {
864 /* Check stencil buffer */
865 if (G_028800_STENCIL_ENABLE(track->db_depth_control)) {
866 r = evergreen_cs_track_validate_stencil(p);
867 if (r)
868 return r;
869 }
870 /* Check depth buffer */
871 if (G_028800_Z_WRITE_ENABLE(track->db_depth_control)) {
872 r = evergreen_cs_track_validate_depth(p);
873 if (r)
874 return r;
875 }
876 track->db_dirty = false;
Jerome Glisse285484e2011-12-16 17:03:42 -0500877 }
878
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400879 return 0;
880}
881
882/**
883 * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
884 * @parser: parser structure holding parsing context.
885 * @pkt: where to store packet informations
886 *
887 * Assume that chunk_ib_index is properly set. Will return -EINVAL
888 * if packet is bigger than remaining ib size. or if packets is unknown.
889 **/
890int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
891 struct radeon_cs_packet *pkt,
892 unsigned idx)
893{
894 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
895 uint32_t header;
896
897 if (idx >= ib_chunk->length_dw) {
898 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
899 idx, ib_chunk->length_dw);
900 return -EINVAL;
901 }
902 header = radeon_get_ib_value(p, idx);
903 pkt->idx = idx;
904 pkt->type = CP_PACKET_GET_TYPE(header);
905 pkt->count = CP_PACKET_GET_COUNT(header);
906 pkt->one_reg_wr = 0;
907 switch (pkt->type) {
908 case PACKET_TYPE0:
909 pkt->reg = CP_PACKET0_GET_REG(header);
910 break;
911 case PACKET_TYPE3:
912 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
913 break;
914 case PACKET_TYPE2:
915 pkt->count = -1;
916 break;
917 default:
918 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
919 return -EINVAL;
920 }
921 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
922 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
923 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
924 return -EINVAL;
925 }
926 return 0;
927}
928
929/**
930 * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
931 * @parser: parser structure holding parsing context.
932 * @data: pointer to relocation data
933 * @offset_start: starting offset
934 * @offset_mask: offset mask (to align start offset on)
935 * @reloc: reloc informations
936 *
937 * Check next packet is relocation packet3, do bo validation and compute
938 * GPU offset using the provided start.
939 **/
940static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
941 struct radeon_cs_reloc **cs_reloc)
942{
943 struct radeon_cs_chunk *relocs_chunk;
944 struct radeon_cs_packet p3reloc;
945 unsigned idx;
946 int r;
947
948 if (p->chunk_relocs_idx == -1) {
949 DRM_ERROR("No relocation chunk !\n");
950 return -EINVAL;
951 }
952 *cs_reloc = NULL;
953 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
954 r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
955 if (r) {
956 return r;
957 }
958 p->idx += p3reloc.count + 2;
959 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
960 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
961 p3reloc.idx);
962 return -EINVAL;
963 }
964 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
965 if (idx >= relocs_chunk->length_dw) {
966 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
967 idx, relocs_chunk->length_dw);
968 return -EINVAL;
969 }
970 /* FIXME: we assume reloc size is 4 dwords */
971 *cs_reloc = p->relocs_ptr[(idx / 4)];
972 return 0;
973}
974
975/**
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400976 * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
977 * @parser: parser structure holding parsing context.
978 *
979 * Userspace sends a special sequence for VLINE waits.
980 * PACKET0 - VLINE_START_END + value
981 * PACKET3 - WAIT_REG_MEM poll vline status reg
982 * RELOC (P3) - crtc_id in reloc.
983 *
984 * This function parses this and relocates the VLINE START END
985 * and WAIT_REG_MEM packets to the correct crtc.
986 * It also detects a switched off crtc and nulls out the
987 * wait in that case.
988 */
989static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
990{
991 struct drm_mode_object *obj;
992 struct drm_crtc *crtc;
993 struct radeon_crtc *radeon_crtc;
994 struct radeon_cs_packet p3reloc, wait_reg_mem;
995 int crtc_id;
996 int r;
997 uint32_t header, h_idx, reg, wait_reg_mem_info;
998 volatile uint32_t *ib;
999
1000 ib = p->ib->ptr;
1001
1002 /* parse the WAIT_REG_MEM */
1003 r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
1004 if (r)
1005 return r;
1006
1007 /* check its a WAIT_REG_MEM */
1008 if (wait_reg_mem.type != PACKET_TYPE3 ||
1009 wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
1010 DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001011 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001012 }
1013
1014 wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
1015 /* bit 4 is reg (0) or mem (1) */
1016 if (wait_reg_mem_info & 0x10) {
1017 DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001018 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001019 }
1020 /* waiting for value to be equal */
1021 if ((wait_reg_mem_info & 0x7) != 0x3) {
1022 DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001023 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001024 }
1025 if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
1026 DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001027 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001028 }
1029
1030 if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
1031 DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001032 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001033 }
1034
1035 /* jump over the NOP */
1036 r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
1037 if (r)
1038 return r;
1039
1040 h_idx = p->idx - 2;
1041 p->idx += wait_reg_mem.count + 2;
1042 p->idx += p3reloc.count + 2;
1043
1044 header = radeon_get_ib_value(p, h_idx);
1045 crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
1046 reg = CP_PACKET0_GET_REG(header);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001047 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1048 if (!obj) {
1049 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001050 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001051 }
1052 crtc = obj_to_crtc(obj);
1053 radeon_crtc = to_radeon_crtc(crtc);
1054 crtc_id = radeon_crtc->crtc_id;
1055
1056 if (!crtc->enabled) {
1057 /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
1058 ib[h_idx + 2] = PACKET2(0);
1059 ib[h_idx + 3] = PACKET2(0);
1060 ib[h_idx + 4] = PACKET2(0);
1061 ib[h_idx + 5] = PACKET2(0);
1062 ib[h_idx + 6] = PACKET2(0);
1063 ib[h_idx + 7] = PACKET2(0);
1064 ib[h_idx + 8] = PACKET2(0);
1065 } else {
1066 switch (reg) {
1067 case EVERGREEN_VLINE_START_END:
1068 header &= ~R600_CP_PACKET0_REG_MASK;
1069 header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
1070 ib[h_idx] = header;
1071 ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
1072 break;
1073 default:
1074 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001075 return -EINVAL;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001076 }
1077 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001078 return 0;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001079}
1080
1081static int evergreen_packet0_check(struct radeon_cs_parser *p,
1082 struct radeon_cs_packet *pkt,
1083 unsigned idx, unsigned reg)
1084{
1085 int r;
1086
1087 switch (reg) {
1088 case EVERGREEN_VLINE_START_END:
1089 r = evergreen_cs_packet_parse_vline(p);
1090 if (r) {
1091 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1092 idx, reg);
1093 return r;
1094 }
1095 break;
1096 default:
1097 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1098 reg, idx);
1099 return -EINVAL;
1100 }
1101 return 0;
1102}
1103
1104static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
1105 struct radeon_cs_packet *pkt)
1106{
1107 unsigned reg, i;
1108 unsigned idx;
1109 int r;
1110
1111 idx = pkt->idx + 1;
1112 reg = pkt->reg;
1113 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
1114 r = evergreen_packet0_check(p, pkt, idx, reg);
1115 if (r) {
1116 return r;
1117 }
1118 }
1119 return 0;
1120}
1121
1122/**
1123 * evergreen_cs_check_reg() - check if register is authorized or not
1124 * @parser: parser structure holding parsing context
1125 * @reg: register we are testing
1126 * @idx: index into the cs buffer
1127 *
1128 * This function will test against evergreen_reg_safe_bm and return 0
1129 * if register is safe. If register is not flag as safe this function
1130 * will test it against a list of register needind special handling.
1131 */
Andi Kleen488479e2011-10-13 16:08:41 -07001132static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001133{
1134 struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
1135 struct radeon_cs_reloc *reloc;
Alex Deucherc175ca92011-03-02 20:07:37 -05001136 u32 last_reg;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001137 u32 m, i, tmp, *ib;
1138 int r;
1139
Alex Deucherc175ca92011-03-02 20:07:37 -05001140 if (p->rdev->family >= CHIP_CAYMAN)
1141 last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
1142 else
1143 last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
1144
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001145 i = (reg >> 7);
Dan Carpenter88498832011-07-27 09:53:40 +00001146 if (i >= last_reg) {
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001147 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1148 return -EINVAL;
1149 }
1150 m = 1 << ((reg >> 2) & 31);
Alex Deucherc175ca92011-03-02 20:07:37 -05001151 if (p->rdev->family >= CHIP_CAYMAN) {
1152 if (!(cayman_reg_safe_bm[i] & m))
1153 return 0;
1154 } else {
1155 if (!(evergreen_reg_safe_bm[i] & m))
1156 return 0;
1157 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001158 ib = p->ib->ptr;
1159 switch (reg) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001160 /* force following reg to 0 in an attempt to disable out buffer
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001161 * which will need us to better understand how it works to perform
1162 * security check on it (Jerome)
1163 */
1164 case SQ_ESGS_RING_SIZE:
1165 case SQ_GSVS_RING_SIZE:
1166 case SQ_ESTMP_RING_SIZE:
1167 case SQ_GSTMP_RING_SIZE:
1168 case SQ_HSTMP_RING_SIZE:
1169 case SQ_LSTMP_RING_SIZE:
1170 case SQ_PSTMP_RING_SIZE:
1171 case SQ_VSTMP_RING_SIZE:
1172 case SQ_ESGS_RING_ITEMSIZE:
1173 case SQ_ESTMP_RING_ITEMSIZE:
1174 case SQ_GSTMP_RING_ITEMSIZE:
1175 case SQ_GSVS_RING_ITEMSIZE:
1176 case SQ_GS_VERT_ITEMSIZE:
1177 case SQ_GS_VERT_ITEMSIZE_1:
1178 case SQ_GS_VERT_ITEMSIZE_2:
1179 case SQ_GS_VERT_ITEMSIZE_3:
1180 case SQ_GSVS_RING_OFFSET_1:
1181 case SQ_GSVS_RING_OFFSET_2:
1182 case SQ_GSVS_RING_OFFSET_3:
1183 case SQ_HSTMP_RING_ITEMSIZE:
1184 case SQ_LSTMP_RING_ITEMSIZE:
1185 case SQ_PSTMP_RING_ITEMSIZE:
1186 case SQ_VSTMP_RING_ITEMSIZE:
1187 case VGT_TF_RING_SIZE:
1188 /* get value to populate the IB don't remove */
Alex Deucher8aa75002011-03-02 20:07:40 -05001189 /*tmp =radeon_get_ib_value(p, idx);
1190 ib[idx] = 0;*/
1191 break;
1192 case SQ_ESGS_RING_BASE:
1193 case SQ_GSVS_RING_BASE:
1194 case SQ_ESTMP_RING_BASE:
1195 case SQ_GSTMP_RING_BASE:
1196 case SQ_HSTMP_RING_BASE:
1197 case SQ_LSTMP_RING_BASE:
1198 case SQ_PSTMP_RING_BASE:
1199 case SQ_VSTMP_RING_BASE:
1200 r = evergreen_cs_packet_next_reloc(p, &reloc);
1201 if (r) {
1202 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1203 "0x%04X\n", reg);
1204 return -EINVAL;
1205 }
1206 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001207 break;
1208 case DB_DEPTH_CONTROL:
1209 track->db_depth_control = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001210 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001211 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05001212 case CAYMAN_DB_EQAA:
1213 if (p->rdev->family < CHIP_CAYMAN) {
1214 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1215 "0x%04X\n", reg);
1216 return -EINVAL;
1217 }
1218 break;
1219 case CAYMAN_DB_DEPTH_INFO:
1220 if (p->rdev->family < CHIP_CAYMAN) {
1221 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1222 "0x%04X\n", reg);
1223 return -EINVAL;
1224 }
1225 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001226 case DB_Z_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001227 track->db_z_info = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001228 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001229 r = evergreen_cs_packet_next_reloc(p, &reloc);
1230 if (r) {
1231 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1232 "0x%04X\n", reg);
1233 return -EINVAL;
1234 }
1235 ib[idx] &= ~Z_ARRAY_MODE(0xf);
1236 track->db_z_info &= ~Z_ARRAY_MODE(0xf);
Alex Deucherf3a71df2011-11-28 14:49:28 -05001237 ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1238 track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Marek Olšáke70f2242011-10-25 01:38:45 +02001239 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse285484e2011-12-16 17:03:42 -05001240 unsigned bankw, bankh, mtaspect, tile_split;
1241
1242 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1243 &bankw, &bankh, &mtaspect,
1244 &tile_split);
Alex Deucherf3a71df2011-11-28 14:49:28 -05001245 ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
Jerome Glisse285484e2011-12-16 17:03:42 -05001246 ib[idx] |= DB_TILE_SPLIT(tile_split) |
1247 DB_BANK_WIDTH(bankw) |
1248 DB_BANK_HEIGHT(bankh) |
1249 DB_MACRO_TILE_ASPECT(mtaspect);
Marek Olšáke70f2242011-10-25 01:38:45 +02001250 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001251 }
Marek Olšák30838572012-03-19 03:09:35 +01001252 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001253 break;
1254 case DB_STENCIL_INFO:
1255 track->db_s_info = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001256 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001257 break;
1258 case DB_DEPTH_VIEW:
1259 track->db_depth_view = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001260 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001261 break;
1262 case DB_DEPTH_SIZE:
1263 track->db_depth_size = radeon_get_ib_value(p, idx);
1264 track->db_depth_size_idx = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001265 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001266 break;
Jerome Glisse285484e2011-12-16 17:03:42 -05001267 case R_02805C_DB_DEPTH_SLICE:
1268 track->db_depth_slice = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001269 track->db_dirty = true;
Jerome Glisse285484e2011-12-16 17:03:42 -05001270 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001271 case DB_Z_READ_BASE:
1272 r = evergreen_cs_packet_next_reloc(p, &reloc);
1273 if (r) {
1274 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1275 "0x%04X\n", reg);
1276 return -EINVAL;
1277 }
1278 track->db_z_read_offset = radeon_get_ib_value(p, idx);
1279 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1280 track->db_z_read_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001281 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001282 break;
1283 case DB_Z_WRITE_BASE:
1284 r = evergreen_cs_packet_next_reloc(p, &reloc);
1285 if (r) {
1286 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1287 "0x%04X\n", reg);
1288 return -EINVAL;
1289 }
1290 track->db_z_write_offset = radeon_get_ib_value(p, idx);
1291 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1292 track->db_z_write_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001293 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001294 break;
1295 case DB_STENCIL_READ_BASE:
1296 r = evergreen_cs_packet_next_reloc(p, &reloc);
1297 if (r) {
1298 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1299 "0x%04X\n", reg);
1300 return -EINVAL;
1301 }
1302 track->db_s_read_offset = radeon_get_ib_value(p, idx);
1303 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1304 track->db_s_read_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001305 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001306 break;
1307 case DB_STENCIL_WRITE_BASE:
1308 r = evergreen_cs_packet_next_reloc(p, &reloc);
1309 if (r) {
1310 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1311 "0x%04X\n", reg);
1312 return -EINVAL;
1313 }
1314 track->db_s_write_offset = radeon_get_ib_value(p, idx);
1315 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1316 track->db_s_write_bo = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001317 track->db_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001318 break;
1319 case VGT_STRMOUT_CONFIG:
1320 track->vgt_strmout_config = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001321 track->streamout_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001322 break;
1323 case VGT_STRMOUT_BUFFER_CONFIG:
1324 track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001325 track->streamout_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001326 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05001327 case VGT_STRMOUT_BUFFER_BASE_0:
1328 case VGT_STRMOUT_BUFFER_BASE_1:
1329 case VGT_STRMOUT_BUFFER_BASE_2:
1330 case VGT_STRMOUT_BUFFER_BASE_3:
1331 r = evergreen_cs_packet_next_reloc(p, &reloc);
1332 if (r) {
1333 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1334 "0x%04X\n", reg);
1335 return -EINVAL;
1336 }
1337 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1338 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1339 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1340 track->vgt_strmout_bo[tmp] = reloc->robj;
1341 track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
Marek Olšák30838572012-03-19 03:09:35 +01001342 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001343 break;
1344 case VGT_STRMOUT_BUFFER_SIZE_0:
1345 case VGT_STRMOUT_BUFFER_SIZE_1:
1346 case VGT_STRMOUT_BUFFER_SIZE_2:
1347 case VGT_STRMOUT_BUFFER_SIZE_3:
1348 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1349 /* size in register is DWs, convert to bytes */
1350 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
Marek Olšák30838572012-03-19 03:09:35 +01001351 track->streamout_dirty = true;
Marek Olšákdd220a02012-01-27 12:17:59 -05001352 break;
1353 case CP_COHER_BASE:
1354 r = evergreen_cs_packet_next_reloc(p, &reloc);
1355 if (r) {
1356 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1357 "0x%04X\n", reg);
1358 return -EINVAL;
1359 }
1360 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001361 case CB_TARGET_MASK:
1362 track->cb_target_mask = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001363 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001364 break;
1365 case CB_SHADER_MASK:
1366 track->cb_shader_mask = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001367 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001368 break;
1369 case PA_SC_AA_CONFIG:
Alex Deucherc175ca92011-03-02 20:07:37 -05001370 if (p->rdev->family >= CHIP_CAYMAN) {
1371 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1372 "0x%04X\n", reg);
1373 return -EINVAL;
1374 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001375 tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
1376 track->nsamples = 1 << tmp;
1377 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05001378 case CAYMAN_PA_SC_AA_CONFIG:
1379 if (p->rdev->family < CHIP_CAYMAN) {
1380 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1381 "0x%04X\n", reg);
1382 return -EINVAL;
1383 }
1384 tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
1385 track->nsamples = 1 << tmp;
1386 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001387 case CB_COLOR0_VIEW:
1388 case CB_COLOR1_VIEW:
1389 case CB_COLOR2_VIEW:
1390 case CB_COLOR3_VIEW:
1391 case CB_COLOR4_VIEW:
1392 case CB_COLOR5_VIEW:
1393 case CB_COLOR6_VIEW:
1394 case CB_COLOR7_VIEW:
1395 tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
1396 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001397 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001398 break;
1399 case CB_COLOR8_VIEW:
1400 case CB_COLOR9_VIEW:
1401 case CB_COLOR10_VIEW:
1402 case CB_COLOR11_VIEW:
1403 tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
1404 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
Marek Olšák30838572012-03-19 03:09:35 +01001405 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001406 break;
1407 case CB_COLOR0_INFO:
1408 case CB_COLOR1_INFO:
1409 case CB_COLOR2_INFO:
1410 case CB_COLOR3_INFO:
1411 case CB_COLOR4_INFO:
1412 case CB_COLOR5_INFO:
1413 case CB_COLOR6_INFO:
1414 case CB_COLOR7_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001415 tmp = (reg - CB_COLOR0_INFO) / 0x3c;
1416 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001417 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001418 r = evergreen_cs_packet_next_reloc(p, &reloc);
1419 if (r) {
1420 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1421 "0x%04X\n", reg);
1422 return -EINVAL;
1423 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001424 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1425 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001426 }
Marek Olšák30838572012-03-19 03:09:35 +01001427 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001428 break;
1429 case CB_COLOR8_INFO:
1430 case CB_COLOR9_INFO:
1431 case CB_COLOR10_INFO:
1432 case CB_COLOR11_INFO:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001433 tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
1434 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
Jerome Glisse721604a2012-01-05 22:11:05 -05001435 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Marek Olšáke70f2242011-10-25 01:38:45 +02001436 r = evergreen_cs_packet_next_reloc(p, &reloc);
1437 if (r) {
1438 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1439 "0x%04X\n", reg);
1440 return -EINVAL;
1441 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001442 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
1443 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001444 }
Marek Olšák30838572012-03-19 03:09:35 +01001445 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001446 break;
1447 case CB_COLOR0_PITCH:
1448 case CB_COLOR1_PITCH:
1449 case CB_COLOR2_PITCH:
1450 case CB_COLOR3_PITCH:
1451 case CB_COLOR4_PITCH:
1452 case CB_COLOR5_PITCH:
1453 case CB_COLOR6_PITCH:
1454 case CB_COLOR7_PITCH:
1455 tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
1456 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
1457 track->cb_color_pitch_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001458 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001459 break;
1460 case CB_COLOR8_PITCH:
1461 case CB_COLOR9_PITCH:
1462 case CB_COLOR10_PITCH:
1463 case CB_COLOR11_PITCH:
1464 tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
1465 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
1466 track->cb_color_pitch_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001467 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001468 break;
1469 case CB_COLOR0_SLICE:
1470 case CB_COLOR1_SLICE:
1471 case CB_COLOR2_SLICE:
1472 case CB_COLOR3_SLICE:
1473 case CB_COLOR4_SLICE:
1474 case CB_COLOR5_SLICE:
1475 case CB_COLOR6_SLICE:
1476 case CB_COLOR7_SLICE:
1477 tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
1478 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
1479 track->cb_color_slice_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001480 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001481 break;
1482 case CB_COLOR8_SLICE:
1483 case CB_COLOR9_SLICE:
1484 case CB_COLOR10_SLICE:
1485 case CB_COLOR11_SLICE:
1486 tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
1487 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
1488 track->cb_color_slice_idx[tmp] = idx;
Marek Olšák30838572012-03-19 03:09:35 +01001489 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001490 break;
1491 case CB_COLOR0_ATTRIB:
1492 case CB_COLOR1_ATTRIB:
1493 case CB_COLOR2_ATTRIB:
1494 case CB_COLOR3_ATTRIB:
1495 case CB_COLOR4_ATTRIB:
1496 case CB_COLOR5_ATTRIB:
1497 case CB_COLOR6_ATTRIB:
1498 case CB_COLOR7_ATTRIB:
Jerome Glisse285484e2011-12-16 17:03:42 -05001499 r = evergreen_cs_packet_next_reloc(p, &reloc);
1500 if (r) {
1501 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1502 "0x%04X\n", reg);
1503 return -EINVAL;
1504 }
1505 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1506 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1507 unsigned bankw, bankh, mtaspect, tile_split;
1508
1509 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1510 &bankw, &bankh, &mtaspect,
1511 &tile_split);
1512 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1513 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1514 CB_BANK_WIDTH(bankw) |
1515 CB_BANK_HEIGHT(bankh) |
1516 CB_MACRO_TILE_ASPECT(mtaspect);
1517 }
1518 }
1519 tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
1520 track->cb_color_attrib[tmp] = ib[idx];
Marek Olšák30838572012-03-19 03:09:35 +01001521 track->cb_dirty = true;
Jerome Glisse285484e2011-12-16 17:03:42 -05001522 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001523 case CB_COLOR8_ATTRIB:
1524 case CB_COLOR9_ATTRIB:
1525 case CB_COLOR10_ATTRIB:
1526 case CB_COLOR11_ATTRIB:
Alex Deucherf3a71df2011-11-28 14:49:28 -05001527 r = evergreen_cs_packet_next_reloc(p, &reloc);
1528 if (r) {
1529 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1530 "0x%04X\n", reg);
1531 return -EINVAL;
1532 }
Jerome Glisse285484e2011-12-16 17:03:42 -05001533 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1534 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
1535 unsigned bankw, bankh, mtaspect, tile_split;
1536
1537 evergreen_tiling_fields(reloc->lobj.tiling_flags,
1538 &bankw, &bankh, &mtaspect,
1539 &tile_split);
1540 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1541 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1542 CB_BANK_WIDTH(bankw) |
1543 CB_BANK_HEIGHT(bankh) |
1544 CB_MACRO_TILE_ASPECT(mtaspect);
1545 }
Alex Deucherf3a71df2011-11-28 14:49:28 -05001546 }
Jerome Glisse285484e2011-12-16 17:03:42 -05001547 tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
1548 track->cb_color_attrib[tmp] = ib[idx];
Marek Olšák30838572012-03-19 03:09:35 +01001549 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001550 break;
1551 case CB_COLOR0_DIM:
1552 case CB_COLOR1_DIM:
1553 case CB_COLOR2_DIM:
1554 case CB_COLOR3_DIM:
1555 case CB_COLOR4_DIM:
1556 case CB_COLOR5_DIM:
1557 case CB_COLOR6_DIM:
1558 case CB_COLOR7_DIM:
1559 tmp = (reg - CB_COLOR0_DIM) / 0x3c;
1560 track->cb_color_dim[tmp] = radeon_get_ib_value(p, idx);
1561 track->cb_color_dim_idx[tmp] = idx;
1562 break;
1563 case CB_COLOR8_DIM:
1564 case CB_COLOR9_DIM:
1565 case CB_COLOR10_DIM:
1566 case CB_COLOR11_DIM:
1567 tmp = ((reg - CB_COLOR8_DIM) / 0x1c) + 8;
1568 track->cb_color_dim[tmp] = radeon_get_ib_value(p, idx);
1569 track->cb_color_dim_idx[tmp] = idx;
1570 break;
1571 case CB_COLOR0_FMASK:
1572 case CB_COLOR1_FMASK:
1573 case CB_COLOR2_FMASK:
1574 case CB_COLOR3_FMASK:
1575 case CB_COLOR4_FMASK:
1576 case CB_COLOR5_FMASK:
1577 case CB_COLOR6_FMASK:
1578 case CB_COLOR7_FMASK:
1579 tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
1580 r = evergreen_cs_packet_next_reloc(p, &reloc);
1581 if (r) {
1582 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1583 return -EINVAL;
1584 }
1585 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1586 track->cb_color_fmask_bo[tmp] = reloc->robj;
1587 break;
1588 case CB_COLOR0_CMASK:
1589 case CB_COLOR1_CMASK:
1590 case CB_COLOR2_CMASK:
1591 case CB_COLOR3_CMASK:
1592 case CB_COLOR4_CMASK:
1593 case CB_COLOR5_CMASK:
1594 case CB_COLOR6_CMASK:
1595 case CB_COLOR7_CMASK:
1596 tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
1597 r = evergreen_cs_packet_next_reloc(p, &reloc);
1598 if (r) {
1599 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1600 return -EINVAL;
1601 }
1602 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1603 track->cb_color_cmask_bo[tmp] = reloc->robj;
1604 break;
1605 case CB_COLOR0_FMASK_SLICE:
1606 case CB_COLOR1_FMASK_SLICE:
1607 case CB_COLOR2_FMASK_SLICE:
1608 case CB_COLOR3_FMASK_SLICE:
1609 case CB_COLOR4_FMASK_SLICE:
1610 case CB_COLOR5_FMASK_SLICE:
1611 case CB_COLOR6_FMASK_SLICE:
1612 case CB_COLOR7_FMASK_SLICE:
1613 tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
1614 track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
1615 break;
1616 case CB_COLOR0_CMASK_SLICE:
1617 case CB_COLOR1_CMASK_SLICE:
1618 case CB_COLOR2_CMASK_SLICE:
1619 case CB_COLOR3_CMASK_SLICE:
1620 case CB_COLOR4_CMASK_SLICE:
1621 case CB_COLOR5_CMASK_SLICE:
1622 case CB_COLOR6_CMASK_SLICE:
1623 case CB_COLOR7_CMASK_SLICE:
1624 tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
1625 track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
1626 break;
1627 case CB_COLOR0_BASE:
1628 case CB_COLOR1_BASE:
1629 case CB_COLOR2_BASE:
1630 case CB_COLOR3_BASE:
1631 case CB_COLOR4_BASE:
1632 case CB_COLOR5_BASE:
1633 case CB_COLOR6_BASE:
1634 case CB_COLOR7_BASE:
1635 r = evergreen_cs_packet_next_reloc(p, &reloc);
1636 if (r) {
1637 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1638 "0x%04X\n", reg);
1639 return -EINVAL;
1640 }
1641 tmp = (reg - CB_COLOR0_BASE) / 0x3c;
1642 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1643 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1644 track->cb_color_base_last[tmp] = ib[idx];
1645 track->cb_color_bo[tmp] = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001646 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001647 break;
1648 case CB_COLOR8_BASE:
1649 case CB_COLOR9_BASE:
1650 case CB_COLOR10_BASE:
1651 case CB_COLOR11_BASE:
1652 r = evergreen_cs_packet_next_reloc(p, &reloc);
1653 if (r) {
1654 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1655 "0x%04X\n", reg);
1656 return -EINVAL;
1657 }
1658 tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
1659 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1660 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1661 track->cb_color_base_last[tmp] = ib[idx];
1662 track->cb_color_bo[tmp] = reloc->robj;
Marek Olšák30838572012-03-19 03:09:35 +01001663 track->cb_dirty = true;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001664 break;
1665 case CB_IMMED0_BASE:
1666 case CB_IMMED1_BASE:
1667 case CB_IMMED2_BASE:
1668 case CB_IMMED3_BASE:
1669 case CB_IMMED4_BASE:
1670 case CB_IMMED5_BASE:
1671 case CB_IMMED6_BASE:
1672 case CB_IMMED7_BASE:
1673 case CB_IMMED8_BASE:
1674 case CB_IMMED9_BASE:
1675 case CB_IMMED10_BASE:
1676 case CB_IMMED11_BASE:
1677 case DB_HTILE_DATA_BASE:
1678 case SQ_PGM_START_FS:
1679 case SQ_PGM_START_ES:
1680 case SQ_PGM_START_VS:
1681 case SQ_PGM_START_GS:
1682 case SQ_PGM_START_PS:
1683 case SQ_PGM_START_HS:
1684 case SQ_PGM_START_LS:
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001685 case SQ_CONST_MEM_BASE:
1686 case SQ_ALU_CONST_CACHE_GS_0:
1687 case SQ_ALU_CONST_CACHE_GS_1:
1688 case SQ_ALU_CONST_CACHE_GS_2:
1689 case SQ_ALU_CONST_CACHE_GS_3:
1690 case SQ_ALU_CONST_CACHE_GS_4:
1691 case SQ_ALU_CONST_CACHE_GS_5:
1692 case SQ_ALU_CONST_CACHE_GS_6:
1693 case SQ_ALU_CONST_CACHE_GS_7:
1694 case SQ_ALU_CONST_CACHE_GS_8:
1695 case SQ_ALU_CONST_CACHE_GS_9:
1696 case SQ_ALU_CONST_CACHE_GS_10:
1697 case SQ_ALU_CONST_CACHE_GS_11:
1698 case SQ_ALU_CONST_CACHE_GS_12:
1699 case SQ_ALU_CONST_CACHE_GS_13:
1700 case SQ_ALU_CONST_CACHE_GS_14:
1701 case SQ_ALU_CONST_CACHE_GS_15:
1702 case SQ_ALU_CONST_CACHE_PS_0:
1703 case SQ_ALU_CONST_CACHE_PS_1:
1704 case SQ_ALU_CONST_CACHE_PS_2:
1705 case SQ_ALU_CONST_CACHE_PS_3:
1706 case SQ_ALU_CONST_CACHE_PS_4:
1707 case SQ_ALU_CONST_CACHE_PS_5:
1708 case SQ_ALU_CONST_CACHE_PS_6:
1709 case SQ_ALU_CONST_CACHE_PS_7:
1710 case SQ_ALU_CONST_CACHE_PS_8:
1711 case SQ_ALU_CONST_CACHE_PS_9:
1712 case SQ_ALU_CONST_CACHE_PS_10:
1713 case SQ_ALU_CONST_CACHE_PS_11:
1714 case SQ_ALU_CONST_CACHE_PS_12:
1715 case SQ_ALU_CONST_CACHE_PS_13:
1716 case SQ_ALU_CONST_CACHE_PS_14:
1717 case SQ_ALU_CONST_CACHE_PS_15:
1718 case SQ_ALU_CONST_CACHE_VS_0:
1719 case SQ_ALU_CONST_CACHE_VS_1:
1720 case SQ_ALU_CONST_CACHE_VS_2:
1721 case SQ_ALU_CONST_CACHE_VS_3:
1722 case SQ_ALU_CONST_CACHE_VS_4:
1723 case SQ_ALU_CONST_CACHE_VS_5:
1724 case SQ_ALU_CONST_CACHE_VS_6:
1725 case SQ_ALU_CONST_CACHE_VS_7:
1726 case SQ_ALU_CONST_CACHE_VS_8:
1727 case SQ_ALU_CONST_CACHE_VS_9:
1728 case SQ_ALU_CONST_CACHE_VS_10:
1729 case SQ_ALU_CONST_CACHE_VS_11:
1730 case SQ_ALU_CONST_CACHE_VS_12:
1731 case SQ_ALU_CONST_CACHE_VS_13:
1732 case SQ_ALU_CONST_CACHE_VS_14:
1733 case SQ_ALU_CONST_CACHE_VS_15:
1734 case SQ_ALU_CONST_CACHE_HS_0:
1735 case SQ_ALU_CONST_CACHE_HS_1:
1736 case SQ_ALU_CONST_CACHE_HS_2:
1737 case SQ_ALU_CONST_CACHE_HS_3:
1738 case SQ_ALU_CONST_CACHE_HS_4:
1739 case SQ_ALU_CONST_CACHE_HS_5:
1740 case SQ_ALU_CONST_CACHE_HS_6:
1741 case SQ_ALU_CONST_CACHE_HS_7:
1742 case SQ_ALU_CONST_CACHE_HS_8:
1743 case SQ_ALU_CONST_CACHE_HS_9:
1744 case SQ_ALU_CONST_CACHE_HS_10:
1745 case SQ_ALU_CONST_CACHE_HS_11:
1746 case SQ_ALU_CONST_CACHE_HS_12:
1747 case SQ_ALU_CONST_CACHE_HS_13:
1748 case SQ_ALU_CONST_CACHE_HS_14:
1749 case SQ_ALU_CONST_CACHE_HS_15:
1750 case SQ_ALU_CONST_CACHE_LS_0:
1751 case SQ_ALU_CONST_CACHE_LS_1:
1752 case SQ_ALU_CONST_CACHE_LS_2:
1753 case SQ_ALU_CONST_CACHE_LS_3:
1754 case SQ_ALU_CONST_CACHE_LS_4:
1755 case SQ_ALU_CONST_CACHE_LS_5:
1756 case SQ_ALU_CONST_CACHE_LS_6:
1757 case SQ_ALU_CONST_CACHE_LS_7:
1758 case SQ_ALU_CONST_CACHE_LS_8:
1759 case SQ_ALU_CONST_CACHE_LS_9:
1760 case SQ_ALU_CONST_CACHE_LS_10:
1761 case SQ_ALU_CONST_CACHE_LS_11:
1762 case SQ_ALU_CONST_CACHE_LS_12:
1763 case SQ_ALU_CONST_CACHE_LS_13:
1764 case SQ_ALU_CONST_CACHE_LS_14:
1765 case SQ_ALU_CONST_CACHE_LS_15:
1766 r = evergreen_cs_packet_next_reloc(p, &reloc);
1767 if (r) {
1768 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1769 "0x%04X\n", reg);
1770 return -EINVAL;
1771 }
1772 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1773 break;
Alex Deucher033b5652011-06-08 15:26:45 -04001774 case SX_MEMORY_EXPORT_BASE:
1775 if (p->rdev->family >= CHIP_CAYMAN) {
1776 dev_warn(p->dev, "bad SET_CONFIG_REG "
1777 "0x%04X\n", reg);
1778 return -EINVAL;
1779 }
1780 r = evergreen_cs_packet_next_reloc(p, &reloc);
1781 if (r) {
1782 dev_warn(p->dev, "bad SET_CONFIG_REG "
1783 "0x%04X\n", reg);
1784 return -EINVAL;
1785 }
1786 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1787 break;
1788 case CAYMAN_SX_SCATTER_EXPORT_BASE:
1789 if (p->rdev->family < CHIP_CAYMAN) {
1790 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1791 "0x%04X\n", reg);
1792 return -EINVAL;
1793 }
1794 r = evergreen_cs_packet_next_reloc(p, &reloc);
1795 if (r) {
1796 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1797 "0x%04X\n", reg);
1798 return -EINVAL;
1799 }
1800 ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
1801 break;
Marek Olšák779923b2012-03-08 00:56:00 +01001802 case SX_MISC:
1803 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1804 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001805 default:
1806 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1807 return -EINVAL;
1808 }
1809 return 0;
1810}
1811
Marek Olšákdd220a02012-01-27 12:17:59 -05001812static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1813{
1814 u32 last_reg, m, i;
1815
1816 if (p->rdev->family >= CHIP_CAYMAN)
1817 last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
1818 else
1819 last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
1820
1821 i = (reg >> 7);
1822 if (i >= last_reg) {
1823 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1824 return false;
1825 }
1826 m = 1 << ((reg >> 2) & 31);
1827 if (p->rdev->family >= CHIP_CAYMAN) {
1828 if (!(cayman_reg_safe_bm[i] & m))
1829 return true;
1830 } else {
1831 if (!(evergreen_reg_safe_bm[i] & m))
1832 return true;
1833 }
1834 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1835 return false;
1836}
1837
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001838static int evergreen_packet3_check(struct radeon_cs_parser *p,
1839 struct radeon_cs_packet *pkt)
1840{
1841 struct radeon_cs_reloc *reloc;
1842 struct evergreen_cs_track *track;
1843 volatile u32 *ib;
1844 unsigned idx;
1845 unsigned i;
1846 unsigned start_reg, end_reg, reg;
1847 int r;
1848 u32 idx_value;
1849
1850 track = (struct evergreen_cs_track *)p->track;
1851 ib = p->ib->ptr;
1852 idx = pkt->idx + 1;
1853 idx_value = radeon_get_ib_value(p, idx);
1854
1855 switch (pkt->opcode) {
Dave Airlie2a19cac2011-02-28 16:11:48 +10001856 case PACKET3_SET_PREDICATION:
1857 {
1858 int pred_op;
1859 int tmp;
Marek Olšák78857132012-03-19 03:09:33 +01001860 uint64_t offset;
1861
Dave Airlie2a19cac2011-02-28 16:11:48 +10001862 if (pkt->count != 1) {
1863 DRM_ERROR("bad SET PREDICATION\n");
1864 return -EINVAL;
1865 }
1866
1867 tmp = radeon_get_ib_value(p, idx + 1);
1868 pred_op = (tmp >> 16) & 0x7;
1869
1870 /* for the clear predicate operation */
1871 if (pred_op == 0)
1872 return 0;
1873
1874 if (pred_op > 2) {
1875 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1876 return -EINVAL;
1877 }
1878
1879 r = evergreen_cs_packet_next_reloc(p, &reloc);
1880 if (r) {
1881 DRM_ERROR("bad SET PREDICATION\n");
1882 return -EINVAL;
1883 }
1884
Marek Olšák78857132012-03-19 03:09:33 +01001885 offset = reloc->lobj.gpu_offset +
1886 (idx_value & 0xfffffff0) +
1887 ((u64)(tmp & 0xff) << 32);
1888
1889 ib[idx + 0] = offset;
1890 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Dave Airlie2a19cac2011-02-28 16:11:48 +10001891 }
1892 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001893 case PACKET3_CONTEXT_CONTROL:
1894 if (pkt->count != 1) {
1895 DRM_ERROR("bad CONTEXT_CONTROL\n");
1896 return -EINVAL;
1897 }
1898 break;
1899 case PACKET3_INDEX_TYPE:
1900 case PACKET3_NUM_INSTANCES:
1901 case PACKET3_CLEAR_STATE:
1902 if (pkt->count) {
1903 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
1904 return -EINVAL;
1905 }
1906 break;
Alex Deucherc175ca92011-03-02 20:07:37 -05001907 case CAYMAN_PACKET3_DEALLOC_STATE:
1908 if (p->rdev->family < CHIP_CAYMAN) {
1909 DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
1910 return -EINVAL;
1911 }
1912 if (pkt->count) {
1913 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
1914 return -EINVAL;
1915 }
1916 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001917 case PACKET3_INDEX_BASE:
Marek Olšák78857132012-03-19 03:09:33 +01001918 {
1919 uint64_t offset;
1920
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001921 if (pkt->count != 1) {
1922 DRM_ERROR("bad INDEX_BASE\n");
1923 return -EINVAL;
1924 }
1925 r = evergreen_cs_packet_next_reloc(p, &reloc);
1926 if (r) {
1927 DRM_ERROR("bad INDEX_BASE\n");
1928 return -EINVAL;
1929 }
Marek Olšák78857132012-03-19 03:09:33 +01001930
1931 offset = reloc->lobj.gpu_offset +
1932 idx_value +
1933 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1934
1935 ib[idx+0] = offset;
1936 ib[idx+1] = upper_32_bits(offset) & 0xff;
1937
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001938 r = evergreen_cs_track_check(p);
1939 if (r) {
1940 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1941 return r;
1942 }
1943 break;
Marek Olšák78857132012-03-19 03:09:33 +01001944 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001945 case PACKET3_DRAW_INDEX:
Marek Olšák78857132012-03-19 03:09:33 +01001946 {
1947 uint64_t offset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001948 if (pkt->count != 3) {
1949 DRM_ERROR("bad DRAW_INDEX\n");
1950 return -EINVAL;
1951 }
1952 r = evergreen_cs_packet_next_reloc(p, &reloc);
1953 if (r) {
1954 DRM_ERROR("bad DRAW_INDEX\n");
1955 return -EINVAL;
1956 }
Marek Olšák78857132012-03-19 03:09:33 +01001957
1958 offset = reloc->lobj.gpu_offset +
1959 idx_value +
1960 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1961
1962 ib[idx+0] = offset;
1963 ib[idx+1] = upper_32_bits(offset) & 0xff;
1964
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001965 r = evergreen_cs_track_check(p);
1966 if (r) {
1967 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1968 return r;
1969 }
1970 break;
Marek Olšák78857132012-03-19 03:09:33 +01001971 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001972 case PACKET3_DRAW_INDEX_2:
Marek Olšák78857132012-03-19 03:09:33 +01001973 {
1974 uint64_t offset;
1975
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001976 if (pkt->count != 4) {
1977 DRM_ERROR("bad DRAW_INDEX_2\n");
1978 return -EINVAL;
1979 }
1980 r = evergreen_cs_packet_next_reloc(p, &reloc);
1981 if (r) {
1982 DRM_ERROR("bad DRAW_INDEX_2\n");
1983 return -EINVAL;
1984 }
Marek Olšák78857132012-03-19 03:09:33 +01001985
1986 offset = reloc->lobj.gpu_offset +
1987 radeon_get_ib_value(p, idx+1) +
1988 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1989
1990 ib[idx+1] = offset;
1991 ib[idx+2] = upper_32_bits(offset) & 0xff;
1992
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04001993 r = evergreen_cs_track_check(p);
1994 if (r) {
1995 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1996 return r;
1997 }
1998 break;
Marek Olšák78857132012-03-19 03:09:33 +01001999 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002000 case PACKET3_DRAW_INDEX_AUTO:
2001 if (pkt->count != 1) {
2002 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
2003 return -EINVAL;
2004 }
2005 r = evergreen_cs_track_check(p);
2006 if (r) {
2007 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2008 return r;
2009 }
2010 break;
2011 case PACKET3_DRAW_INDEX_MULTI_AUTO:
2012 if (pkt->count != 2) {
2013 DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
2014 return -EINVAL;
2015 }
2016 r = evergreen_cs_track_check(p);
2017 if (r) {
2018 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2019 return r;
2020 }
2021 break;
2022 case PACKET3_DRAW_INDEX_IMMD:
2023 if (pkt->count < 2) {
2024 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
2025 return -EINVAL;
2026 }
2027 r = evergreen_cs_track_check(p);
2028 if (r) {
2029 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2030 return r;
2031 }
2032 break;
2033 case PACKET3_DRAW_INDEX_OFFSET:
2034 if (pkt->count != 2) {
2035 DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
2036 return -EINVAL;
2037 }
2038 r = evergreen_cs_track_check(p);
2039 if (r) {
2040 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2041 return r;
2042 }
2043 break;
2044 case PACKET3_DRAW_INDEX_OFFSET_2:
2045 if (pkt->count != 3) {
2046 DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
2047 return -EINVAL;
2048 }
2049 r = evergreen_cs_track_check(p);
2050 if (r) {
2051 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2052 return r;
2053 }
2054 break;
Alex Deucher033b5652011-06-08 15:26:45 -04002055 case PACKET3_DISPATCH_DIRECT:
2056 if (pkt->count != 3) {
2057 DRM_ERROR("bad DISPATCH_DIRECT\n");
2058 return -EINVAL;
2059 }
2060 r = evergreen_cs_track_check(p);
2061 if (r) {
2062 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2063 return r;
2064 }
2065 break;
2066 case PACKET3_DISPATCH_INDIRECT:
2067 if (pkt->count != 1) {
2068 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2069 return -EINVAL;
2070 }
2071 r = evergreen_cs_packet_next_reloc(p, &reloc);
2072 if (r) {
2073 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2074 return -EINVAL;
2075 }
2076 ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
2077 r = evergreen_cs_track_check(p);
2078 if (r) {
2079 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2080 return r;
2081 }
2082 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002083 case PACKET3_WAIT_REG_MEM:
2084 if (pkt->count != 5) {
2085 DRM_ERROR("bad WAIT_REG_MEM\n");
2086 return -EINVAL;
2087 }
2088 /* bit 4 is reg (0) or mem (1) */
2089 if (idx_value & 0x10) {
Marek Olšák78857132012-03-19 03:09:33 +01002090 uint64_t offset;
2091
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002092 r = evergreen_cs_packet_next_reloc(p, &reloc);
2093 if (r) {
2094 DRM_ERROR("bad WAIT_REG_MEM\n");
2095 return -EINVAL;
2096 }
Marek Olšák78857132012-03-19 03:09:33 +01002097
2098 offset = reloc->lobj.gpu_offset +
2099 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2100 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2101
2102 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
2103 ib[idx+2] = upper_32_bits(offset) & 0xff;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002104 }
2105 break;
2106 case PACKET3_SURFACE_SYNC:
2107 if (pkt->count != 3) {
2108 DRM_ERROR("bad SURFACE_SYNC\n");
2109 return -EINVAL;
2110 }
2111 /* 0xffffffff/0x0 is flush all cache flag */
2112 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
2113 radeon_get_ib_value(p, idx + 2) != 0) {
2114 r = evergreen_cs_packet_next_reloc(p, &reloc);
2115 if (r) {
2116 DRM_ERROR("bad SURFACE_SYNC\n");
2117 return -EINVAL;
2118 }
2119 ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
2120 }
2121 break;
2122 case PACKET3_EVENT_WRITE:
2123 if (pkt->count != 2 && pkt->count != 0) {
2124 DRM_ERROR("bad EVENT_WRITE\n");
2125 return -EINVAL;
2126 }
2127 if (pkt->count) {
Marek Olšák78857132012-03-19 03:09:33 +01002128 uint64_t offset;
2129
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002130 r = evergreen_cs_packet_next_reloc(p, &reloc);
2131 if (r) {
2132 DRM_ERROR("bad EVENT_WRITE\n");
2133 return -EINVAL;
2134 }
Marek Olšák78857132012-03-19 03:09:33 +01002135 offset = reloc->lobj.gpu_offset +
2136 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
2137 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2138
2139 ib[idx+1] = offset & 0xfffffff8;
2140 ib[idx+2] = upper_32_bits(offset) & 0xff;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002141 }
2142 break;
2143 case PACKET3_EVENT_WRITE_EOP:
Marek Olšák78857132012-03-19 03:09:33 +01002144 {
2145 uint64_t offset;
2146
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002147 if (pkt->count != 4) {
2148 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2149 return -EINVAL;
2150 }
2151 r = evergreen_cs_packet_next_reloc(p, &reloc);
2152 if (r) {
2153 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2154 return -EINVAL;
2155 }
Marek Olšák78857132012-03-19 03:09:33 +01002156
2157 offset = reloc->lobj.gpu_offset +
2158 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2159 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2160
2161 ib[idx+1] = offset & 0xfffffffc;
2162 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002163 break;
Marek Olšák78857132012-03-19 03:09:33 +01002164 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002165 case PACKET3_EVENT_WRITE_EOS:
Marek Olšák78857132012-03-19 03:09:33 +01002166 {
2167 uint64_t offset;
2168
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002169 if (pkt->count != 3) {
2170 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2171 return -EINVAL;
2172 }
2173 r = evergreen_cs_packet_next_reloc(p, &reloc);
2174 if (r) {
2175 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2176 return -EINVAL;
2177 }
Marek Olšák78857132012-03-19 03:09:33 +01002178
2179 offset = reloc->lobj.gpu_offset +
2180 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2181 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2182
2183 ib[idx+1] = offset & 0xfffffffc;
2184 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002185 break;
Marek Olšák78857132012-03-19 03:09:33 +01002186 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002187 case PACKET3_SET_CONFIG_REG:
2188 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
2189 end_reg = 4 * pkt->count + start_reg - 4;
2190 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
2191 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
2192 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
2193 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
2194 return -EINVAL;
2195 }
2196 for (i = 0; i < pkt->count; i++) {
2197 reg = start_reg + (4 * i);
2198 r = evergreen_cs_check_reg(p, reg, idx+1+i);
2199 if (r)
2200 return r;
2201 }
2202 break;
2203 case PACKET3_SET_CONTEXT_REG:
2204 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
2205 end_reg = 4 * pkt->count + start_reg - 4;
2206 if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
2207 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
2208 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
2209 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
2210 return -EINVAL;
2211 }
2212 for (i = 0; i < pkt->count; i++) {
2213 reg = start_reg + (4 * i);
2214 r = evergreen_cs_check_reg(p, reg, idx+1+i);
2215 if (r)
2216 return r;
2217 }
2218 break;
2219 case PACKET3_SET_RESOURCE:
2220 if (pkt->count % 8) {
2221 DRM_ERROR("bad SET_RESOURCE\n");
2222 return -EINVAL;
2223 }
2224 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
2225 end_reg = 4 * pkt->count + start_reg - 4;
2226 if ((start_reg < PACKET3_SET_RESOURCE_START) ||
2227 (start_reg >= PACKET3_SET_RESOURCE_END) ||
2228 (end_reg >= PACKET3_SET_RESOURCE_END)) {
2229 DRM_ERROR("bad SET_RESOURCE\n");
2230 return -EINVAL;
2231 }
2232 for (i = 0; i < (pkt->count / 8); i++) {
2233 struct radeon_bo *texture, *mipmap;
Jerome Glisse285484e2011-12-16 17:03:42 -05002234 u32 toffset, moffset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002235 u32 size, offset;
2236
2237 switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
2238 case SQ_TEX_VTX_VALID_TEXTURE:
2239 /* tex base */
2240 r = evergreen_cs_packet_next_reloc(p, &reloc);
2241 if (r) {
2242 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2243 return -EINVAL;
2244 }
Jerome Glisse721604a2012-01-05 22:11:05 -05002245 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Alex Deucherf3a71df2011-11-28 14:49:28 -05002246 ib[idx+1+(i*8)+1] |=
2247 TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
2248 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
Jerome Glisse285484e2011-12-16 17:03:42 -05002249 unsigned bankw, bankh, mtaspect, tile_split;
2250
2251 evergreen_tiling_fields(reloc->lobj.tiling_flags,
2252 &bankw, &bankh, &mtaspect,
2253 &tile_split);
2254 ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
Alex Deucherf3a71df2011-11-28 14:49:28 -05002255 ib[idx+1+(i*8)+7] |=
Jerome Glisse285484e2011-12-16 17:03:42 -05002256 TEX_BANK_WIDTH(bankw) |
2257 TEX_BANK_HEIGHT(bankh) |
2258 MACRO_TILE_ASPECT(mtaspect) |
Alex Deucherf3a71df2011-11-28 14:49:28 -05002259 TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
2260 }
Marek Olšáke70f2242011-10-25 01:38:45 +02002261 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002262 texture = reloc->robj;
Jerome Glisse285484e2011-12-16 17:03:42 -05002263 toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002264 /* tex mip base */
2265 r = evergreen_cs_packet_next_reloc(p, &reloc);
2266 if (r) {
2267 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2268 return -EINVAL;
2269 }
Jerome Glisse285484e2011-12-16 17:03:42 -05002270 moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002271 mipmap = reloc->robj;
Jerome Glisse285484e2011-12-16 17:03:42 -05002272 r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002273 if (r)
2274 return r;
Jerome Glisse285484e2011-12-16 17:03:42 -05002275 ib[idx+1+(i*8)+2] += toffset;
2276 ib[idx+1+(i*8)+3] += moffset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002277 break;
2278 case SQ_TEX_VTX_VALID_BUFFER:
Marek Olšák78857132012-03-19 03:09:33 +01002279 {
2280 uint64_t offset64;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002281 /* vtx base */
2282 r = evergreen_cs_packet_next_reloc(p, &reloc);
2283 if (r) {
2284 DRM_ERROR("bad SET_RESOURCE (vtx)\n");
2285 return -EINVAL;
2286 }
2287 offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
2288 size = radeon_get_ib_value(p, idx+1+(i*8)+1);
2289 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2290 /* force size to size of the buffer */
2291 dev_warn(p->dev, "vbo resource seems too big for the bo\n");
Marek Olšák78857132012-03-19 03:09:33 +01002292 ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002293 }
Marek Olšák78857132012-03-19 03:09:33 +01002294
2295 offset64 = reloc->lobj.gpu_offset + offset;
2296 ib[idx+1+(i*8)+0] = offset64;
2297 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
2298 (upper_32_bits(offset64) & 0xff);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002299 break;
Marek Olšák78857132012-03-19 03:09:33 +01002300 }
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002301 case SQ_TEX_VTX_INVALID_TEXTURE:
2302 case SQ_TEX_VTX_INVALID_BUFFER:
2303 default:
2304 DRM_ERROR("bad SET_RESOURCE\n");
2305 return -EINVAL;
2306 }
2307 }
2308 break;
2309 case PACKET3_SET_ALU_CONST:
2310 /* XXX fix me ALU const buffers only */
2311 break;
2312 case PACKET3_SET_BOOL_CONST:
2313 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
2314 end_reg = 4 * pkt->count + start_reg - 4;
2315 if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
2316 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
2317 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
2318 DRM_ERROR("bad SET_BOOL_CONST\n");
2319 return -EINVAL;
2320 }
2321 break;
2322 case PACKET3_SET_LOOP_CONST:
2323 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
2324 end_reg = 4 * pkt->count + start_reg - 4;
2325 if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
2326 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
2327 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
2328 DRM_ERROR("bad SET_LOOP_CONST\n");
2329 return -EINVAL;
2330 }
2331 break;
2332 case PACKET3_SET_CTL_CONST:
2333 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
2334 end_reg = 4 * pkt->count + start_reg - 4;
2335 if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
2336 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
2337 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
2338 DRM_ERROR("bad SET_CTL_CONST\n");
2339 return -EINVAL;
2340 }
2341 break;
2342 case PACKET3_SET_SAMPLER:
2343 if (pkt->count % 3) {
2344 DRM_ERROR("bad SET_SAMPLER\n");
2345 return -EINVAL;
2346 }
2347 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
2348 end_reg = 4 * pkt->count + start_reg - 4;
2349 if ((start_reg < PACKET3_SET_SAMPLER_START) ||
2350 (start_reg >= PACKET3_SET_SAMPLER_END) ||
2351 (end_reg >= PACKET3_SET_SAMPLER_END)) {
2352 DRM_ERROR("bad SET_SAMPLER\n");
2353 return -EINVAL;
2354 }
2355 break;
Marek Olšákdd220a02012-01-27 12:17:59 -05002356 case PACKET3_STRMOUT_BUFFER_UPDATE:
2357 if (pkt->count != 4) {
2358 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2359 return -EINVAL;
2360 }
2361 /* Updating memory at DST_ADDRESS. */
2362 if (idx_value & 0x1) {
2363 u64 offset;
2364 r = evergreen_cs_packet_next_reloc(p, &reloc);
2365 if (r) {
2366 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2367 return -EINVAL;
2368 }
2369 offset = radeon_get_ib_value(p, idx+1);
2370 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2371 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2372 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2373 offset + 4, radeon_bo_size(reloc->robj));
2374 return -EINVAL;
2375 }
Marek Olšák78857132012-03-19 03:09:33 +01002376 offset += reloc->lobj.gpu_offset;
2377 ib[idx+1] = offset;
2378 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002379 }
2380 /* Reading data from SRC_ADDRESS. */
2381 if (((idx_value >> 1) & 0x3) == 2) {
2382 u64 offset;
2383 r = evergreen_cs_packet_next_reloc(p, &reloc);
2384 if (r) {
2385 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2386 return -EINVAL;
2387 }
2388 offset = radeon_get_ib_value(p, idx+3);
2389 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2390 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2391 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2392 offset + 4, radeon_bo_size(reloc->robj));
2393 return -EINVAL;
2394 }
Marek Olšák78857132012-03-19 03:09:33 +01002395 offset += reloc->lobj.gpu_offset;
2396 ib[idx+3] = offset;
2397 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002398 }
2399 break;
2400 case PACKET3_COPY_DW:
2401 if (pkt->count != 4) {
2402 DRM_ERROR("bad COPY_DW (invalid count)\n");
2403 return -EINVAL;
2404 }
2405 if (idx_value & 0x1) {
2406 u64 offset;
2407 /* SRC is memory. */
2408 r = evergreen_cs_packet_next_reloc(p, &reloc);
2409 if (r) {
2410 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2411 return -EINVAL;
2412 }
2413 offset = radeon_get_ib_value(p, idx+1);
2414 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2415 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2416 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2417 offset + 4, radeon_bo_size(reloc->robj));
2418 return -EINVAL;
2419 }
Marek Olšák78857132012-03-19 03:09:33 +01002420 offset += reloc->lobj.gpu_offset;
2421 ib[idx+1] = offset;
2422 ib[idx+2] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002423 } else {
2424 /* SRC is a reg. */
2425 reg = radeon_get_ib_value(p, idx+1) << 2;
2426 if (!evergreen_is_safe_reg(p, reg, idx+1))
2427 return -EINVAL;
2428 }
2429 if (idx_value & 0x2) {
2430 u64 offset;
2431 /* DST is memory. */
2432 r = evergreen_cs_packet_next_reloc(p, &reloc);
2433 if (r) {
2434 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2435 return -EINVAL;
2436 }
2437 offset = radeon_get_ib_value(p, idx+3);
2438 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2439 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2440 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2441 offset + 4, radeon_bo_size(reloc->robj));
2442 return -EINVAL;
2443 }
Marek Olšák78857132012-03-19 03:09:33 +01002444 offset += reloc->lobj.gpu_offset;
2445 ib[idx+3] = offset;
2446 ib[idx+4] = upper_32_bits(offset) & 0xff;
Marek Olšákdd220a02012-01-27 12:17:59 -05002447 } else {
2448 /* DST is a reg. */
2449 reg = radeon_get_ib_value(p, idx+3) << 2;
2450 if (!evergreen_is_safe_reg(p, reg, idx+3))
2451 return -EINVAL;
2452 }
2453 break;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002454 case PACKET3_NOP:
2455 break;
2456 default:
2457 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2458 return -EINVAL;
2459 }
2460 return 0;
2461}
2462
2463int evergreen_cs_parse(struct radeon_cs_parser *p)
2464{
2465 struct radeon_cs_packet pkt;
2466 struct evergreen_cs_track *track;
Alex Deucherf3a71df2011-11-28 14:49:28 -05002467 u32 tmp;
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002468 int r;
2469
2470 if (p->track == NULL) {
2471 /* initialize tracker, we are in kms */
2472 track = kzalloc(sizeof(*track), GFP_KERNEL);
2473 if (track == NULL)
2474 return -ENOMEM;
2475 evergreen_cs_track_init(track);
Alex Deucherf3a71df2011-11-28 14:49:28 -05002476 if (p->rdev->family >= CHIP_CAYMAN)
2477 tmp = p->rdev->config.cayman.tile_config;
2478 else
2479 tmp = p->rdev->config.evergreen.tile_config;
2480
2481 switch (tmp & 0xf) {
2482 case 0:
2483 track->npipes = 1;
2484 break;
2485 case 1:
2486 default:
2487 track->npipes = 2;
2488 break;
2489 case 2:
2490 track->npipes = 4;
2491 break;
2492 case 3:
2493 track->npipes = 8;
2494 break;
2495 }
2496
2497 switch ((tmp & 0xf0) >> 4) {
2498 case 0:
2499 track->nbanks = 4;
2500 break;
2501 case 1:
2502 default:
2503 track->nbanks = 8;
2504 break;
2505 case 2:
2506 track->nbanks = 16;
2507 break;
2508 }
2509
2510 switch ((tmp & 0xf00) >> 8) {
2511 case 0:
2512 track->group_size = 256;
2513 break;
2514 case 1:
2515 default:
2516 track->group_size = 512;
2517 break;
2518 }
2519
2520 switch ((tmp & 0xf000) >> 12) {
2521 case 0:
2522 track->row_size = 1;
2523 break;
2524 case 1:
2525 default:
2526 track->row_size = 2;
2527 break;
2528 case 2:
2529 track->row_size = 4;
2530 break;
2531 }
2532
Alex Deuchercb5fcbd2010-05-28 19:01:35 -04002533 p->track = track;
2534 }
2535 do {
2536 r = evergreen_cs_packet_parse(p, &pkt, p->idx);
2537 if (r) {
2538 kfree(p->track);
2539 p->track = NULL;
2540 return r;
2541 }
2542 p->idx += pkt.count + 2;
2543 switch (pkt.type) {
2544 case PACKET_TYPE0:
2545 r = evergreen_cs_parse_packet0(p, &pkt);
2546 break;
2547 case PACKET_TYPE2:
2548 break;
2549 case PACKET_TYPE3:
2550 r = evergreen_packet3_check(p, &pkt);
2551 break;
2552 default:
2553 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2554 kfree(p->track);
2555 p->track = NULL;
2556 return -EINVAL;
2557 }
2558 if (r) {
2559 kfree(p->track);
2560 p->track = NULL;
2561 return r;
2562 }
2563 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2564#if 0
2565 for (r = 0; r < p->ib->length_dw; r++) {
2566 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
2567 mdelay(1);
2568 }
2569#endif
2570 kfree(p->track);
2571 p->track = NULL;
2572 return 0;
2573}
2574
Jerome Glisse721604a2012-01-05 22:11:05 -05002575/* vm parser */
2576static bool evergreen_vm_reg_valid(u32 reg)
2577{
2578 /* context regs are fine */
2579 if (reg >= 0x28000)
2580 return true;
2581
2582 /* check config regs */
2583 switch (reg) {
2584 case GRBM_GFX_INDEX:
2585 case VGT_VTX_VECT_EJECT_REG:
2586 case VGT_CACHE_INVALIDATION:
2587 case VGT_GS_VERTEX_REUSE:
2588 case VGT_PRIMITIVE_TYPE:
2589 case VGT_INDEX_TYPE:
2590 case VGT_NUM_INDICES:
2591 case VGT_NUM_INSTANCES:
2592 case VGT_COMPUTE_DIM_X:
2593 case VGT_COMPUTE_DIM_Y:
2594 case VGT_COMPUTE_DIM_Z:
2595 case VGT_COMPUTE_START_X:
2596 case VGT_COMPUTE_START_Y:
2597 case VGT_COMPUTE_START_Z:
2598 case VGT_COMPUTE_INDEX:
2599 case VGT_COMPUTE_THREAD_GROUP_SIZE:
2600 case VGT_HS_OFFCHIP_PARAM:
2601 case PA_CL_ENHANCE:
2602 case PA_SU_LINE_STIPPLE_VALUE:
2603 case PA_SC_LINE_STIPPLE_STATE:
2604 case PA_SC_ENHANCE:
2605 case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
2606 case SQ_DYN_GPR_SIMD_LOCK_EN:
2607 case SQ_CONFIG:
2608 case SQ_GPR_RESOURCE_MGMT_1:
2609 case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
2610 case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
2611 case SQ_CONST_MEM_BASE:
2612 case SQ_STATIC_THREAD_MGMT_1:
2613 case SQ_STATIC_THREAD_MGMT_2:
2614 case SQ_STATIC_THREAD_MGMT_3:
2615 case SPI_CONFIG_CNTL:
2616 case SPI_CONFIG_CNTL_1:
2617 case TA_CNTL_AUX:
2618 case DB_DEBUG:
2619 case DB_DEBUG2:
2620 case DB_DEBUG3:
2621 case DB_DEBUG4:
2622 case DB_WATERMARKS:
2623 case TD_PS_BORDER_COLOR_INDEX:
2624 case TD_PS_BORDER_COLOR_RED:
2625 case TD_PS_BORDER_COLOR_GREEN:
2626 case TD_PS_BORDER_COLOR_BLUE:
2627 case TD_PS_BORDER_COLOR_ALPHA:
2628 case TD_VS_BORDER_COLOR_INDEX:
2629 case TD_VS_BORDER_COLOR_RED:
2630 case TD_VS_BORDER_COLOR_GREEN:
2631 case TD_VS_BORDER_COLOR_BLUE:
2632 case TD_VS_BORDER_COLOR_ALPHA:
2633 case TD_GS_BORDER_COLOR_INDEX:
2634 case TD_GS_BORDER_COLOR_RED:
2635 case TD_GS_BORDER_COLOR_GREEN:
2636 case TD_GS_BORDER_COLOR_BLUE:
2637 case TD_GS_BORDER_COLOR_ALPHA:
2638 case TD_HS_BORDER_COLOR_INDEX:
2639 case TD_HS_BORDER_COLOR_RED:
2640 case TD_HS_BORDER_COLOR_GREEN:
2641 case TD_HS_BORDER_COLOR_BLUE:
2642 case TD_HS_BORDER_COLOR_ALPHA:
2643 case TD_LS_BORDER_COLOR_INDEX:
2644 case TD_LS_BORDER_COLOR_RED:
2645 case TD_LS_BORDER_COLOR_GREEN:
2646 case TD_LS_BORDER_COLOR_BLUE:
2647 case TD_LS_BORDER_COLOR_ALPHA:
2648 case TD_CS_BORDER_COLOR_INDEX:
2649 case TD_CS_BORDER_COLOR_RED:
2650 case TD_CS_BORDER_COLOR_GREEN:
2651 case TD_CS_BORDER_COLOR_BLUE:
2652 case TD_CS_BORDER_COLOR_ALPHA:
2653 case SQ_ESGS_RING_SIZE:
2654 case SQ_GSVS_RING_SIZE:
2655 case SQ_ESTMP_RING_SIZE:
2656 case SQ_GSTMP_RING_SIZE:
2657 case SQ_HSTMP_RING_SIZE:
2658 case SQ_LSTMP_RING_SIZE:
2659 case SQ_PSTMP_RING_SIZE:
2660 case SQ_VSTMP_RING_SIZE:
2661 case SQ_ESGS_RING_ITEMSIZE:
2662 case SQ_ESTMP_RING_ITEMSIZE:
2663 case SQ_GSTMP_RING_ITEMSIZE:
2664 case SQ_GSVS_RING_ITEMSIZE:
2665 case SQ_GS_VERT_ITEMSIZE:
2666 case SQ_GS_VERT_ITEMSIZE_1:
2667 case SQ_GS_VERT_ITEMSIZE_2:
2668 case SQ_GS_VERT_ITEMSIZE_3:
2669 case SQ_GSVS_RING_OFFSET_1:
2670 case SQ_GSVS_RING_OFFSET_2:
2671 case SQ_GSVS_RING_OFFSET_3:
2672 case SQ_HSTMP_RING_ITEMSIZE:
2673 case SQ_LSTMP_RING_ITEMSIZE:
2674 case SQ_PSTMP_RING_ITEMSIZE:
2675 case SQ_VSTMP_RING_ITEMSIZE:
2676 case VGT_TF_RING_SIZE:
2677 case SQ_ESGS_RING_BASE:
2678 case SQ_GSVS_RING_BASE:
2679 case SQ_ESTMP_RING_BASE:
2680 case SQ_GSTMP_RING_BASE:
2681 case SQ_HSTMP_RING_BASE:
2682 case SQ_LSTMP_RING_BASE:
2683 case SQ_PSTMP_RING_BASE:
2684 case SQ_VSTMP_RING_BASE:
2685 case CAYMAN_VGT_OFFCHIP_LDS_BASE:
2686 case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
2687 return true;
2688 default:
2689 return false;
2690 }
2691}
2692
2693static int evergreen_vm_packet3_check(struct radeon_device *rdev,
2694 u32 *ib, struct radeon_cs_packet *pkt)
2695{
2696 u32 idx = pkt->idx + 1;
2697 u32 idx_value = ib[idx];
2698 u32 start_reg, end_reg, reg, i;
2699
2700 switch (pkt->opcode) {
2701 case PACKET3_NOP:
2702 case PACKET3_SET_BASE:
2703 case PACKET3_CLEAR_STATE:
2704 case PACKET3_INDEX_BUFFER_SIZE:
2705 case PACKET3_DISPATCH_DIRECT:
2706 case PACKET3_DISPATCH_INDIRECT:
2707 case PACKET3_MODE_CONTROL:
2708 case PACKET3_SET_PREDICATION:
2709 case PACKET3_COND_EXEC:
2710 case PACKET3_PRED_EXEC:
2711 case PACKET3_DRAW_INDIRECT:
2712 case PACKET3_DRAW_INDEX_INDIRECT:
2713 case PACKET3_INDEX_BASE:
2714 case PACKET3_DRAW_INDEX_2:
2715 case PACKET3_CONTEXT_CONTROL:
2716 case PACKET3_DRAW_INDEX_OFFSET:
2717 case PACKET3_INDEX_TYPE:
2718 case PACKET3_DRAW_INDEX:
2719 case PACKET3_DRAW_INDEX_AUTO:
2720 case PACKET3_DRAW_INDEX_IMMD:
2721 case PACKET3_NUM_INSTANCES:
2722 case PACKET3_DRAW_INDEX_MULTI_AUTO:
2723 case PACKET3_STRMOUT_BUFFER_UPDATE:
2724 case PACKET3_DRAW_INDEX_OFFSET_2:
2725 case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
2726 case PACKET3_MPEG_INDEX:
2727 case PACKET3_WAIT_REG_MEM:
2728 case PACKET3_MEM_WRITE:
2729 case PACKET3_SURFACE_SYNC:
2730 case PACKET3_EVENT_WRITE:
2731 case PACKET3_EVENT_WRITE_EOP:
2732 case PACKET3_EVENT_WRITE_EOS:
2733 case PACKET3_SET_CONTEXT_REG:
2734 case PACKET3_SET_BOOL_CONST:
2735 case PACKET3_SET_LOOP_CONST:
2736 case PACKET3_SET_RESOURCE:
2737 case PACKET3_SET_SAMPLER:
2738 case PACKET3_SET_CTL_CONST:
2739 case PACKET3_SET_RESOURCE_OFFSET:
2740 case PACKET3_SET_CONTEXT_REG_INDIRECT:
2741 case PACKET3_SET_RESOURCE_INDIRECT:
2742 case CAYMAN_PACKET3_DEALLOC_STATE:
2743 break;
2744 case PACKET3_COND_WRITE:
2745 if (idx_value & 0x100) {
2746 reg = ib[idx + 5] * 4;
2747 if (!evergreen_vm_reg_valid(reg))
2748 return -EINVAL;
2749 }
2750 break;
2751 case PACKET3_COPY_DW:
2752 if (idx_value & 0x2) {
2753 reg = ib[idx + 3] * 4;
2754 if (!evergreen_vm_reg_valid(reg))
2755 return -EINVAL;
2756 }
2757 break;
2758 case PACKET3_SET_CONFIG_REG:
2759 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
2760 end_reg = 4 * pkt->count + start_reg - 4;
2761 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
2762 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
2763 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
2764 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
2765 return -EINVAL;
2766 }
2767 for (i = 0; i < pkt->count; i++) {
2768 reg = start_reg + (4 * i);
2769 if (!evergreen_vm_reg_valid(reg))
2770 return -EINVAL;
2771 }
2772 break;
2773 default:
2774 return -EINVAL;
2775 }
2776 return 0;
2777}
2778
2779int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
2780{
2781 int ret = 0;
2782 u32 idx = 0;
2783 struct radeon_cs_packet pkt;
2784
2785 do {
2786 pkt.idx = idx;
2787 pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
2788 pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
2789 pkt.one_reg_wr = 0;
2790 switch (pkt.type) {
2791 case PACKET_TYPE0:
2792 dev_err(rdev->dev, "Packet0 not allowed!\n");
2793 ret = -EINVAL;
2794 break;
2795 case PACKET_TYPE2:
Alex Deucher0b41da62012-01-12 15:42:37 -05002796 idx += 1;
Jerome Glisse721604a2012-01-05 22:11:05 -05002797 break;
2798 case PACKET_TYPE3:
2799 pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
2800 ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
Alex Deucher0b41da62012-01-12 15:42:37 -05002801 idx += pkt.count + 2;
Jerome Glisse721604a2012-01-05 22:11:05 -05002802 break;
2803 default:
2804 dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
2805 ret = -EINVAL;
2806 break;
2807 }
2808 if (ret)
2809 break;
Jerome Glisse721604a2012-01-05 22:11:05 -05002810 } while (idx < ib->length_dw);
2811
2812 return ret;
2813}